





**TPS2661** SLVSFE3B - NOVEMBER 2020 - REVISED MAY 2021

## TPS2661x: 50 V, Universal 4 - 20 mA, ±20-mA Current Loop Protector with **Input/Output Miswiring Protection**

#### 1 Features

- ±50-V operating voltage, ±55-V absolute maximum
- Integrated fixed bipolar 32-mA current limit
- Allows 2x current limit at startup
- 50% space savings compared to a typical discrete protection circuit
- Low R-on: 7.5-Ω typical
- Low Iq (< 100 nA) current drawn from loop when powered from external supply
- Protection against miswiring conditions on IN and OUT
- Protection during signal line surge IEC61000-4-5 (with external TVS)
- Criteria-A EFT (IEC61000-4-4) immunity (with external TVS)
- Supports loop testing without supply (TPS26610
- HART compliant
- Enable control
- SGOOD for system health monitoring
- Thermal shutdown

## 2 Applications

- Factory automation and control PLCs analog input / output module
- Motor drives control
- **HART** inputs
- **HVAC** controllers
- **UART IO protection**
- Thermal controller

**Typical Circuit Schematic** 

## 3 Description

The TPS2661x is a compact, feature rich, fully integrated current loop protector suitable for analog inputs, analog outputs, sensor transmitters, HART Inputs and UART IO protection. It provides Universal Input protection for ±20 mA, 0 to 20 mA, 4-20 mA. Low  $R_{ON}$  of 7.5  $\Omega$  minimizes drop in the current loop, thereby extending operating range and supporting operation even with lower voltage power supplies. The device can withstand and protect the loads from positive and negative supply voltages up to ±50 V. The MODE pin allows flexibility to enable 2x current limit through the device to enable proper startup of two wire transmitters. Device is capable of operating from an external bipolar supply as low as ± 2.25 V to ±20 V. It can also be powered from unipolar supplies as low as 3 V to 30 V. TPS26610 device features loop power mode to facilitate loop testing in un-powered state without ±Vs supplies.

The device also protects the system from output side miswiring in Analog Outputs and sensor transmitters by turning off the current path. The internal robust protection control blocks along with the 50-V rating of the TPS2661x helps to protect against surge (IEC61000-4-5) and EFT (IEC61000-4-4) transients for signal lines. The device greatly reduces system footprint by its 2.9 mm × 1.6 mm 8-pin SOT-23 package.

#### Device Information(1)

| PART NUMBER                      | PACKAGE    | BODY SIZE (NOM) |
|----------------------------------|------------|-----------------|
| TPS26610<br>TPS26611<br>TPS26612 | SOT-23 (8) | 2.9 mm × 1.6 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Miswiring Protection on Input From Field Supply



## **Table of Contents**

| 1 Features                           | 1               | 9.1 Application Information                          | 25                |
|--------------------------------------|-----------------|------------------------------------------------------|-------------------|
| 2 Applications                       |                 | 9.2 Typical Application: Analog Input Protection for |                   |
| 3 Description                        |                 | Current Inputs with TPS26610                         | 25                |
| 4 Revision History                   |                 | 9.3 Typical Application: Analog Input Protection for |                   |
| 5 Device Comparison Table            | 3               | Multiplexed Current and Voltage Inputs with          |                   |
| 6 Pin Configuration and Functions    |                 | TPS26611                                             | 28                |
| 7 Specifications                     | 5               | 9.4 System Examples                                  | 30                |
| 7.1 Absolute Maximum Ratings         | 5               | 10 Power Supply Recommendations                      |                   |
| 7.2 ESD Ratings                      | <u>5</u>        | 11 Layout                                            | 35                |
| 7.3 Recommended Operating Conditions | 5               | 11.1 Layout Guidelines                               |                   |
| 7.4 Thermal Information              | 5               | 11.2 Layout Example                                  | 35                |
| 7.5 Electrical Characteristics       | 6               | 12 Device and Documentation Support                  | 36                |
| 7.6 Timing Requirements              | 8               | 12.1 Documentation Support                           | 36                |
| 7.7 Typical Characteristics          | 10              | 12.2 Receiving Notification of Documentation Updates | s <mark>36</mark> |
| 8 Detailed Description               | 14              | 12.3 Support Resources                               | 36                |
| 8.1 Overview                         |                 | 12.4 Trademarks                                      | 36                |
| 8.2 Functional Block Diagram         | 14              | 12.5 Electrostatic Discharge Caution                 | 36                |
| 8.3 Feature Description              | 15              | 12.6 Glossary                                        |                   |
| 8.4 Device Functional Modes          | <mark>22</mark> | 13 Mechanical, Packaging, and Orderable              |                   |
| 9 Application and Implementation     | 25              | Information                                          | 36                |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (March 2021) to Revision B (May 2021)                          | Page |
|----------------------------------------------------------------------------------------|------|
| Removed preview note from TPS26611 and TPS26612 in the <i>Device Information</i> table |      |
| Changes from Revision * (November 2020) to Revision A (March 2021)                     | Page |
| Changed status from "Advance Information" to "Production Data"                         | •    |



## **5 Device Comparison Table**

| Part Number | EN Pin | Loop testing without ±Vs<br>Supplies (Loop Power<br>Mode) | Extended Overload Duration for First Overload Event                       | Application                                                                                                                                                        |
|-------------|--------|-----------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS26610    | No     | Yes                                                       | No                                                                        | Current Inputs. See Typical Application:<br>Analog Input Protection for Current Inputs<br>with TPS26610.                                                           |
| TPS26611    | Yes    | No                                                        | No                                                                        | Multiplexed voltage and current inputs. Analog outputs. See Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611. |
| TPS26612    | Yes    | No                                                        | Yes. Overload Expiry time is incresed up to 5 sec (t <sub>AR_dis</sub> ). | Power supply protection for transmitters and Analog outputs. See Power Supply Protection of 2-Wire Transmitter with TPS26612.                                      |



## **6 Pin Configuration and Functions**



Figure 6-1. TPS26610 DDF Package 8-Pin SOT-23 Top View



Figure 6-2. TPS26611 and TPS26612 DDF Package 8-Pin SOT-23 Top View

## **Table 6-1. Pin Functions**

|     | PIN   | TYPE | DESCRIPTION                                                                                                                                                                                                                                        |  |
|-----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME  | 1176 | DESCRIPTION                                                                                                                                                                                                                                        |  |
| 1   | GND   | -    | Reference ground for all internal voltages. Connect to GND of ±Vs Supply.                                                                                                                                                                          |  |
| 2   | MODE  | I    | MODE selection pin for overload response. Sets current limit to $I_{OL}$ , $2 \times I_{OL}$ or $2 \times I_{OL}$ with extended $I_{OL}$ expiry time. See the Device Functional Modes for details.                                                 |  |
| 3   | -Vs   | Р    | Negative supply for dual supply configurations. Connect to GND when using in single supply configuration.                                                                                                                                          |  |
| 4   | IN    | Р    | Signal / Power input.                                                                                                                                                                                                                              |  |
| 5   | OUT   | Р    | Signal / Power output.                                                                                                                                                                                                                             |  |
| 6   | +Vs   | Р    | Positive supply for powering device.                                                                                                                                                                                                               |  |
| 7   | EN    | I    | For TPS26611 and TPS26612: Enable control. Pull EN low to turn off the device. EN has internal pull-up and it can be left floating to enable the device.                                                                                           |  |
| ,   | VSNS  | I    | For TPS26610: Supply sensing input for transition to loop power mode. If not used, this can be left open or floating.                                                                                                                              |  |
| 8   | SGOOD | 0    | Signal good indicator pin. Whenever the device is within normal operating condition, SGOOD shows low indicating signal is good to read.  This pin can also be used to drive an external LED to give a visual indication about the state of system. |  |

Product Folder Links: TPS2661



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                          |                                | MIN            | MAX                | UNIT |
|----------------------------------------------------------|--------------------------------|----------------|--------------------|------|
| IN, OUT, IN-OUT                                          |                                | -55            | 55                 | V    |
| SGOOD, EN,MODE, VSNS                                     |                                | -0.3           | 5.5                | V    |
| +Vs                                                      |                                | -0.3           | 32                 | V    |
| -Vs                                                      |                                | -22            | 0.3                | V    |
| I <sub>MODE</sub> , I <sub>SGOOD</sub> , I <sub>EN</sub> | Source Current                 | Internally Lir | nited              |      |
| I <sub>EN</sub>                                          | Sink Current                   | Internally Lir | nited              |      |
| I <sub>SGOOD</sub>                                       | Sink Current                   |                | 200                | μΑ   |
| Тл                                                       | Operating Junction temperature | -40            | 150                |      |
|                                                          | Transient Junction temperature | -65            | T <sub>(TSD)</sub> | °C   |
| T <sub>stg</sub>                                         | Storage temperature            | -65            | 150                |      |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                                            |                                                                                          |                                                                                 | VALUE | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------|
| V                                          | Electrostatic dispharms                                                                  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750                                                                            | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| IN,OUT          | Voltage                        | -50 | 50      | V    |
| +Vs,            | Supply Voltage                 | 0   | 30      |      |
| -Vs             | Supply Voltage                 | -20 | 0       | V    |
| EN, SGOOD, VSNS | Voltage                        | 0   | 5       | V    |
| MODE            |                                | 0   | 3       | V    |
| T <sub>J</sub>  | Operating Junction temperature | -40 | 125     | °C   |

#### 7.4 Thermal Information

|                       |                                            | TPS2661          |      |
|-----------------------|--------------------------------------------|------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | DDF (SOT-23-THN) | UNIT |
|                       |                                            | 8 PINS           |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance     | 117.8            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance  | 57.6             | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 40.2             | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter | 2.2              | °C/W |

Copyright © 2021 Texas Instruments Incorporated



## 7.4 Thermal Information (continued)

| THERMAL METRIC <sup>(1)</sup> |                                              | TPS2661          |      |
|-------------------------------|----------------------------------------------|------------------|------|
|                               |                                              | DDF (SOT-23-THN) | UNIT |
|                               |                                              | 8 PINS           |      |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 40               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

 $-40^{\circ}$  C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND,  $\overline{\text{SGOOD}}$  = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted))

| PARA                                               | AMETER                                                                                                        | TEST CONDITIONS                                                                                                                                                                                                                                                        | MIN        | TYP | MAX        | UNIT |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------------|------|
| SIGNAL INPUT (IN)                                  |                                                                                                               |                                                                                                                                                                                                                                                                        |            |     |            |      |
| V <sub>(IN)</sub>                                  | IN Signal Voltage                                                                                             |                                                                                                                                                                                                                                                                        | -50        |     | 50         | V    |
|                                                    | Sum of Leakage Cureent                                                                                        | (-Vs) < V <sub>IN</sub> , V <sub>OUT</sub> < (+Vs - 0.35 V)                                                                                                                                                                                                            | -0.1       |     | 0.1        | μΑ   |
| IQ                                                 | from IN and OUT pins to GND in normal operation                                                               | (+Vs - 0.35 V) < V <sub>IN</sub> , V <sub>OUT</sub> < +Vs                                                                                                                                                                                                              |            |     | 1          | uA   |
| $I_{QFLT}$                                         | Sum of leakage<br>current from IN and OUT<br>pins to -Vs pin during<br>fault as percentage of<br>loop current | V <sub>IN</sub> > +Vs, Current Limit Operation                                                                                                                                                                                                                         |            |     | 20         | %    |
| 1                                                  | Bipolar current limit                                                                                         | $V_{(IN)}$ - $V_{(OUT)}$ = ±1 V, -Vs connected to negative supply                                                                                                                                                                                                      | ±25        | ±32 | ±40        | mA   |
| I <sub>(OL)</sub>                                  | Unipolar Current limit                                                                                        | $V_{(IN)}$ - $V_{(OUT)}$ = +1 V, -Vs connected to GND                                                                                                                                                                                                                  | 25         | 32  | 40         | mA   |
| I <sub>(OL_Pulse)</sub>                            | Transient Pulse Over<br>Current Limit                                                                         | $V_{(IN)}$ - $V_{(OUT)}$ = +1.5 V, MODE = Floating                                                                                                                                                                                                                     | 50         | 60  | 72         | mA   |
|                                                    |                                                                                                               | MODE = GND                                                                                                                                                                                                                                                             | ±65        |     | ±165       | mA   |
| I <sub>(FASTRIP)</sub>                             | Fast-trip current limit                                                                                       | MODE = Floating or 180 kΩ to GND                                                                                                                                                                                                                                       | ±140       |     | ±275       | mA   |
|                                                    | Sum of leakage current<br>from IN and OUT pins in<br>Off state (Source)                                       | -12.5 V < $V_{IN}$ <12.5 V; $V_{OUT}$ = 0 V;<br>EN = Low; + $V_{s}$ = 15V; (- $V_{s}$ ) = -15<br>V (TPS26611 and TPS26612)                                                                                                                                             | -9.75      |     | -5.25      | μA   |
| I <sub>Off-Lkg-IN</sub> + I <sub>Off-Lkg-OUT</sub> |                                                                                                               | $ \begin{array}{l} -12.5 \text{ V} < \text{V}_{\text{OUT}} < 12.5 \text{ V}; \text{V}_{\text{IN}} = 0 \text{ V}; \\ \text{EN} = \text{Low}; +\text{V}_{\text{s}} = 15 \text{V}; (-\text{V}_{\text{s}}) = -15 \\ \text{V} \text{ (TPS26611 and TPS26612)} \end{array} $ | -9.75      |     | -5.25      | μA   |
| I <sub>Off-Lkg-IN</sub>                            | Leakage current from IN pin in Off state (Source)                                                             | -12.5 V< $V_{IN}$ <12.5 V; $V_{OUT}$ = 0 V;<br>EN = Low; + $V_{s}$ = 15V; (- $V_{s}$ ) = -15<br>V (TPS26611 and TPS26612)                                                                                                                                              | -6         |     | -1         | μA   |
| I <sub>Off-Lkg-OUT</sub>                           | Leakage current from<br>OUT pin in Off state<br>(Source)                                                      | -12.5 V < $V_{OUT}$ < 12.5 V; $V_{IN}$ = 0 V;<br>EN = Low; + $V_{s}$ = 15V; (- $V_{s}$ ) = -15<br>V (TPS26611 and TPS26612)                                                                                                                                            | -6         |     | -1         | μA   |
| Overvoltage and Under                              | rvoltage Cutoff for OUT and                                                                                   | I IN Pins                                                                                                                                                                                                                                                              |            |     |            |      |
| .,                                                 | OUT Overvoltage                                                                                               | For TPS26610 and TPS26611                                                                                                                                                                                                                                              | (+Vs)+0.05 | (   | (+Vs)+0.30 | V    |
| V <sub>OUT_OVLO</sub>                              | Protection Threshold, Rising                                                                                  | For TPS26612                                                                                                                                                                                                                                                           | (+Vs)+1    | (   | (+Vs)+1.50 | V    |
| V <sub>OUT_OVLO_hyst</sub>                         | OUT Overvoltage<br>Hysterises                                                                                 |                                                                                                                                                                                                                                                                        | 30         |     | 75         | mV   |
| V <sub>O/I_UVLO</sub>                              | OUT/IN Undervoltage<br>Protection Threshold,<br>Falling                                                       |                                                                                                                                                                                                                                                                        | (-Vs)-0.40 |     | (-Vs)-0.20 | V    |
| V <sub>O/I_UVLO_hyst</sub>                         | OUT/IN undervoltage<br>Hysterises                                                                             |                                                                                                                                                                                                                                                                        | 30         |     | 75         | mV   |

Product Folder Links: TPS2661

## 7.5 Electrical Characteristics (continued)

 $-40^{\circ}$  C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125 $^{\circ}$  C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND,  $\overline{SGOOD}$  = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted))

| Р                          | PARAMETER                                                  | TEST CONDITIONS                                              | MIN         | TYP  | MAX   | UNIT |
|----------------------------|------------------------------------------------------------|--------------------------------------------------------------|-------------|------|-------|------|
| POWER SUPPLY PI            | INS (+Vs/-Vs)                                              |                                                              |             |      |       |      |
| V <sub>(+Vs)</sub>         | +Vs Supply Operating Voltage                               | For TPS26610 and TPS26611 only                               | 2.25        |      | 30    | V    |
| V <sub>(+Vs)</sub>         | +Vs Supply Operating Voltage                               | TPS26612 only                                                | 4           |      | 30    | ٧    |
| V <sub>(-Vs)</sub>         | -Vs Supply Operating Voltage                               |                                                              | -20         |      | 0     | V    |
| Vs_ <sub>DIFF</sub>        | Difference between +Vs and -Vs                             |                                                              | 3           |      | 50    | V    |
| I <sub>(+Vs)</sub>         | Current sourced from +Vs supply to GND in normal operation | SGOOD = Floating                                             |             | 1.07 | 1.65  | mA   |
| I <sub>(+Vs)</sub>         | Current sourced from +Vs supply to GND in fault operation  | SGOOD = Floating                                             |             | 1.2  | 1.75  | mA   |
| I <sub>(-Vs)</sub>         | Current sinked by -Vs supply from GND                      |                                                              |             |      | 0.2   | mA   |
| I <sub>VS_OFF</sub>        | OFF State Supply<br>Current                                | EN = Low (TPS26611/12 only)                                  |             |      | 0.27  | mA   |
| Loop Testing Vs/-Vs        | s UNPOWERED (TPS26610 onl                                  | y)                                                           |             |      |       |      |
| V <sub>(IN-OUT)no_Vs</sub> | Current Loop Testing : IN to OUT Voltage drop              | +/-20mA current through IN pin                               |             | ±5   | ±8.5  | V    |
| I <sub>Qno_Vs</sub>        | Percentage of forced IN current going to -Vs pin           |                                                              |             |      | 20    | %    |
| I <sub>OL_noVs</sub>       | No supply current limit                                    |                                                              | ±22         |      | ±45.5 | mA   |
| PASS FET                   | ·                                                          |                                                              |             |      |       |      |
| R <sub>ON</sub>            | IN to OUT total ON resistance                              | -40 °C < T < 125 °C, I <sub>(IN)</sub> <<br>Overload Current | 4.8         | 7.5  | 12.5  | Ω    |
| ENABLE (EN) TPS2           | 26611 and TPS26612 only                                    |                                                              |             | ·    |       |      |
| V <sub>(ENR)</sub>         | EN Rising Threshold                                        |                                                              |             |      | 1.72  | V    |
| $V_{(ENF)}$                | EN Falling Threshold                                       |                                                              | 1           |      |       | ٧    |
| I <sub>(EN_LKG)</sub>      | EN Leakage Current (Sink)                                  | V <sub>(EN)</sub> = 5.5 V                                    |             |      | 10    | μA   |
| I <sub>(EN_LKG)</sub>      | EN Leakage Current (Source)                                | V <sub>(EN)</sub> = 0 V                                      | -10         |      |       | μΑ   |
| V <sub>(EN)</sub>          | EN Open Circuit Voltage                                    | I <sub>(EN)</sub> = -0.1 μA                                  |             | 2.1  | 2.5   | V    |
|                            | sing) TPS26610 only                                        |                                                              | II.         |      |       |      |
| V <sub>(SNSR)</sub>        | VSNS Rising threshold                                      |                                                              |             |      | 1.72  | V    |
| V <sub>(SNSF)</sub>        | VSNS Falling threshold                                     |                                                              | 1           |      |       | V    |
| SIGNAL GOOD (SG            | iOOD)                                                      |                                                              |             |      |       |      |
| V <sub>OH_SGOOD</sub>      | SGOOD Output Level,<br>HIGH                                | (+Vs) ≤ 2.5 V, 0 mA < I <sub>SGOOD</sub> < 1<br>mA           | 0.8 x (+Vs) |      | (+Vs) | V    |
| V <sub>OH_SGOOD</sub>      | SGOOD Output Level,<br>HIGH                                | (+Vs) > 2.5V, 0 mA < I <sub>SGOOD</sub> < 1 mA               | 2           |      | 3     | V    |
| R <sub>SGOOD</sub>         | SGOOD pull down impedance                                  | 0 μA < I <sub>SGOOD</sub> < 200 μA                           |             |      | 6.3   | kΩ   |
| MODE                       |                                                            | I                                                            | 1           |      |       |      |
| I <sub>(MODE)</sub>        | MODE Source Current                                        |                                                              | 1.55        | 2    | 2.4   | μΑ   |
| R <sub>MODE</sub>          | Mode Selection Resistor                                    |                                                              |             | 180  |       | kΩ   |
| -                          |                                                            |                                                              | l           |      |       |      |

### 7.5 Electrical Characteristics (continued)

 $-40^{\circ}$  C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND,  $\overline{\text{SGOOD}}$  = Open, EN = 3.3 V (All voltages referenced to GND, (unless otherwise noted))

|                        | PARAMETER                                | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |  |
|------------------------|------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|--|
| THERMAL SHUT           | DOWN                                     |                                                                         |     |     |     |      |  |
| T <sub>(TSD)</sub>     | Thermal Shutdown (TSD) threshold, Rising |                                                                         |     | 160 |     | °C   |  |
| T <sub>(TSDHyst)</sub> | Thermal Shutdown (TSD)<br>Hysterises     |                                                                         |     | 11  |     | °C   |  |
| HART                   |                                          |                                                                         |     |     |     |      |  |
| BW                     | Input small signal bandwidth             | -25 mA < $I_{IN}$ < 25 mA, $\Delta I_{IN}$ = 1 mA <sub>pp</sub> at 1-kΩ |     | 10  |     | kHz  |  |

## 7.6 Timing Requirements

 $-40^{\circ}$  C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125° C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND,  $\overline{\text{SGOOD}}$  = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted))

|                              | PARAMETER                                                | TEST CONDITIONS                                                                                                      | MIN | TYP  | MAX | UNIT |
|------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>ON_dly</sub>          | Turn ON delay with Vs/-Vs supply                         | Delay from +Vs/-Vs supply applied to FET on, EN = Floating                                                           |     | 120  |     | μs   |
| t <sub>OFF_dly</sub>         | Turn OFF delay with +Vs/-Vs supply                       | Delay from +Vs/-Vs supply removed to FET off, EN = Floating                                                          |     |      | 10  | μs   |
| t <sub>ON_EN_dly</sub>       | Turn ON delay with EN pin                                | +Vs/-Vs supply present, Delay from EN HIGH to FET on,                                                                |     | 120  |     | μs   |
| t <sub>OFF_EN_dly</sub>      | Turn OFF delay with EN pin                               | +Vs/-Vs supply present, Delay from EN LOW to FET off                                                                 |     |      | 10  | μs   |
| t <sub>OL</sub>              | Overload Current Limit response time                     | Load transient from 20 mA to 50 mA.<br>Time from Load Transient to Current<br>coming within 20%.of I <sub>OL</sub> . | 30  |      | 55  | μs   |
| t <sub>OL_PULSE</sub>        | Pulse Overload Current Limit response time               | Load transient from 20 mA to 80 mA. Time from Load Transient to Current coming within 20% of I <sub>OL_Pulse</sub>   |     | 20   | 50  | μs   |
| t <sub>FASTRIP</sub> Fa      | MODE = GND, Current exceeding 120mA to FET off           |                                                                                                                      |     | 5    | μs  |      |
|                              | rasi-mp Response Time                                    | MODE = 180-kΩto GND or Open,<br>Current exceeding 240 mA to FET off                                                  |     |      | 5   | μs   |
| _                            | SGOOD Deglitch Delay                                     | Deglitch delay during SGOOD assertion                                                                                |     | 685  |     | μs   |
| T <sub>SG_Deglitch</sub>     | 3GOOD Degiller Delay                                     | Deglitch delay during SGOOD deassertion                                                                              |     |      | 1.3 | ms   |
| t <sub>OUT_OV_CUT</sub>      | OUT OVLO Cutoff detection-time                           | V <sub>(OUT)</sub> ↑ 100 mV above V <sub>OUT_OVLO</sub> to FET OFF                                                   | 1   |      | 5   | μs   |
| t <sub>O/I_UV_CUT</sub>      | OUT OR IN UVLO Cutoff detection-time                     | OUT/IN ↓100 mV below V <sub>O/I_UVLO</sub> to FET OFF                                                                | 1   |      | 5   | μs   |
| t <sub>OUT_CUT_Rec</sub>     | OUT Cutoff recovery time                                 | V <sub>(OUT)</sub> ↓ 100 mV below<br>V <sub>OUT_OVLO_hyst</sub> to FET ON                                            |     | 21   |     | μs   |
| t <sub>O/I_CUT_Rec</sub>     | IN OR OUT Cutoff recovery time                           | OUT/IN ↑100 mV above V <sub>O/</sub><br>I_UVLO_hyst to FET ON                                                        |     | 23.5 |     | μs   |
| t <sub>OL_Expiry</sub>       | Overload Current Limit expiry time                       | Load transient from 20 mA to 50 mA                                                                                   |     | 100  |     | ms   |
| t <sub>OL_Pulse_Expiry</sub> | Pulse Overload Current expiry                            | Load transient from 20 mA to 100 mA                                                                                  |     | 50   |     | ms   |
| t <sub>OL_Extend</sub>       | I <sub>OL</sub> < I < I <sub>OL_PULSE</sub> expiry timer |                                                                                                                      |     | 5.00 |     | s    |
| t <sub>RETRY1</sub>          | Auto Retry Timer 1                                       |                                                                                                                      |     | 0.80 |     | s    |
| t <sub>RETRY2</sub>          | Auto Retry Timer 2                                       |                                                                                                                      |     | 1.60 |     | s    |

Product Folder Links: TPS2661

## 7.6 Timing Requirements (continued)

 $-40^{\circ}$  C  $\leq$  T<sub>A</sub> = T<sub>J</sub>  $\leq$  +125 $^{\circ}$  C, 2.25 V < +Vs < 30 V, -20 V < -Vs < 0 V, MODE = GND,  $\overline{\text{SGOOD}}$  = Open, EN = 3.3V (All voltages referenced to GND, (unless otherwise noted))

|                     | PARAMETER                                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>AR_dis</sub> | Auto Retry disabled time (TPS26612 only) |                 |     | 5   |     | s    |

Copyright © 2021 Texas Instruments Incorporated



#### 7.7 Typical Characteristics

+Vs = 15 V; -Vs = -15 V, MODE = OPEN, SGOOD = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted)



## 7.7 Typical Characteristics (continued)

+Vs = 15 V; -Vs = -15 V, MODE = OPEN, SGOOD = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted)



Figure 7-7.  $I_{Fast-trip}$  vs Temperature for  $I_{OUT} < 0$ 



Figure 7-8. (I<sub>OFF-Leakage-IN</sub> + I<sub>OFF-Leakage-OUT</sub>) vs V<sub>IN</sub>



Figure 7-9. ( $I_{OFF-Leakage-IN} + I_{OFF-Leakage-OUT}$ ) vs  $V_{OUT}$ 



Figure 7-10.  $I_{OFF-Leakage-IN}$  vs  $V_{IN}$ 



Figure 7-11.  $I_{OFF-Leakage-OUT}$  vs  $V_{OUT}$ 



Figure 7-12. OUT OVLO Thresholds (w.r.t Vs) vs Temperature for TPS26611 and TPS26610



#### 7.7 Typical Characteristics (continued)

+Vs = 15 V; -Vs = -15 V, MODE = OPEN, \$\overline{SGOOD}\$ = OPEN; EN/VSNS = OPEN; T<sub>A</sub> = 25° C (unless otherwise noted)



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## 7.7 Typical Characteristics (continued)

+Vs = 15 V; -Vs = -15 V, MODE = OPEN,  $\overline{SGOOD}$  = OPEN; EN/VSNS = OPEN;  $T_A$  = 25° C (unless otherwise noted)





## 8 Detailed Description

#### 8.1 Overview

The TPS2661x is a family of devices providing complete protection for current inputs, voltage inputs/outputs and sensor supply in industrial and process automation systems. The device supports both unipolar 4 - 20-mA current loops and bipolar ±20-mA current loops. TPS26610 is tailored for current inputs. The device can be powered from an external supply and draws < 100-nA maximum current from the current loop enabling design of high accuracy analog input systems. The devices feature an accurate 32 mA current limit which enables using low power components in the loop like the sense resistors which reduces the overall system size and cost. TPS26611 is specifically tailored for universal current inputs, voltage/current multiplexed inputs while TPS26612 is tailored for protection of two wire sensor transmitters. TPS2661x devices feature a configurable MODE pin to allow higher current for powering up of a variety of two wire transmitters. TPS26611 also has enable control for designing V/I multiplexed analog inputs or universal Analog Input-Output modules. The device also features a Signal Good output to indicate if the there is a valid current input. The signal good pin goes high in the event of any fault or during startup of the system if there is an inrush current. The device also protects the system from Output miswiring in Analog Output modules or sensor transmitters by cutting off the current path if the OUT pin goes outside the +/-Vs supply rails.

The robust protection of the TPS2661x along with its ±50-V rating helps to simplify the system designs for the surge compliance. TPS2661x devices are immune to noise tests like Electrical Fast Transients that are common in industrial applications and these devices also simplify the system design for protection from surge transients (IEC61000-4-5).

#### 8.2 Functional Block Diagram



Figure 8-1. Functional Block Diagram for TPS26610



Figure 8-2. Functional Block Diagram for TPS26611 and TPS26612

#### 8.3 Feature Description

#### 8.3.1 Overload Protection and Fast-Trip

The TPS2661x devices feature a fixed  $I_{OL}$ : 32-mA typical, bidirectional current limit. For use in unipolar systems like 4-20-mA current loops where negative current is not desired, connect -Vs to GND pin to cutoff when there is a flow of reverse current (OUT to IN). If the current tries to exceed the  $I_{OL}$  limit, the device regulates the current and eventually reducing the output voltage. Overload current threshold and time for overload protection can be selected by MODE pin. See Device Functional Modes for details. The power dissipation across the device during current regulation will be  $(V_{IN} - V_{OUT}) \times I_{OUT}$  and this could heat up the device and lead to thermal shutdown. After thermal shutdown device goes into auto retry. The mode pin selects the auto retry period. See Table 8-2 and Figure 8-21 for selection of auto retry period.

The TPS2661x devices also feature a fast trip comparator. During fast transient events like output short circuit, miswiring, hotplug, etc the current through the device increases rapidly. Due to limited bandwidth, the current limit amplifier cannot respond quickly to these events . Hence the fast-trip comparator architecture is included for fast turn OFF of the internal FET during these events. The device turns off the internal FETs within a time of  $t_{(FASTTRIP)}$ . See Timing Requirements in Specifications for  $t_{(FASTTRIP)}$ . The fast-trip circuit holds the internal FET off for a short duration (50 $\mu$ s), after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to current limit as per MODE pin configuration. Figure 8-3 and Figure 8-5 illustrate the current limit behavior of TPS2661x devices. Figure 8-6 illustrates the fast-trip protection of TPS2661x devices and Figure 8-7 illustrates the auto-retry behavior in overload fault.





Figure 8-3. Overload Protection and Fast-Trip





#### 8.3.2 Reverse Current Blocking for Unipolar Current Inputs (4 - 20 mA, 0 - 20 mA)

For reverse current blocking with TPS2661x devices, connect burden resistor to GND and use single supply (+Vs, GND) with the device as shown in Figure 8-8. In this configuration, the device blocks the reverse current (OUT to IN) when IN pin voltage is negative.



Figure 8-8. Reverse Current Blocking for Unipolar Current Inputs

# 8.3.3 OUTPUT/INPUT Cutoff During Over-Voltage, Under-Voltage Due to Miswiring 8.3.3.1 Output Over-Voltage

The TPS2661x devices provide protection from over-voltage events on OUT pin by turning off the internal Pass FETs and cutting off the signal path whenever  $V_{OUT}$  goes above  $V_{OUT\_OVLO}$  threshold. The signal path through TPS2661x is restored again when  $V_{OUT}$  goes below  $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$  value. The device turns off the internal FETs within a time of  $t_{OUT\_OV\_CUT}$  after output voltage has gone above  $V_{OUT\_OVLO}$  threshold. See Timing Requirements in Specifications for  $t_{OUT\_OV\_CUT}$ . The device recovers from output over-voltage within a time of  $t_{OUT\_CUT\_Rec}$  after output voltage has gone below  $[V_{OUT\_OVLO} - V_{OUT\_OVLO\_Hyst}]$  value. See Timing Requirements in Specifications for  $t_{OUT}$  over the output over-voltage protection in TPS2661x devices.





Figure 8-9. Output Over-Voltage Protection

#### 8.3.3.2 Output or Input Under-Voltage

The TPS2661x devices provide protection from under-votage events on IN and OUT pins by turning off the internal Pass FETs and cutting off the signal path whenever  $V_{OUT}$  or  $V_{IN}$  goes below  $V_{O/I\_UVLO}$  threshold. The signal path through TPS2661x is restored again when  $V_{OUT}$  or  $V_{IN}$  goes above  $[V_{O/I\_UVLO} - V_{O/I\_UVLO} - V_{O/I\_UVLO} - V_{O/I\_UVLO}]$  value. The device turns off the internal FETs within a time of  $t_{O/I\_UV\_CUT}$  after output or input voltage has gone below  $V_{O/I\_UVLO}$  threshold. The device recovers from output or input under-voltage within a time of  $t_{OUT\_CUT\_Rec}$  after output or input voltage has gone above  $[V_{O/I\_UVLO} - V_{O/I\_UVLO\_Hyst}]$  voltage. See Timing Requirements in Specifications for  $t_{O/I\_UV\_CUT}$  and  $t_{OUT\_CUT\_Rec}$ .



Figure 8-10. Output/Input Cutoff

In case of over-voltage, under-voltage and miswiring events on IN and OUT pins, voltages exceeding Absolute Maximum Ratings (see Specifications) for IN and OUT Pins can damage the device. Figure 8-11 and Figure 8-12 illustrate the output and input under-voltage protection in TPS2661x devices.



#### 8.3.4 External Power Supply(±Vs)

The TPS2661x devices are powered from an external +Vs/-Vs supply. This ensures that the TPS2661x does not draw any current from the IN/OUT pins which carry current information. TPS26610 allows current conduction from IN to OUT pins when +Vs/-Vs supplies are not present. TPS26611 and TPS26612 devices need +Vs/-Vs or +Vs/GND for operation.

For systems requiring positive and negative voltage on IN and OUT pins of TPS2661x, use bipolar supplies (+Vs and -Vs) with TPS2661x. Connect positive supply rail to +Vs and negative supply rail to -Vs pins. The device supports dual supplies from as low as ±2.25 V up to ±20 V.

For systems requiring only positive voltage on IN and OUT pins of TPS2661x, use unipolar supply (+Vs and GND) with TPS2661x. Connect positive supply rail to +Vs and -Vs pin should be connected to GND of device . When powered from single supplies, TPS26610 and TPS26611 devices can be powered from +3 V up to +30 V and TPS26612 can be powered from +4 V up to +30 V.

The device turns-on the internal FETs with a delay time of  $t_{ON\_dly}$  after powering up of +Vs supply and turns off the internal FET with a delay time of  $t_{OFF\_dly}$  after powering down of +Vs supply. See Timing Requirements in Specifications for  $t_{ON\_dly}$  and  $t_{OFF\_dly}$ .

#### 8.3.5 Loop Testing Without ±Vs Supply (Loop Power Mode in TPS26610 Only)

The device provide thermal protection during loop testing, if the power dissiption in device increases above 500 mW (typ), the devices turns-off internal FET for short durations to limit the power dissipation. Figure 8-13 and Figure 8-14 illustrate the thermal protection during loop testing.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback





## 8.3.5.1 Supply Sensing with VSNS For Loop Power Mode (TPS26610)

For the TPS26610 device, the set-point for transition to loop power mode can be set by connecting resistors (R1, R2) from +Vs pin to VSNS pin and GND pin as shown in Figure 8-15. The set-point can be calculated as per Table 8-1. It is recommended to use resistors R1 and R2 for supply sensing when voltage across burden resistor ( $I_{LOOP} \times R_{Burden}$ ) is more than 1.8 V. If VSNS is left open or floating, TPS26610 device transitions to loop power mode when +Vs is less than 1.8 V.

Table 8-1. Supply Sensing with VSNS for Loop Power Mode

| Device Power Mode | +Vs Voltage                                                 |
|-------------------|-------------------------------------------------------------|
| ±Vs Supplies      | $+Vs \ge V_{(SNSR)} \times (R1 + R2)/R2^{(1)}$              |
| Loop Power        | +Vs ≤ V <sub>(SNSF)</sub> × (R1 + R2)/R2 <sup>(1) (2)</sup> |

- (1) Use (R1 + R2)  $\leq$  (+Vs)/(45  $\mu$ A). For V<sub>(SNSR)</sub> and V<sub>(SNSF)</sub> values, see Electrical Characteristics
- (2) Keep  $V_{(SNSF)} \times (R1 + R2)/R2 > (I_{LOOP} \times R_{Burden})$



Figure 8-15. Supply Sensing with VSNS





Figure 8-16. Transition to Loop Power with R1 = 47  $k\Omega$  and R2 = 6.8  $k\Omega$  for Supply Sensing

Figure 8-17. Transition to  $\pm$  Vs Supplies Power with R1 = 47 k $\Omega$  and R2 = 6.8 k $\Omega$  for supply Sensing

#### 8.3.6 Enable Control (TPS26611 and TPS26612)

TPS26611 and TPS26612 devices feature an EN pin for externally controlling the device through a GPIO pin. To enable the device, EN pin can be left floating. It is internally pulled up with  $V_{(EN)}$ .

EN can also be made high with external voltage more than  $V_{(ENR)}$  but less that or equal to 5 V. The internal FETs are turned off when EN is pulled below  $V_{(ENF)}$ . EN pin can source and sink a current of  $I_{(EN\_LKG)}$ . See Electrical Characteristics for  $V_{(ENF)}$ ,  $V_{(ENR)}$  and  $I_{(EN\_LKG)}$ . The EN feature of TPS2661x helps the system designer to design universal voltage and current analog inputs / outputs where a lot of pin multiplexing options are made available to the end user. For turn-on and turn-off delay with EN pin, see  $t_{ON\_EN\_dly}$  and  $t_{OFF\_EN\_dly}$  in Timing Requirements. Figure 8-19 and Figure 8-20 illustrate the turn-on and turn-off control with enable pin.



Figure 8-18. Enable Control





#### 8.3.7 Signal Good Indicator (SGOOD)

The TPS2661x provides an indication of the current signal flowing through pass FETs on the  $\overline{SGOOD}$  pin. Whenever the device is in normal operating condition, the  $\overline{SGOOD}$  gives a signal LOW output. However in below cases when the device is outside normal operating condition, the  $\overline{SGOOD}$  pin goes HIGH:

- Device current is > I<sub>OL</sub> (32-mA typical)
- · OUT goes outside +Vs/-Vs supply or IN goes below -Vs supply rail
- Device shuts down due to thermal limit or current limit

The SGOOD pin is also capable of driving an external LED to give a visual indication whenever the system is outside normal operating conditions.

The  $\overline{\text{SGOOD}}$  pin sourcing current is derived from +Vs supply rail. For de-glitch delays in assertion and deassertion of  $\overline{\text{SGOOD}}$ , see  $T_{\text{SG Deglitch}}$  in Timing Requirements in Specifications.

#### 8.4 Device Functional Modes

The device can provide higher current up to  $2 \times I_{OL}$  for short durations. MODE pin of the device configures the behavior of the device for higher current. Table 8-2 and Figure 8-21 describe the device behavior in different modes for  $I_{OL} > 0$ .

With MODE = GND, the device limits the current to  $I_{OL}$  value for  $I_{OUT} > I_{OL}$ .

With MODE = OPEN, the device limits the output current as:

- For  $I_{OL} < I_{OUT} < 2 \times I_{OL}$ , the device allows current up to  $2 \times I_{OL}$  for a duration of  $t_{OL\_Pulse\_Expiry}$  and then limits the current to  $I_{OL}$  value for a duration  $t_{OL\_Expiry}$ .
- For 2 × I<sub>OL</sub> < I<sub>OUT</sub> < I<sub>(FASTRIP)</sub>, the device limits the current 2 × I<sub>OL</sub> value and for a duration of t<sub>OL\_Pulse\_Expiry</sub> and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL\_Expiry</sub>.

After the completion of t<sub>OL</sub> Expiry period, the device goes into auto-retry.

With MODE = 180 k $\Omega$ , the device limits the output current as:

- For I<sub>OL</sub> < I<sub>OUT</sub> < 2 × I<sub>OL</sub>, the device allows current up to 2 × I<sub>OL</sub> for a duration of t<sub>OL\_Extend</sub> and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL\_Expiry</sub>.
- For 2 × I<sub>OL</sub> < I<sub>OUT</sub> < I<sub>(FASTRIP)</sub>, the device limits the current 2 × I<sub>OL</sub> value and for a duration of t<sub>OL\_Pulse\_Expiry</sub> and then limits the current to I<sub>OL</sub> value for a duration t<sub>OL\_Expiry</sub>.

After the completion of  $t_{OL\_Expiry}$  period, the device goes into auto-retry. If the device heats up during overload and the device temperature exceeds  $T_{(TSD)}$  value, the device turns off the internal pass FETs. As the device cools down and its temperature goes below  $[T_{(TSD)} - T_{(TSDHyst)}]$  value, the device goes into auto-retry.

Table 8-2. Device Operation Under Different MODE Configurations for I<sub>OL</sub> > 0

| Table 0-2. Device Operation onder Different MODE Configurations for IOL > 0 |                                               |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                            |                              |  |  |  |  |
|-----------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|--|--|
| MODE Pin<br>Configuration                                                   | I <sub>OUT</sub> < I <sub>OL</sub><br>(32 mA) | I <sub>OL</sub> (32 mA) < I <sub>OUT</sub> < 2 × I <sub>OL</sub> (60 mA)                                                                                                                                                                    | 2 × I <sub>OL</sub> (60 mA) < I <sub>OUT</sub> < I <sub>(FASTRIP)</sub>                                                                                                                                                                                    | Auto<br>Retry<br>Time        |  |  |  |  |
| Shorted to GND                                                              | Current flows normally                        | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ .                                                                                           | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100 ms). $t_{OL\_Expiry}$ (100 ms) timer starts when $I_{OUT}$ exceed $I_{OL}$ .                                                                                                           | t <sub>RETRY1</sub> (800 ms) |  |  |  |  |
| Open                                                                        | Current flows normally                        | Device allows current for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $l_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $l_{OUT}$ exceeds $l_{OL}$ . | Current limited to $2 \times I_{OL}$ for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50 ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) |  |  |  |  |
| 180 kΩ from<br>MODE to GND                                                  | Current flows normally                        | Device allows current for $t_{OL\_Extend}$ (5 s) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Extend}$ (5 s) timer starts when $I_{OUT}$ exceeds $I_{OL}$ .                   | Current limited to $2 \times I_{OL}$ for $t_{OL\_Pulse\_Expiry}$ (50 ms) time after which it is limited to $I_{OL}$ for $t_{OL\_Expiry}$ (100 ms) time and then auto retry. $t_{OL\_Pulse\_Expiry}$ (50ms) timer starts when $I_{OUT}$ exceeds $I_{OL}$ .  | t <sub>RETRY2</sub> (1.6 s)  |  |  |  |  |



Figure 8-21. Device Operation Under Different MODE Configurations for  $I_{OL} > 0$ 

Table 8-3 and Figure 8-22 describe the device behavior in different modes for  $I_{OL}$  < 0.



Table 8-3. Device Operation Under Different MODE Configurations for  $I_{OL} < 0$ 

| MODE Pin Configuration                                   | -2 × I <sub>OL</sub> (-60 mA) < I <sub>OUT</sub> <<br>-I <sub>OL</sub> (-32mA)                                             | -I <sub>(FASTRIP)</sub> < I <sub>OUT</sub> < -2 ×<br>I <sub>OL</sub> (-60 mA)                                                                  | Auto Retry Time              |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Shorted to GND or Open or 180 $k\Omega$ from MODE to GND | duration of t <sub>OL_Expiry</sub> (100 ms).<br>t <sub>OL_Expiry</sub> (100 ms) timer starts when I <sub>OUT</sub> exceeds | Current limited to $I_{OL}$ for a duration of $t_{OL\_Expiry}$ (100ms). $t_{OL\_Expiry}$ (100ms) timer starts when $I_{OUT}$ exceed $I_{OL}$ . | t <sub>RETRY1</sub> (800 ms) |



Figure 8-22. Device Operation Under Different MODE Configurations for  $I_{OL} < 0$ 

Product Folder Links: TPS2661

bmit Document Feedback

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS2661x is an industrial current loop protector, providing a robust signal line protection in a wide range of indutrial and automations systems. It is suitable for protection of all kinds of current loops like the 4 - 20-mA or ±20-mA current loops. TPS26610 is suitable for protection in current inputs whereas TPS26611 is suitable for protection in multiplexed V/I inputs.

TPS26612 is suitable for protection in power supply of two wire current transmitters. With disabled auto-retry time for first overload event, TPS26612 enables start-up of power hungry transmitters requiring higher start up current for longer durations.

TPS26611 and TPS26612 devices can be also used to protect voltage outputs or digital communication signals like UART from miswiring of power supplies at these outputs. The device breaks the signal path by turning off the FETs when there is a voltage higher than supply voltage and thus keeping the system protected.

TPS2661x provides complete protection from industrial surge transients (IEC61000-4-5) and provides immunity from industrial fast transients (IEC610000-4-4) for signal lines.

## 9.2 Typical Application: Analog Input Protection for Current Inputs with TPS26610



Figure 9-1. Current Input Protection in Al Module

A. TVS Diodes D1\*, D2\* are required for protection from surge transients (IEC61000-4-5) when burden resistor is floating (SW1 = Open).

TPS26610 can be used for protection of current inputs in an Analog Input module as shown in Figure 9-1. The current signal is measured by ADC across  $R_{burden}$ . Bipolar current limit of ±32 mA ensures that the precision burden resistor as well as the ADC front end stays well protected against any unwanted voltages or currents caused due to faulty transmitter or miswiring. High Voltage rating of IN pin of TPS26610 ensures that it also

protects the system from surge and EFT events as well. For reverse current blocking (OUT to IN), connect burden resitor to GND (SW1 = Closed) and used single supply (+Vs,GND) with TPS26610.

#### 9.2.1 Design Requirements

Table 3 shows the Design Requirements for current input protection with TPS26610.

Table 9-1. Design Requirements

| DESIGN PARAMETER    | DESIGN PARAMETER  |                         |  |  |  |
|---------------------|-------------------|-------------------------|--|--|--|
| I <sub>(IN)</sub>   | Input current     | ±20 mA                  |  |  |  |
| $V_{(IN)}$          | Input voltage     | –V <sub>s</sub> to 50 V |  |  |  |
| V <sub>(OUT)</sub>  | OutPut voltage    | ±V <sub>s</sub>         |  |  |  |
| I <sub>(LIM)</sub>  | Current limit     | ±30 mA                  |  |  |  |
| R <sub>Burden</sub> | Burden resistance | 50 to 250 Ω             |  |  |  |

#### 9.2.2 Detailed Design Procedure for Current Inputs with TPS26610

#### 9.2.2.1 Selecting ±Vs Supplies for TPS26610

Select the ±Vs supplies for TPS2661x devices higher than absolute analog input voltage for ADC inputs.

TPS2661x devices have under-voltage and over-voltage protection on OUT pin and the internal FETs are turned off if OUT pin has voltage higher than +Vs or lower than –Vs.

TPS2661x devices also have under-voltage protection on IN pin and and the internal FETs are turned off if IN pin has a voltage lower than –Vs. See External Power Supply for using unipolar or bipolar supply with TPS2661x.

## 9.2.2.2 Selecting R<sub>Burden</sub>

The value of  $R_{burden}$  should be selected to meet the analog the input range of the ADC for the loop current range. In case of miswiring faults to field supplies, the maximum current and power dissipated in  $R_{burden}$  is decieded by MODE configuration of TPS26610 device.

Table 9-2. Selection of Rhurden

| R <sub>burden</sub> (Ω) | MODE Configuration    | Maximum Current in R <sub>burden</sub> (mA) | Maximum Power Dissipated in R <sub>burden</sub> (mW) |
|-------------------------|-----------------------|---------------------------------------------|------------------------------------------------------|
| 50                      | MODE = GND            | 40                                          | 80                                                   |
| 100                     | MODE = GND            | 40                                          | 160                                                  |
| 250                     | MODE = GND            | 40                                          | 400                                                  |
| 50                      | MODE = OPEN or 180 kΩ | 70                                          | 245 <sup>(1)</sup>                                   |
| 100                     | MODE = OPEN or 180 kΩ | 70                                          | 490 <sup>(1)</sup>                                   |
| 250                     | MODE = OPEN or 180 kΩ | 70                                          | 1225 <sup>(1)</sup>                                  |

<sup>(1)</sup> Power dissipated only for a pulse duration of 50 ms

#### 9.2.2.3 Selecting MODE Configuration for TPS26610

For minimum power dissipation in burden resistor, use MODE = GND. See Device Functional Modes for selecting the mode configuration.

Product Folder Links: TPS2661

## 9.2.3 Application Performance Plots for Current Inputs with TPS26610





## 9.3 Typical Application: Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611



Figure 9-8. Protection for Multiplexed V/I Inputs in Al Module

- A. Bias Resistors R1\*, R2\* are required for setting the common mode voltage for voltage input (EN = 0) when burden resistor is floating (SW1 = Open).
- B. Diodes D1\*, D2\* are required surge protection when burden resistor is floating (SW1 = Open).

TPS26611 can be used for protection of multiplexed inputs in an Analog Input module as shown in Figure 9-8. For this configuration, connect the IN pin of TPS26611 to one channel of the ADC for voltage measurement and connect OUT pin of TPS26611 to the other channel of ADC for current measurement. EN pin of TPS26611 can be used to swtch between current and voltage measurements. With EN = 0, the internal FETs of TPS26611 are turned off and voltage signal can be measured by ADC between AINO and AINCOM pins. Whereas with EN = 1, the internal FETs of TPS26611 are turned on and current signal can be measured by ADC between AINx and AINCOM pins.

## 9.3.1 Design Requirements

**Table 9-3. Design Parameters** 

| PARAMETER                            | VALUE       |
|--------------------------------------|-------------|
| Input Current (I <sub>IN</sub> )     | ±20 mA      |
| Input Voltage (V <sub>IN</sub> )     | ± 10 V      |
| Current Limit for (I <sub>IN</sub> ) | ±32 mA      |
| R <sub>Burden</sub>                  | 50 to 250 Ω |

Product Folder Links: TPS2661

## 9.3.2 Detailed Design Procedure for Analog Input Protection for Multiplexed Current and Voltage Inputs with TPS26611

#### 9.3.2.1 Selecting ±V<sub>s</sub> Supplies for TPS26611

See Vs supply selection in Typical Application: Analog Input Protection for Current Inputs with TPS26610.

#### 9.3.2.2 Selecting MODE Configuration for TPS26611

For minimum power dissipation in burden resistor, use MODE = GND. See <u>Device Functional Modes</u> for selecting the mode configuration.

#### 9.3.2.3 Selecting Bias Resistors R1, R2 for Setting Common Mode Voltage for Voltage Inputs

For setting the common mode voltage with floating burden resistor (SW1 = Open), bias resistor R1 and R2 are required.

Resistors R1, R2 provide low impedance path for off state (EN = 0) leakage currents from IN and OUT pins of TPS26611. R1, R2 are selected to keep bias current less than 4  $\mu$ A through these resistors for current measurements with R<sub>burden</sub> (EN =1).

Table 9-4. Selection of Bias Resistors R1, R2

| Analog Input Voltage for ADC | ±V <sub>s</sub> Supplies | Bias Current Through<br>R1, R2 | R1              | R2              |
|------------------------------|--------------------------|--------------------------------|-----------------|-----------------|
| ±10 V                        | ±15 V                    | < 4 µA                         | 1.39 to 1.66 MΩ | 6.67 to 6.94 MΩ |
| ±12.5 V                      | ±15 V                    | < 4 µA                         | 1.35 to 1.71 MΩ | 6.62 to 6.98 MΩ |
| ±15 V                        | ±18 V                    | < 4 µA                         | 1.29 to 1.75 MΩ | 6.58 to 7.04 MΩ |

#### 9.3.3 Application Performance Plots for V/I Inputs with TPS26611

In addition to current limiting, reduced power dissipation in burden resistor, reverse current blocking and surge protection illustrated in Section 9.2.3, TPS26611 provides enable control for selecting between voltage and current inputs.







Figure 9-10. Enable Control with TPS26611 (EN = High)



#### 9.4 System Examples

#### 9.4.1 Power Supply Protection of 2-Wire Transmitter with TPS26612



Figure 9-11. Power Supply Protection for 2-Wire Transmitter with TPS26612

TPS26612 can be used for protection of power supply powering a two wire field transmitter as shown in Figure 9-11. Connect an external signal diode (D1) from IN to +Vs pin of TPS26612 in case of external field supply to protect the system from miswiring. In case the supply is internal to the module and miswiring is not a possibility, the signal diode (D1) is not needed. TPS26612 device includes higher threshold for over-voltage protection on OUT to accommodate the voltage drop of diode (D1) between IN and +Vs.

TPS26612 has over-load expiry time ( $t_{OL\_expiry}$ ) disabled for the first overload fault after power-up up-to a duration of  $t_{AR\_dis}$  (5 sec). With overload expiry time disabled, TPS26612 is able to power up 2-wire transmitters requiring higher start-up for longer durations (up-to 5 sec.). The current limit threshold ( $I_{OL}$  or 2 x  $I_{OL}$ ) for start-up can be selected by MODE pin.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



During the first overload fault, if the the junction temperature reaches  $T_{SD}$ , the device turns-off the internal FETs and turns on as the junction temperature goes below  $[T_{TSD} - T_{TSDHyst}]$ .

### 9.4.2 Protection of 3-Wire Transmitters and Analog Output Modules with TPS26611/12



Diode (D1) is required for Singal line Surge (IEC61000-4-5) protection.

Figure 9-14. Analog Output Protection with TPS26611 or TPS26612

TPS26611 or TPS26612 can be used for protection of the analog output a 3/4-wire transmitter and analog output module against any high voltage field miswiring as shown in Figure 9-14. The OUT pin voltage is monitored with respect to the +Vs/-Vs supply voltages. If the OUT voltage goes outside the +Vs/-Vs supply rails, the FETs cutoff current conduction path and protects the whole system. The voltage at OUT pin of TPS2661x can be sensed by DAC amplifier to compensate for  $R_{ON}$  of TPS2661x





#### 9.4.3 UART IO Protection with TPS26611/12

TPS26611 or TPS26612 can be used for protection of UART IO lines as shown in Figure 9-17. The OUT pin voltage is monitored with respect to the +Vs/-Vs supply voltages. If the OUT voltage goes outside the +Vs/-Vs supply rails, the FETs cutoff the current conduction path and protects the whole system.



Figure 9-17. UART IO Protection



Figure 9-18. 115.2-Kbps UART Signal Through TPS2661x with  $\rm V_{\rm S}$  of 5 V

Figure 9-18 shows a UART signal of 115.2 Kbps through TPS2661x with amplitude of 4 V.



## 10 Power Supply Recommendations

Table 10-1. Power Supplies for TPS2661x Devices

| Device   | Dual Supply (±Vs)                      | Single Supply (+Vs, GND)   |
|----------|----------------------------------------|----------------------------|
| TPS26610 | +Vs: 2.25 V to 30 V, -Vs: -20 V to 0 V | +Vs: 3 V to 30 V, –Vs: GND |
| TPS26611 | +Vs: 2.25 V to 30 V, -Vs: -20 V to 0 V | +Vs: 3 V to 30 V, –Vs: GND |
| TPS26612 | +Vs: 2.25 V to 30 V, -Vs: -20 V to 0 V | +Vs: 4 V to 30 V, –Vs: GND |

For operation with dual supplies, TPS2661x devices need a minimum difference of 3 V between +Vs and -Vs. For reverse current blocking with single supply, see Reverse Current Blocking for Unipolar Current Inputs (4 - 20 mA, 0 - 20 mA).

Product Folder Links: TPS2661

## 11 Layout

## 11.1 Layout Guidelines

- · Keep the loop current power-path as short as possible.
- Place R<sub>MODE</sub> resistor close to MODE and GND pins of the device.
- For protection from IEC61000-4-5 surge transients (Signal Lines) on input, place the TVS close to IN pin of the device.
- If power supplies for ±V<sub>s</sub> are far from the device, place at-least 100-nF ceramic capacitors close to the
  device.
- Connect GND pin of the device to GND of ±V<sub>s</sub> supplies.
- Route both terminals of R<sub>burden</sub> differentally to ADC inputs (AINP, AINM).
- Keep EN and SGOOD signal lines away from loop current to avoid digital noise.

#### 11.2 Layout Example



Figure 11-1. Layout Example



## 12 Device and Documentation Support

### 12.1 Documentation Support

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS2661

www.ti.com 24-Jun-2021

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| PTPS26610DDFR    | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | Non-RoHS &<br>Non-Green | Call TI                       | Call TI            | -40 to 125   |                         | Samples |
| PTPS26611DDFR    | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | Non-RoHS &<br>Non-Green | Call TI                       | Call TI            | -40 to 125   |                         | Samples |
| PTPS26612DDFR    | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | Non-RoHS &<br>Non-Green | Call TI                       | Call TI            | -40 to 125   |                         | Samples |
| TPS26610DDFR     | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2HSF                    | Samples |
| TPS26611DDFR     | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2HTF                    | Samples |
| TPS26612DDFR     | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2HUF                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

www.ti.com 24-Jun-2021

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jun-2021

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS26610DDFR | SOT-<br>23-THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS26611DDFR | SOT-<br>23-THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 25-Jun-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS26610DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS26611DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated