SCBS204C - JUNE 1992 - REVISED MAY 1997 - **Members of the Texas Instruments** Widebus™ Family - State-of-the-Art *EPIC-IIB™* BiCMOS Design Significantly Reduces Power Dissipation - **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per **JEDEC Standard JESD-17** - Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ - **High-Impedance State During Power Up** and Power Down - Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise - Flow-Through Architecture Optimizes PCB Layout - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - Bus Hold on Data Inputs Eliminates the **Need for External Pullup/Pulldown Resistors** - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) Package and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center **Spacings** ### description The SN54ABT16260 and SN74ABTH16260 are 12-bit to 24-bit multiplexed D-type latches used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing of address and information in microprocessor bus-interface applications. This device is also useful in memory-interleaving applications. SN54ABT16260 . . . WD PACKAGE SN74ABTH16260 . . . DL PACKAGE (TOP VIEW) Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable ( $\overline{\text{OE1B}}$ , $\overline{\text{OE2B}}$ , and $\overline{\text{OEA}}$ ) inputs control the bus-transceiver functions. The $\overline{\text{OE1B}}$ and $\overline{\text{OE2B}}$ control signals also allow bank control in the A-to-B direction. Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated. SCBS204C - JUNE 1992 - REVISED MAY 1997 ### description (continued) When $V_{CC}$ is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN54ABT16260 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABTH16260 is characterized for operation from –40°C to 85°C. #### **Function Tables** B TO A ( $\overline{OEB} = H$ ) | | | INP | UTS | | | OUTPUT | |----|-------|-----|------|------|-----|----------------| | 1B | 2B | SEL | LE1B | LE2B | OEA | Α | | Н | Χ | Н | Н | Х | L | Н | | L | Χ | Н | Н | X | L | L | | Х | Χ | Н | L | X | L | A <sub>0</sub> | | Х | Н | L | X | Н | L | Н | | Х | L | L | X | Н | L | L | | Х | X X L | | | L | L | A <sub>0</sub> | | Х | Χ | Χ | Χ | Χ | Н | Z | ### A TO B ( $\overline{OEA} = H$ ) | | | OUTI | PUTS | | | | |---|-------|-------|------|------|-----------------|-----------------| | Α | LEA1B | LEA2B | OE1B | OE2B | 1B | 2B | | Н | Н | Н | L | L | Н | Н | | L | Н | Н | L | L | L | L | | Н | Н | L | L | L | Н | 2B <sub>0</sub> | | L | Н | L | L | L | L | 2B <sub>0</sub> | | Н | L | Н | L | L | 1B <sub>0</sub> | Н | | L | L | Н | L | L | 1B <sub>0</sub> | L | | Х | L | L | L | L | 1B <sub>0</sub> | 2B <sub>0</sub> | | Х | X | Χ | Н | Н | Z | Z | | Х | X | X | L | Н | Active | Z | | Х | X | Χ | Н | L | Z | Active | | Х | X | X | L | L | Active | Active | SCBS204C - JUNE 1992 - REVISED MAY 1997 # logic diagram (positive logic) To 11 Other Channels SCBS204C - JUNE 1992 - REVISED MAY 1997 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | |------------------------------------------------------------------------------------|--| | Voltage range applied to any output in the high or power-off state, V <sub>O</sub> | | | Current into any output in the low state, I <sub>O</sub> : SN54ABT16260 | | | SN74ABTH16260 | | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DL package | | | Storage temperature range, T <sub>std</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | | SN54AB1 | 16260 | SN74ABTH | 116260 | UNIT | |---------------------|------------------------------------|-----------------|-------------|-------|----------|--------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | 0.8 | V | | VI | Input voltage | | 0 | Vcc | 0 | Vcc | V | | IOH | High-level output current | | | -24 | | -32 | mA | | lOL | Low-level output current | | | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | · | 200 | | 200 | | μs/V | | TA | Operating free-air temperature | | <b>–</b> 55 | 125 | -40 | 85 | °C | NOTE 3: Unused control inputs must be held high or low to prevent them from floating. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51. SCBS204C - JUNE 1992 - REVISED MAY 1997 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DAD | AMETER | TEST CON | DITIONS | Т | A = 25°C | ; | SN54AB | Г16260 | SN74ABTH | 116260 | UNIT | |---------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------|-----|----------|-------|--------|--------|----------|--------|------| | PAR | AWEIEK | TEST CON | DITIONS | MIN | TYP† | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | 2.5 | | | 2.5 | | 2.5 | | | | Vон | | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | 3 | | | 3 | | 3 | | V | | VOH | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ mA}$ | 2 | | | 2 | | | | V | | | | VCC = 4.5 V | $I_{OH} = -32 \text{ mA}$ | 2* | | | | | 2 | | | | VOL | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | 0.36 | | | 0.5 | | | V | | VOL | | VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | | 0.55* | | | | 0.55 | V | | $V_{hys}$ | | | | | 100 | | | | | | mV | | 1. | Control inputs | $V_{CC} = 0$ to 5.5 V,<br>$V_{I} = V_{CC}$ or GND | | | | ±1 | | ±1 | | ±1 | | | l <sub>l</sub> | A or B ports | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}$<br>$V_{I} = V_{CC} \text{ or GND}$ | /, | | | ±20 | | ±100 | | ±20 | μΑ | | lia i s | A or B ports | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0.8 V | | | | 100 | | 100 | | μА | | l(hold) | A OI B POILS | VCC = 4.5 V | V <sub>I</sub> = 2 V | | | | -100 | | -100 | | μΑ | | l <sub>OZPU</sub> ‡ | | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$<br>$V_{O} = 0.5 \text{ V to } 2.7 \text{ V},$ | <del>OE</del> = X | | | ±50 | | ±50 | | ±50 | μΑ | | lozpd‡ | : | $V_{CC} = 2.1 \text{ V to 0},$<br>$V_{O} = 0.5 \text{ V to 2.7 V},$ | OE = X | | | ±50 | | ±50 | | ±50 | μΑ | | IOZH <sup>§</sup> | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}$<br>$V_{O} = 2.7 \text{ V}, \overline{OE} \ge 2 \text{ V}$ | | | | 10 | | 10 | | 10 | μΑ | | l <sub>OZL</sub> § | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V}$<br>$V_{O} = 0.5 \text{ V}, \overline{OE} \ge 2 \text{ V}$ | /,<br>/ | | | -10 | | -10 | | -10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | | | | ±100 | μΑ | | ICEX | | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μΑ | | $I_{O}I$ | | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.5 V | -50 | -100 | -225 | -50 | -225 | -50 | -225 | mA | | | | V <sub>CC</sub> = 5.5 V, | Outputs high | | | 1.5 | | 1.5 | | 1.5 | | | ICC | | $I_{O} = 0$ , | Outputs low | | | 63 | | 63 | | 63 | mA | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | | 1 | | 1 | | 1 | | | ΔI <sub>CC</sub> # | | $V_{CC}$ = 5.5 V, One in Other inputs at $V_{CC}$ | | | | 1.5 | | 1.5 | | 1.5 | mA | | Ci | | V <sub>I</sub> = 2.5 V or 0.5 V | | | 3 | | | | | | pF | | Cio | · · · · · · · · · · · · · · · · · · · | | | | 11.5 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup> This parameter is characterized, but not production tested. <sup>§</sup> The parameters IOZH and IOZL include the input leakage current. <sup>¶</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>#</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. SCBS204C - JUNE 1992 - REVISED MAY 1997 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = T <sub>A</sub> = 2 | = 5 V,<br>25°C† | SN54AB1 | Г16260 | SN74ABTI | 116260 | UNIT | |-----------------|------------------------------------------------------|--------------------------------------|-----------------|---------|--------|----------|--------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>W</sub> | Pulse duration, LE1B, LE2B, LEA1B, or LEA2B high | 3.3 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before LE1B, LE2B, LEA1B, or LEA2B↓ | 1.5 | | 2 | | 1.5 | | ns | | th | Hold time, data after LE1B, LE2B, LEA1B, or LEA2B↓ | 1 | | 1.5 | | 1 | | ns | <sup>&</sup>lt;sup>†</sup> These values apply only to the SN74ABTH16260. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_1 = 50$ pF (unless otherwise noted) (see Figure 1) | | | | | SN5 | 4ABT16 | 260 | | | |------------------|-----------------|--------|-----|-----|--------|-----|-----|------| | PARAMETER | FROM<br>(INPUT) | | | | | | | UNIT | | | | | MIN | TYP | MAX | | | | | <sup>t</sup> PLH | A or B | B or A | 1 | 3.1 | 5.3 | 1 | 5.9 | ns | | <sup>t</sup> PHL | AOIB | BOIA | 1 | 3.4 | 5.4 | 1 | 6.3 | 115 | | <sup>t</sup> PLH | ,,, | A or B | 1.1 | 3.2 | 5.4 | 1.1 | 6.6 | nc | | t <sub>PHL</sub> | LE | AUIB | 1.1 | 3.3 | 5.3 | 1.1 | 5.9 | ns | | <b>t</b> | SEL (B1) | | 1.3 | 3.2 | 5.1 | 1.3 | 5.4 | | | <sup>t</sup> PLH | SEL (B2) | A | 1.1 | 3.4 | 5.4 | 1.1 | 6.3 | ns | | <b>+</b> | SEL (B1) | | 1.5 | 3.1 | 4.6 | 1.5 | 5 | 115 | | <sup>t</sup> PHL | SEL (B2) | | 1.6 | 3.6 | 5.3 | 1.6 | 6.2 | | | <sup>t</sup> PZH | | A or B | 1 | 3.3 | 5.6 | 1 | 6.4 | | | t <sub>PZL</sub> | ŌĒ | AUIB | 1.6 | 3.8 | 5.9 | 1.6 | 6.5 | ns | | <sup>t</sup> PHZ | <del>OE</del> | A or B | 2.2 | 4.1 | 5.9 | 2.2 | 7.5 | 200 | | t <sub>PLZ</sub> | ] | A or B | | 3.2 | 5 | 1.3 | 5.4 | ns | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | | | | | SN74 | ABTH1 | 6260 | | | |------------------|-----------------|----------------|-----|----------------------|------------|------|-----|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V ( | CC = 5 V<br>A = 25°C | <i>'</i> , | MIN | MAX | UNIT | | | | | | TYP | MAX | | | | | t <sub>PLH</sub> | A or B | B or A | 1 | 3.1 | 4.8 | 1 | 5.6 | ns | | t <sub>PHL</sub> | AOID | BUIA | 1 | 3.4 | 5 | 1 | 5.9 | 115 | | t <sub>PLH</sub> | | A or B | 1.1 | 3.2 | 4.9 | 1.1 | 5.8 | ns | | tPHL | LE | AOIB | 1.1 | 3.3 | 4.9 | 1.1 | 5.3 | 115 | | <b>+</b> | SEL (B1) | | 1.3 | 3.2 | 4.6 | 1.3 | 5.3 | | | tPLH | SEL (B2) | A | 1.1 | 3.4 | 4.9 | 1.1 | 6 | ns | | <b>+</b> | SEL (B1) | ^ | 1.5 | 3.1 | 4.4 | 1.5 | 4.4 | 115 | | t <sub>PHL</sub> | SEL (B2) | | 1.6 | 3.6 | 5.1 | 1.6 | 5.9 | | | <sup>t</sup> PZH | ŌĒ | A or B | 1 | 3.3 | 4.7 | 1 | 5.7 | 20 | | t <sub>PZL</sub> | OE | AUID | 1.6 | 3.8 | 5.1 | 1.6 | 5.8 | ns | | t <sub>PHZ</sub> | ŌĒ | A or B | 2.2 | 4.1 | 5.4 | 2.2 | 6.4 | nc | | t <sub>PLZ</sub> | OE | A or B | | 3.2 | 4.4 | 1.3 | 4.8 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74ABTH16260DL | ACTIVE | SSOP | DL | 56 | 20 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABTH16260 | Samples | | SN74ABTH16260DLR | ACTIVE | SSOP | DL | 56 | 1000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABTH16260 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ## TAPE AND REEL INFORMATION ### **REEL DIMENSIONS** # Ė ### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### TAPE AND REEL INFORMATION ### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ABTH16260DLR | SSOP | DL | 56 | 1000 | 330.0 | 32.4 | 11.35 | 18.67 | 3.1 | 16.0 | 32.0 | Q1 | www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74ABTH16260DLR | SSOP | DL | 56 | 1000 | 367.0 | 367.0 | 55.0 | ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated