www.ti.com # SN54LVTH162373, SN74LVTH162373 3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS261M-JULY 1993-REVISED DECEMBER 2006 #### **FEATURES** - Members of the Texas Instruments Widebus™ Family - Output Ports Have Equivalent 22- $\Omega$ Series Resistors, So No External Resistors Are Required - Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Support Unregulated Battery Operation Down to 2.7 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise - Flow-Through Architecture Optimizes PCB Layout - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### SN54LVTH162373 . . . WD PACKAGE SN74LVTH162373 . . . DGG OR DL PACKAGE (TOP VIEW) | 1 <u>0E</u> [ | 1 | 48 | ] 1LE | |-------------------|----|----|----------| | 1Q1[ | 2 | 47 | ] 1D1 | | 1Q2 [ | 3 | 46 | ] 1D2 | | GND [ | 4 | 45 | GND | | 1Q3 [ | 5 | 44 | ] 1D3 | | 1Q4 [ | 6 | 43 | ] 1D4 | | V <sub>cc</sub> [ | 7 | 42 | $V_{cc}$ | | 1Q5 | 8 | 41 | ] 1D5 | | 1Q6 [ | 9 | 40 | ] 1D6 | | GND [ | 10 | 39 | GND | | 1Q7 [ | 11 | 38 | ] 1D7 | | 1Q8 [ | 12 | 37 | ] 1D8 | | 2Q1 | 13 | 36 | 2D1 | | 2Q2 [ | 14 | 35 | 2D2 | | GND [ | 15 | 34 | GND | | 2Q3 [ | 16 | 33 | 2D3 | | 2Q4 [ | 17 | 32 | 2D4 | | V <sub>cc</sub> [ | 18 | 31 | $V_{cc}$ | | 2Q5 [ | 19 | 30 | 2D5 | | 2Q6 [ | 20 | 29 | 2D6 | | GND [ | 21 | 28 | GND | | 2Q7 [ | 22 | 27 | 2D7 | | 2Q8 [ | 23 | 26 | 2D8 | | 20E [ | 24 | 25 | 2LE | | | | | | #### DESCRIPTION/ORDERING INFORMATION The 'LVTH162373 devices are16-bit transparent D-type latches with 3-state outputs designed for low-voltage (3.3-V) $V_{CC}$ operation, but with the capability to provide a TTL interface to a 5-V system environment. These devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. #### **ORDERING INFORMATION** | T <sub>A</sub> | PACK | AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|--------------------------|--------------------|-----------------------|-------------------| | | | Tube of 25 | SN74LVTH162373DL | | | | 0000 01 | Tube of 25 | 74LVTH162373DLG4 | LVTH162373 | | | SSOP – DL | Reel of 1000 | SN74LVTH162373DLR | LV1H162373 | | | | Reel of 1000 | 74LVTH162373DLRG4 | | | -40°C to 85°C | TSSOP – DGG | Reel of 2000 | SN74LVTH162373DGGR | LV/TI 1460272 | | | 1330P – DGG | Reel of 2000 | 74LVTH162373DGGRE4 | LVTH162373 | | | VFBGA – GQL | | SN74LVTH162373KR | | | | VFBGA – ZQL<br>(Pb-free) | Reel of 1000 | 74LVTH162373ZQLR | LL2373 | | –55°C to 125°C | CFP – WD | Tube | SNJ54LVTH162373WD | SNJ54LVTH162373WD | <sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments. # SN54LVTH162373, SN74LVTH162373 3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS261M-JULY 1993-REVISED DECEMBER 2006 # **DESCRIPTION/ORDERING INFORMATION (CONTINUED)** A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The outputs, which are designed to source or sink up to 12 mA, include equivalent $22-\Omega$ series resistors to reduce overshoot and undershoot. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When $V_{CC}$ is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. These devices are fully specified for hot-insertion applications using $I_{off}$ and power-up 3-state. The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. These devices can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs. # GQL OR ZQL PACKAGE (TOP VIEW) #### TERMINAL ASSIGNMENTS(1) | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----|-----------------|-----------------|-----|-----| | Α | 1 <del>OE</del> | NC | NC | NC | NC | 1LE | | В | 1Q2 | 1Q1 | GND | GND | 1D1 | 1D2 | | С | 1Q4 | 1Q3 | V <sub>CC</sub> | V <sub>CC</sub> | 1D3 | 1D4 | | D | 1Q6 | 1Q5 | GND | GND | 1D5 | 1D6 | | E | 1Q8 | 1Q7 | | | 1D7 | 1D8 | | F | 2Q1 | 2Q2 | | | 2D2 | 2D1 | | G | 2Q3 | 2Q4 | GND | GND | 2D4 | 2D3 | | Н | 2Q5 | 2Q6 | V <sub>CC</sub> | V <sub>CC</sub> | 2D6 | 2D5 | | J | 2Q7 | 2Q8 | GND | GND | 2D8 | 2D7 | | K | 2 <del>OE</del> | NC | NC | NC | NC | 2LE | (1) NC - No internal connection # FUNCTION TABLE (each 8-bit section) | | INPUTS | | | | | | | | | |----|--------|---|-------|--|--|--|--|--|--| | ŌĒ | LE | D | Q | | | | | | | | L | Н | Н | Н | | | | | | | | L | Н | L | L | | | | | | | | L | L | X | $Q_0$ | | | | | | | | Н | Χ | Χ | Z | | | | | | | SCBS261M-JULY 1993-REVISED DECEMBER 2006 ### **LOGIC DIAGRAM (POSITIVE LOGIC)** Pin numbers shown are for the DGG, DL, and WD packages. # **Absolute Maximum Ratings**(1) over recommended operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------|--------------------|-----------------------|-------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 4.6 | V | | $V_{I}$ | Input voltage range <sup>(2)</sup> | | -0.5 | 7 | V | | Vo | Voltage range applied to any output in the | -0.5 | 7 | V | | | Vo | Voltage range applied to any output in the | -0.5 | V <sub>CC</sub> + 0.5 | V | | | Io | Current into any output in the low state | | | 30 | mA | | Io | Current into any output in the high state (3 | | 30 | mA | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | | | DGG package | | 70 | | | $\theta_{JA}$ | Package thermal impedance (4) | DL package | | 63 | °C/W | | | | GQL/ZQL package | | 42 | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # **Recommended Operating Conditions**(1) | | | | SN54LVTH | 162373 | SN74LVTH1 | 162373 | UNIT | |--------------------------|------------------------------------|-----------------|-------------|--------|-----------|--------|------| | | | | MIN | MAX | MIN | MAX | UNII | | V <sub>CC</sub> | Supply voltage range | | 2.7 | 3.6 | 2.7 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | 0.8 | V | | VI | Input voltage | | | 5.5 | | 5.5 | V | | I <sub>OH</sub> | High-level output current | | | -12 | | -12 | mA | | I <sub>OL</sub> | Low-level output current | | | 12 | | 12 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | $\Delta t/\Delta V_{CC}$ | Power-up ramp rate | | 200 | | 200 | | μs/V | | T <sub>A</sub> | Operating free-air temperature | | <b>–</b> 55 | 125 | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(3)</sup> This current flows only when the output is in the high state and $V_O > V_{CC}$ . <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # SN54LVTH162373, SN74LVTH162373 3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS ### **Electrical Characteristics** over operating free-air temperature range (unless otherwise noted) | D.4 | DAMETED | TECT | CONDITIONS | SN54 | LVTH1623 | 373 | SN74 | LVTH162 | 2373 | UNIT | |---------------------------------|----------------|------------------------------------------------------------------------------|---------------------------------------------|------|--------------------|------------|------|--------------------|-------------|------| | P | ARAMETER | IESI | CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | UNII | | V <sub>IK</sub> | | $V_{CC} = 2.7 \text{ V},$ | $I_I = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | V <sub>OH</sub> | | V <sub>CC</sub> = 3 V, | I <sub>OH</sub> = -12 mA | 2 | | | 2 | | | V | | V <sub>OL</sub> | | V <sub>CC</sub> = 3 V, | I <sub>OL</sub> = 12 mA | | | 0.8 | | | 0.8 | V | | | | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | 10 | | | 10 | | | | Control inputs | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | | | ±1 | | | ±1 | ^ | | I <sub>I</sub> | Data innuta | V 26V | $V_I = V_{CC}$ | | | 1 | | | 1 | μΑ | | | Data inputs | $V_{CC} = 3.6 \text{ V}$ | $V_I = 0$ | | | <b>-</b> 5 | | | <b>-</b> 5 | | | I <sub>off</sub> | · | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 4.5 V | | | | | | ±100 | μΑ | | | | V 2 V | V <sub>I</sub> = 0.8 V | 75 | | | 75 | | | | | I <sub>I(hold)</sub> | Data inputs | $V_{CC} = 3 V$ | V <sub>I</sub> = 2 V | -75 | | | -75 | | | μA | | ·I(noia) | Data inpute | $V_{CC} = 3.6 V^{(2)},$ | V <sub>I</sub> = 0 to 3.6 V | | | | | | 500<br>-750 | μ | | I <sub>OZH</sub> | , | $V_{CC} = 3.6 \text{ V},$ | V <sub>O</sub> = 3 V | | | 5 | | | 5 | μΑ | | I <sub>OZL</sub> | | $V_{CC} = 3.6 \text{ V},$ | V <sub>O</sub> = 0.5 V | | | <b>-</b> 5 | | | -5 | μΑ | | I <sub>OZPU</sub> | | $\frac{V_{CC}}{OE}$ = 0 to 1.5 V, $V_{O}$ = $\frac{V_{CC}}{OE}$ = don't care | 0.5 V to 3 V, | | <u>+</u> | 100(3) | | | ±100 | μΑ | | I <sub>OZPD</sub> | | $\frac{V_{CC}}{OE}$ = 1.5 V to 0, $V_{O}$ = $\frac{V_{CC}}{OE}$ = don't care | 0.5 V to 3 V, | | <u>+</u> | 100(3) | | | ±100 | μΑ | | | | V <sub>CC</sub> = 3.6 V, | Outputs high | | | 0.19 | | | 0.19 | | | I <sub>CC</sub> | | $I_{O} = 0$ , | Outputs low | | | 5 | | | 5 | mA | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | | 0.19 | | | 0.19 | | | ΔI <sub>CC</sub> <sup>(4)</sup> | | V <sub>CC</sub> = 3 V to 3.6 V, On Other inputs at V <sub>CC</sub> or | ne input at V <sub>CC</sub> – 0.6 V,<br>GND | | | 0.2 | | | 0.2 | mA | | C <sub>i</sub> | | V <sub>I</sub> = 3 V or 0 | | | 3 | | | 3 | | pF | | Co | | V <sub>O</sub> = 3 V or 0 | | | 9 | | | 9 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ### **Timing Requirements** over operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | S | N54LVT | H162373 | | s | N74LVT | H162373 | | | |-----------------|-----------------------------|-----------------------------|--------|---------------------|-------|-----------------------------|------------|-------------------------|-----|------| | | | V <sub>CC</sub> = 3<br>±0.3 | | V <sub>CC</sub> = 2 | 2.7 V | V <sub>CC</sub> = 3<br>±0.3 | 3.3 V<br>V | V <sub>CC</sub> = 2.7 V | | UNIT | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>w</sub> | Pulse duration, LE high | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 1.3 | | 0.6 | | 1 | | 0.6 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 1 | | 1.1 | | 1 | | 1.1 | | ns | <sup>(2)</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>(3)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. <sup>(4)</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. # SN54LVTH162373, SN74LVTH162373 3.3-V ABT 16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS261M-JULY 1993-REVISED DECEMBER 2006 # **Switching Characteristics** over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | | | | SI | N54LVT | H16237 | 3 | | SN74L | VTH162 | 2373 | | | |---------------------|-----------------|----------------|---------------------------|--------|-------------------|-------|-----|---------------------------------|--------|-------------------|-------|------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>±0.3 | | V <sub>CC</sub> = | 2.7 V | V | <sub>CC</sub> = 3.3 V<br>±0.3 V | 1 | V <sub>CC</sub> = | 2.7 V | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP <sup>(1)</sup> | MAX | MIN | MAX | | | t <sub>PLH</sub> | D | Q | 1.8 | 5 | | 5.7 | 1.9 | 3.1 | 4.6 | | 5.1 | ns | | t <sub>PHL</sub> | D | Q | 1.8 | 4.4 | | 4.8 | 1.9 | 2.8 | 4 | | 4.3 | 10 | | t <sub>PLH</sub> | LE | Q | 2.1 | 5.4 | | 6.2 | 2.2 | 3.4 | 5.1 | | 5.8 | ns | | t <sub>PHL</sub> | LL | Q | 2.1 | 4.9 | | 4.7 | 2.2 | 3.2 | 4.6 | | 4.3 | 115 | | t <sub>PZH</sub> | ŌĒ | Q | 1.7 | 5.6 | | 7 | 1.8 | 3.2 | 5.4 | | 6.6 | 20 | | t <sub>PZL</sub> | OE | Q | 1.7 | 5.3 | | 5.9 | 1.8 | 3.2 | 4.9 | | 5.5 | ns | | t <sub>PHZ</sub> | ŌĒ | Q | 2.3 | 6.3 | | 6.6 | 2.4 | 3.8 | 5.4 | | 5.7 | nc | | t <sub>PLZ</sub> | OE | Q | 1 | 7.4 | | 6.4 | 2.2 | 3.5 | 5.1 | | 5 | ns | | t <sub>sk(LH)</sub> | | | | | | | | · | 0.5 | | | 20 | | t <sub>sk(HL)</sub> | | | | | | | | | 0.5 | | | ns | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>i</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{r} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms 14-Feb-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------------------------------|---------| | 5962-9763801VXA | ACTIVE | CFP | WD | 48 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9763801VX<br>A<br>SNV54LVTH16237<br>3WD | Samples | | SN74LVTH162373DGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVTH162373 | Samples | | SN74LVTH162373DL | ACTIVE | SSOP | DL | 48 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVTH162373 | Samples | | SN74LVTH162373DLR | ACTIVE | SSOP | DL | 48 | 1000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVTH162373 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet J\$709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM 14-Feb-2021 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVTH162373, SN54LVTH162373-SP, SN74LVTH162373: Catalog: SN74LVTH162373, SN54LVTH162373 Enhanced Product: SN74LVTH162373-EP, SN74LVTH162373-EP Military: SN54LVTH162373 Space: SN54LVTH162373-SP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application # PACKAGE MATERIALS INFORMATION www.ti.com 13-Jan-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVTH162373DGGR | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 | | SN74LVTH162373DLR | SSOP | DL | 48 | 1000 | 330.0 | 32.4 | 11.35 | 16.2 | 3.1 | 16.0 | 32.0 | Q1 | www.ti.com 13-Jan-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVTH162373DGGR | TSSOP | DGG | 48 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LVTH162373DLR | SSOP | DL | 48 | 1000 | 367.0 | 367.0 | 55.0 | ### WD (R-GDFP-F\*\*) #### **CERAMIC DUAL FLATPACK** #### **48 LEADS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only - E. Falls within MIL STD 1835: GDFP1-F48 and JEDEC MO-146AA GDFP1-F56 and JEDEC MO-146AB # DL (R-PDSO-G48) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 PowerPAD is a trademark of Texas Instruments. SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # DGG (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated