











**TCA9543A** 

ZHCSC97B - MARCH 2014 - REVISED NOVEMBER 2019

## TCA9543A 具有中断逻辑电路和复位功能的低压 2 通道 I<sup>2</sup>C 总线开关

### 1 特性

- 2 选 1 双向转换开关
- 与 I2C 总线和系统管理总线 (SMBus) 兼容
- 两个低电平有效中断输入
- 低电平有效中断输出
- 低电平有效复位输入
- 两个地址引脚,允许在 I<sup>2</sup>C 总线上支持多达四个 TCA9543A 器件
- 通过 I<sup>2</sup>C 总线进行通道选择,可任意组合
- 上电时所有开关通道取消选定
- 低 R<sub>ON</sub> 开关
- 支持在 1.8V、2.5V、3.3V 和 5V 总线间 进行电压电平转换
- 上电时无干扰
- 支持热插入
- 低待机电流
- 工作电源电压范围为 1.65V 至 5.5V
- 5.5V 耐压输入
- 0至 400kHz 时钟频率
- 闩锁性能超过 100mA,符合 JESD78 规范
- ESD 保护性能超过 JESD 22 规范要求
  - 4000V 人体放电模型 (A114-A)
  - 1500V 充电器件模型 (C101)

#### 2 应用

- 服务器
- 路由器(电信交换设备)
- 工厂自动化
- 具有 I<sup>2</sup>C 从器件地址冲突(多个完全一样的温度传感器)的产品

### 3 说明

TCA9543A 是一款由 I<sup>2</sup>C 总线控制的双路双向转换开关。串行时钟/串行数据 (SCL/SDA) 上行对扩展到 2 个下行对,或者通道。根据可编程控制寄存器的内容,可选择任一单独的 SCn/SDn 通道或者这两个通道。提供两个中断输入 (INT1-INTO),每个中断输入针对一个下行对。一个中断输出 (INT) 可作为两个中断输入的与(AND) 操作。

一个低电平有效复位 (RESET) 输入使得 TCA9543A 能够在其中一个下行 I<sup>2</sup>C 总线长时间处于低电平的情况下恢复。将 RESET 下拉为低电平会使 I<sup>2</sup>C 状态机复位,并且使这两个通道取消选中,这一功能与内部加电复位功能的作用一样。

在开关上建有导通栅极,这样的话,VCC 引脚可被用于限制将由 TCA9543A 传递的最大高压。这允许在每个对上使用不同的总线电压,以便 1.8V, 2.5V 或 3.3V 部件可以在没有任何额外保护的情况下与 5V 部件通信。对于每个通道,外部上拉电阻器将总线电压上拉至所需的电压水平。所有 I/O 引脚可耐受 5.5V 电压。

器件信息(1)

| 器件型号           | 器件型号 封装    |                 |
|----------------|------------|-----------------|
| TC 4 0 5 4 2 4 | TSSOP (14) | 5.00mm × 4.40mm |
| TCA9543A       | SOIC (14)  | 8.65mm × 3.91mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

### 简化应用示意图





|                            | 目遠 | ž.                  |                        |    |
|----------------------------|----|---------------------|------------------------|----|
| 1<br>2<br>3<br>4<br>5<br>6 | 特性 | 9<br>10<br>11<br>12 | 11.1 Layout Guidelines | 11 |
|                            |    |                     |                        |    |

### 4 修订历史记录

| Changed V <sub>CC</sub> = 3.3 V to V <sub>CC</sub> = 2.5 V in Figure 16                               | Page |
|-------------------------------------------------------------------------------------------------------|------|
| Changed the Pin Configuration images appearance                                                       | 3    |
| • Changed V <sub>CC</sub> = 3.3 V to V <sub>CC</sub> = 2.5 V in Figure 16                             | 17   |
| Changes from Original (September 2012) to Revision A                                                  | Page |
| <ul> <li>已添加添加了引脚配置和功能部分、ESD额定值表、特性说明部分、器件功能模式、应用和实施部分、电建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分</li> </ul> |      |
| • 己添加 向数据表添加了 D 封装                                                                                    | 1    |
| Changed Handling Ratings table to ESD Ratings                                                         | 4    |
| Added D package to the Thermal Information table.                                                     | 4    |



### 5 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN   | DESCRIPTION                                                                                                                     |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | DESCRIPTION                                                                                                                     |
| 1   | A0    | Address input 0. Connect directly to V <sub>CC</sub> or ground.                                                                 |
| 2   | A1    | Address input 1. Connect directly to V <sub>CC</sub> or ground.                                                                 |
| 3   | RESET | Active-low reset input. Connect to V <sub>CC</sub> or V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor, if not used. |
| 4   | ĪNT0  | Active-low interrupt input 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                           |
| 5   | SD0   | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                                          |
| 6   | SC0   | Serial clock 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                                         |
| 7   | GND   | Ground                                                                                                                          |
| 8   | ĪNT1  | Active-low interrupt input 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                           |
| 9   | SD1   | Serial data 1. Connect to V <sub>DPU1</sub> (1) through a pull-up resistor.                                                     |
| 10  | SC1   | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                                         |
| 11  | ĪNT   | Active-low interrupt output. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.                            |
| 12  | SCL   | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.                                      |
| 13  | SDA   | Serial data line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.                                       |
| 14  | VCC   | Supply power                                                                                                                    |

V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub> and V<sub>DPU1</sub> are the slave channel reference voltages.



### 6 Specifications

### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                      | MIN  | MAX  | UNIT |
|------------------|--------------------------------------|------|------|------|
| $V_{CC}$         | Supply voltage range                 | -0.5 | 7    | V    |
| VI               | Input voltage range <sup>(2)</sup>   | -0.5 | 7    | V    |
| I                | Input current                        |      | ±20  | mA   |
| Io               | Output current                       |      | ±25  | mA   |
|                  | Continuous current through VCC       |      | ±100 | mA   |
|                  | Continuous current through GND       |      | ±100 | mA   |
| P <sub>tot</sub> | Total power dissipation              |      | 400  | mW   |
| $T_A$            | Operating free-air temperature range | -40  | 85   | ô    |
| T <sub>stg</sub> | Storage temperature range            | -60  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions(1)

|                           |                                               |                           | MIN                   | MAX                   | UNIT |
|---------------------------|-----------------------------------------------|---------------------------|-----------------------|-----------------------|------|
| $V_{CC}$                  | Supply voltage                                |                           | 1.65                  | 5.5                   | V    |
| V                         | Lligh lovel input voltage                     | SCL, SDA                  | $0.7 \times V_{CC}$   | 6                     | V    |
| $V_{IH}$                  | High-level input voltage                      | A1, A0, INT1, INTO, RESET | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub> Low-level | Laur laural import vialtaina                  | SCL, SDA                  | -0.5                  | $0.3 \times V_{CC}$   | V    |
|                           | Low-level input voltage                       | A1, A0, INT1, INTO, RESET | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| T <sub>A</sub>            | T <sub>A</sub> Operating free-air temperature |                           | -40                   | 85                    | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### 6.4 Thermal Information

|                    |                                              | TCAS    | TCA9543A |      |  |
|--------------------|----------------------------------------------|---------|----------|------|--|
|                    | THERMAL METRIC <sup>(1)</sup>                | PW      | D        | UNIT |  |
|                    |                                              | 14 PINS | 14 PINS  |      |  |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 130.9   | 102.8    |      |  |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 59.2    | 63.9     |      |  |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 72.7    | 57.1     | °C/W |  |
| ΨЈТ                | Junction-to-top characterization parameter   | 10.5    | 26.7     |      |  |
| ΨЈВ                | Junction-to-board characterization parameter | 72.1    | 56.8     |      |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.5 Electrical Characteristics(1)

over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETE                   | R                                   | TEST CONDITIONS                                                                               | V <sub>cc</sub>               | MIN   | TYP <sup>(2)</sup> | MAX  | UNIT |  |
|-------------------|----------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------|-------|--------------------|------|------|--|
| V <sub>PORR</sub> | Power-on r<br>VCC rising   | eset voltage,                       | No load: V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                               |                               |       | 1.2                | 1.5  | V    |  |
| $V_{PORF}$        | Power-on r<br>VCC falling  | eset voltage,                       | No load: $V_I = V_{CC}$ or $GND^{(3)}$                                                        |                               | 0.8   | 1                  |      | V    |  |
|                   |                            |                                     |                                                                                               | 5 V                           |       | 3.6                |      |      |  |
|                   |                            |                                     |                                                                                               | 4.5 V to 5.5 V                | 2.6   |                    | 4.5  |      |  |
|                   |                            |                                     |                                                                                               | 3.3 V                         |       | 1.9                |      |      |  |
| ,                 | Custob out                 | vut valtaga                         | $V_{SWin} = V_{CC}$                                                                           | 3 V to 3.6 V                  | 1.6   |                    | 2.8  | V    |  |
| / <sub>pass</sub> | Switch outp                | out voltage                         | $I_{SWout} = -100 \mu A$                                                                      | 2.5 V                         |       | 1.4                |      | V    |  |
|                   |                            |                                     |                                                                                               | 2.3 V to 2.7 V                | 1.0   |                    | 1.8  |      |  |
|                   |                            |                                     |                                                                                               | 1.8 V                         |       | 0.8                |      |      |  |
|                   |                            |                                     |                                                                                               | 1.65 V to 1.95 V              | 0.5   |                    | 1.1  |      |  |
| ОН                | ĪNT                        |                                     | $V_O = V_{CC}$                                                                                | 1.65 V to 5.5 V               |       |                    | 10   | μΑ   |  |
|                   | SDA                        |                                     | V <sub>OL</sub> = 0.4 V                                                                       |                               | 3     | 7                  |      |      |  |
| OL                | SDA                        |                                     | V <sub>OL</sub> = 0.6 V                                                                       | 1.65 V to 5.5 V               | 6     | 10                 |      | mA   |  |
|                   | ĪNT                        |                                     | V <sub>OL</sub> = 0.4 V                                                                       |                               | 3     |                    |      |      |  |
|                   | SCL, SDA                   |                                     | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                                        | 1.65 V to 5.5 V               | -1    |                    | 1    |      |  |
|                   | SC1-SC0, SD1-SD0<br>A1, A0 |                                     | $V_I = V_{CC}$ or $GND^{(3)}$                                                                 | 1.65 V to 5.5 V               | -1    |                    | 1    | μΑ   |  |
| I                 |                            |                                     | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                                        | 1.65 V to 5.5 V               | -1    |                    | 1    |      |  |
|                   | INT1-INT0                  |                                     | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                                        | 1.65 V to 5.5 V               | -1    |                    | 1    |      |  |
|                   | RESET                      |                                     | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup>                                        | 1.65 V to 5.5 V               | -1    |                    | 1    |      |  |
|                   | Operating mode             |                                     | ISCL = 400   I = 0                                                                            | 5.5 V                         |       | 50                 |      |      |  |
|                   |                            |                                     |                                                                                               | 3.6 V                         |       | 20                 |      |      |  |
|                   |                            |                                     | $I_0 = 0$<br>$I_{r,max} = 300 \text{ ns}$                                                     | 2.7 V                         |       | 11                 |      |      |  |
|                   |                            |                                     | ,,                                                                                            | 1.65 V                        |       | 6                  |      |      |  |
|                   |                            |                                     |                                                                                               | 5.5 V                         |       | 35                 |      |      |  |
|                   |                            |                                     | $f_{SCL} = 100$ $V_I = V_{CC} \text{ or GND}^{(3)}$                                           | $V_I = V_{CC}$ or $GND^{(3)}$ | 3.6 V |                    | 14   |      |  |
|                   |                            |                                     | 10 = 0                                                                                        | 2.7 V                         |       | 5                  |      |      |  |
|                   |                            |                                     |                                                                                               | 1.65 V                        |       | 2                  |      | ^    |  |
| CC                |                            |                                     |                                                                                               | 5.5 V                         |       | 1.6                | 2    | μΑ   |  |
|                   |                            | Low inputs                          | $V_1 = GND^{(3)}$                                                                             | 3.6 V                         |       | 1.0                | 1.3  |      |  |
|                   |                            | Low inputs                          | $I_O = 0$                                                                                     | 2.7 V                         |       | 0.7                | 1.1  |      |  |
|                   | Standby                    |                                     |                                                                                               | 1.65 V                        |       | 0.4                | 0.55 |      |  |
|                   | mode                       |                                     |                                                                                               | 5.5 V                         |       | 1.6                | 2    |      |  |
|                   |                            | High inputs                         | $V_I = V_{CC}$                                                                                | 3.6 V                         |       | 1.0                | 1.3  |      |  |
|                   |                            | riigiriiiputs                       | $I_O = 0$                                                                                     | 2.7 V                         |       | 0.7                | 1.1  |      |  |
|                   |                            |                                     |                                                                                               | 1.65 V                        |       | 0.4                | 0.55 |      |  |
|                   |                            | current OCH are ODA insert at 0.0 V | One INT1-INT0 input at 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup>        |                               |       | 3                  | 20   |      |  |
| ∕lcc              | Supply-                    |                                     | 1.65 V to 5.5 V                                                                               |                               | 3     | 20                 | μА   |      |  |
| -1CC              | change                     |                                     | Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup>                                         | 1.03 V to 3.3 V               |       | 2                  | 15   | μΛ   |  |
|                   |                            | JOL, JUA                            | SCL or SDA input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or $\text{GND}^{(3)}$ |                               |       | 2                  | 15   |      |  |

 <sup>(1)</sup> For operation between specified voltage ranges, refer to the worst-case parameter in both applicable ranges.
 (2) All typical values are at nominal supply voltage (1.8-V, 2.5-V, 3.3-V, or 5-V V<sub>CC</sub>), T<sub>A</sub> = 25°C.
 (3) RESET = V<sub>CC</sub> (held high) when all other input voltages, V<sub>I</sub> = GND
 (4) The power-on reset circuit resets the I<sup>2</sup>C bus logic when V<sub>CC</sub> < V<sub>PORF</sub>.



### Electrical Characteristics<sup>(1)</sup> (continued)

over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                  | TEST CONDITIONS                                                     | V <sub>CC</sub>  | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|--------------------------|----------------------------|---------------------------------------------------------------------|------------------|-----|--------------------|-----|------|
|                          | A1, A0                     | $V_I = V_{CC}$ or $GND^{(3)}$                                       | 1.65 V to 5.5 V  |     | 4.5                | 6   |      |
| C <sub>i</sub>           | INT1-INT0                  | $V_I = V_{CC}$ or $GND^{(3)}$                                       | 1.65 V to 5.5 V  |     | 4.5                | 6   | pF   |
|                          | RESET                      | $V_I = V_{CC}$ or $GND^{(3)}$                                       | 1.65 V to 5.5 V  |     | 4.5                | 5.5 |      |
| C <sub>io(OFF)</sub> (5) | SCL, SDA                   | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup> , Switch OFF | 1.65 V to 5.5 V  |     | 15                 | 19  | n.E  |
| Cio(OFF) ` '             | SC1-SC0, SD1-SD0           |                                                                     | 1.65 V to 5.5 V  |     | 6                  | 8   | pF   |
|                          |                            | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 15 mA                      | 4.5 V to 5.5 V   | 4   | 10                 | 16  |      |
| D                        | Switch on-state resistance |                                                                     | 3 V to 3.6 V     | 5   | 13                 | 20  | Ω    |
| R <sub>ON</sub>          |                            | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 10 mA                      | 2.3 V to 2.7 V   | 7   | 16                 | 45  | 77   |
|                          |                            |                                                                     | 1.65 V to 1.95 V | 10  | 25                 | 70  |      |

<sup>(5)</sup>  $C_{\text{io(ON)}}$  depends on the device capacitance and load that is downstream from the device.

### 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5)

|                        |                                                    |                                           | STANDARD MODE<br>I <sup>2</sup> C BUS |      | FAST MOD<br>I <sup>2</sup> C BUS      |     | UNIT |
|------------------------|----------------------------------------------------|-------------------------------------------|---------------------------------------|------|---------------------------------------|-----|------|
|                        |                                                    |                                           | MIN                                   | MAX  | MIN                                   | MAX |      |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                   |                                           | 0                                     | 100  | 0                                     | 400 | kHz  |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                   |                                           | 4                                     |      | 0.6                                   |     | μS   |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                    |                                           | 4.7                                   |      | 1.3                                   |     | μS   |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                        |                                           |                                       | 50   |                                       | 50  | ns   |
| t <sub>sds</sub>       | I <sup>2</sup> C serial-data setup time            |                                           | 250                                   |      | 100                                   |     | ns   |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial-data hold time             |                                           | 0 <sup>(1)</sup>                      |      | 0 <sup>(1)</sup>                      |     | μS   |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                   |                                           |                                       | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                   |                                           |                                       | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>ocf</sub>       | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                       |                                       | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns   |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop and    | d start                                   | 4.7                                   |      | 1.3                                   |     | μS   |
| t <sub>sts</sub>       | I <sup>2</sup> C start or repeated start condition | n setup                                   | 4.7                                   |      | 0.6                                   |     | μS   |
| t <sub>sth</sub>       | I <sup>2</sup> C start or repeated start condition | n hold                                    | 4                                     |      | 0.6                                   |     | μS   |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup              |                                           | 4                                     |      | 0.6                                   |     | μS   |
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) (3)                  | SCL low to SDA output low valid           |                                       | 1    |                                       | 1   | μS   |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) (3)                  | SCL low to SDA output high valid          |                                       | 0.6  |                                       | 0.6 | μS   |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition                   | ACK signal from SCL low to SDA output low |                                       | 1    |                                       | 1   | μS   |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load               |                                           |                                       | 400  |                                       | 400 | pF   |

 <sup>(1)</sup> A device internally must provide a hold time of at least 300-ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.
 (2) C<sub>b</sub> = total bus capacitance of one bus line in pF
 (3) Data taken using a 1-kΩ pullup resistor and 50-pF load (see Figure 5)



### 6.7 Switching Characteristics

over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted) (see Figure 7)

| PARAMETER                      |                                     |                                                                        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT |
|--------------------------------|-------------------------------------|------------------------------------------------------------------------|-----------------|----------------|---------|------|
| t <sub>pd</sub> <sup>(1)</sup> | Propagation delay time              | $R_{ON} = 20 \Omega, C_L = 15 pF$<br>$R_{ON} = 20 \Omega, C_L = 50 pF$ | SDA or SCL      | SDn or SCn     | 0.3     | ns   |
| t <sub>iv</sub>                | Interrupt valid time <sup>(2)</sup> |                                                                        | ĪNTn            | ĪNT            | 4       | μS   |
| t <sub>ir</sub>                | Interrupt reset delay time (2)      |                                                                        | ĪNTn            | ĪNT            | 2       | μS   |

The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### 6.8 Interrupt and Reset Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7)

|                                 | PARAMETER                                                       | MIN | MAX | UNIT |
|---------------------------------|-----------------------------------------------------------------|-----|-----|------|
| t <sub>PWRL</sub>               | Required low-level pulse duration of INTn inputs <sup>(1)</sup> | 1   |     | μS   |
| t <sub>PWRH</sub>               | Required high-level pulse duration of INTn inputs (1)           | 0.5 |     | μS   |
| t <sub>WL</sub>                 | Pulse duration, RESET low                                       | 4   |     | ns   |
| t <sub>rst</sub> <sup>(2)</sup> | RESET time (SDA clear)                                          |     | 500 | ns   |
| t <sub>REC</sub>                | Recovery time from RESET to start                               | 0   |     | ns   |

Data taken using a 4.7-kΩ pullup resistor and 100-pF load (see Figure 7)

The device has interrupt input rejection circuitry for pulses less than the listed minimum.  $t_{rst}$  is the propagation delay measured from the time the  $\overline{RESET}$  terminal is first asserted low to the time the SDA terminal is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>.

# TEXAS INSTRUMENTS

### 6.9 Typical Characteristics





### 7 Parameter Measurement Information



#### I<sup>2</sup>C PORT LOAD CONFIGURATION



| BYTE | DESCRIPTION                       |
|------|-----------------------------------|
| 1    | $I^2C$ address + $R/\overline{W}$ |
| 2    | Control register data             |



#### **VOLTAGE WAVEFORMS**

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r/t_r = 30 \text{ ns}$ .
- C. The outputs are measured one at a time, with one transition per measurement.

Figure 5. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms



### **Parameter Measurement Information (continued)**



Figure 6. Reset Timing



### INTERRUPT LOAD CONFIGURATION



- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f/t_f = 30 \text{ ns}$ .

Figure 7. Interrupt Load Circuit and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

The TCA9543A is a 2-channel, bidirectional translating I<sup>2</sup>C switch. The master SCL/SDA signal pair is directed to two channels of slave devices, SC0/SD0-SC1/SD1. Either individual downstream channel can be selected as well as both channels. The TCA9543A also supports interrupt signals in order for the master to detect an interrupt on the INT output terminal that can result from any of the slave devices connected to the INT1-INT0 input terminals.

The device offers an active-low RESET input which resets the state machine and allows the TCA9543A to recover should one of the downstream  $I^2C$  buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply,  $V_{CC}$ , also known as a power-on reset (POR). Either using the RESET function or causing a POR will cause both channels to be deselected.

The connections of the I<sup>2</sup>C data path are controlled by the same I<sup>2</sup>C master device that is switched to communicate with multiple I<sup>2</sup>C slaves. After the successful acknowledgment of the slave address (hardware selectable by A0 and A1 terminals), a single 8-bit control register is written to or read from to determine the selected channels and state of the interrupts.

The TCA9543A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel.

### 8.2 Functional Block Diagram





### 8.3 Feature Description

The TCA9543A is a dual channel bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The TCA9543A features I<sup>2</sup>C control using a single 8-bit control register in which bits 1 and 0 control the enabling and disabling of the two switch channels of I<sup>2</sup>C data flow. The TCA9543A also supports interrupt signals for each slave channel and this data is held in bits 5 and 4 of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the TCA9543A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the TCA9543A can be reset to resume normal operation using the RESET terminal feature or by a power-on reset which results from cycling power to the device.

#### 8.4 Device Functional Modes

### 8.4.1 RESET Input

The  $\overline{\text{RESET}}$  input can be used to recover the TCA9543A from a bus-fault condition. The registers and the I<sup>2</sup>C state machine within this device initialize to their <u>default</u> states if this signal is asserted low for a minimum of  $t_{WL}$ . Both channels also are deselected in this case.  $\overline{\text{RESET}}$  must be connected to  $V_{CC}$  through a pull-up resistor.

#### 8.4.2 Power-On Reset

When power is applied to VCC, an internal power-on reset holds the TCA9543A in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At this point, the reset condition is released and the TCA9543A registers and  $I^2C$  state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter,  $V_{CC}$  must be lowered below  $V_{PORF}$  to reset the device.

### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time is interpreted as control signals (see Figure 8).



Figure 8. Bit Transfer

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 9).



Figure 9. Definition of Start and Stop Conditions



### **Programming (continued)**

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices that are controlled by the master are the slaves (see Figure 10).



Figure 10. System Configuration

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 11). Setup and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.



Figure 11. Acknowledgment on I<sup>2</sup>C Bus

Data is transmitted to the TCA9543A control register using the write mode shown in Figure 12.



### **Programming (continued)**



Figure 12. Write Control Register

Data is read from the TCA9543A control register using the read mode shown in Figure 13.



Figure 13. Read Control Register

### 8.6 Register Maps

#### 8.6.1 Device Address

Following a start condition, the bus master must output the address of the slave it is accessing. The address of the TCA9543A is shown in Figure 14. To conserve power, no internal pullup resistors are incorporated on the hardware-selectable address terminals and they must be pulled high or low.



Figure 14. Slave Address TCA9543A

The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation.

### 8.6.2 Control Register Description

Following the successful acknowledgment of the slave address, the bus master sends a byte to the TCA9543A, which is stored in the control register (see Figure 15). If multiple bytes are received by the TCA9543A, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus.



### **Register Maps (continued)**



Figure 15. Control Register

#### 8.6.3 Control Register Definition

One or both SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 1). After the TCA9543A has been addressed, the control register is written. The two LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition must occur always right after the acknowledge cycle.

Table 1. Control Register Write (Channel Selection), Control Register Read (Channel Status)(1)

| D7 | D6 | INT1 | ĪNT0 | D3 | D2 | B1    | B0 COMMAND |                                                   |  |
|----|----|------|------|----|----|-------|------------|---------------------------------------------------|--|
| _  |    | Х    | X    | _  | >  | X 0 1 |            | Channel 0 disabled                                |  |
| ^  | ^  | ^    | ^    | ^  | Χ. |       |            | Channel 0 enabled                                 |  |
| V  | V  | V    | V    | V  | V  | 0     | V          | Channel 1 disabled                                |  |
| X  | X  | X    | Х    | X  | Х  | 1     | Х          | Channel 1 enabled                                 |  |
| 0  | 0  | 0    | 0    | 0  | 0  | 0     | 0          | No channel selected; power-up/reset default state |  |

<sup>(1)</sup> Channel 0 and channel 1 can be enabled at the same time. Care should be taken not to exceed the maximum bus capacitance.



### 8.6.4 Interrupt Handling

The TCA9543A provides two interrupt inputs (one for each channel) and one open-drain interrupt output (see Table 2). When an interrupt is generated by any device, it is detected by the TCA9543A and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register.

Bit 4 and Bit 5 of the control register correspond to the  $\overline{\text{INT0}}$  and  $\overline{\text{INT1}}$  inputs of the TCA9543A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master then can address the TCA9543A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master then can reconfigure the TCA9543A to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs may be used as general-purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to V<sub>CC</sub> through a pull-up resistor.

Table 2. Control Register Read (Interrupt)(1)

| D7 | D6 | INT1 | ĪNT0 | D3 | D2 | B1  | В0 | COMMAND                                           |
|----|----|------|------|----|----|-----|----|---------------------------------------------------|
|    | _  | V    | 0    |    |    |     | X  | No interrupt on channel 0                         |
| ^  | ^  | ^    | 1    | ^  | ^  | ^   | ^  | Interrupt on channel 0                            |
| V  | V  | 0    | V    | V  | V  |     | V  | No interrupt on channel 1                         |
| ^  | X  | 1    | X    | X  | X  | Α . | X  | Interrupt on channel 1                            |
| 0  | 0  | 0    | 0    | 0  | 0  | 0   | 0  | No channel selected; power-up/reset default state |

<sup>(1)</sup> Two interrupts can be active at the same time.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

Applications of the TCA9543A will contain an  $I^2C$  (or SMBus) master device and up to two  $I^2C$  slave devices. The downstream channels are ideally used to resolve  $I^2C$  slave address conflicts. For example, if two identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0 and 1. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and the other channel switched off, the data can be retrieved, and the  $I^2C$  master can move on and read the next channel.

In an application where the I<sup>2</sup>C bus will contain many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across both channels. If both switches will be enabled simultaneously, additional design requirements must be considered (See *Design Requirements* and *Detailed Design Procedure*).

### 9.2 Typical Application

A typical application of the TCA9543A contains anywhere from 1 to 3 separate data pull-up voltages,  $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0}$  and  $V_{DPU1}$ ). In the event where the master device and both slave devices operate at the same voltage, then the pass voltage,  $V_{pass} = V_{DPUX}$ . Once the maximum  $V_{pass}$  is known,  $V_{cc}$  can be selected easily using Figure 17. In an application where voltage translation is necessary, additional design requirements must be considered (See *Design Requirements*).

Figure 16 shows an application in which the TCA9543A can be used.



Figure 16. Typical Application Schematic

#### 9.2.1 Design Requirements

The pull-up resistors on the  $\overline{\text{INT1-INT0}}$  terminals in the application schematic are not required in all applications. If the device generating the interrupt has an open-drain output structure or can be tri-stated, a pull-up resistor is required. If the device generating the interrupt has a push-pull output structure and cannot be tri-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating in the application.



### **Typical Application (continued)**

The A0 and A1 terminals are hardware selectable to control the slave address of the TCA9543A. These terminals may be tied directly to GND or  $V_{CC}$  in the application.

If both slave channels will be activated simultaneously in the application, then the total  $I_{OL}$  from SCL/SDA to GND on the master side will be the sum of the currents through all pull-up resistors,  $R_p$ .

The pass-gate transistors of the TCA9543A are constructed such that the  $V_{CC}$  voltage can be used to limit the maximum voltage that is passed from one  $I^2C$  bus to another.

Figure 17 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* section of this data sheet). In order for the TCA9543A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 17, V<sub>pass(max)</sub> is 2.7 V when the TCA9543A supply voltage is 4 V or lower, so the TCA9543A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 16).

### 9.2.2 Detailed Design Procedure

Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors,  $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of  $V_{DPUX}$ ,  $V_{OL.(max)}$ , and  $I_{OL}$ :

function of 
$$V_{DPUX}$$
,  $V_{OL,(max)}$ , and  $I_{OL}$ :
$$R_{p(min)} = \frac{V_{DPUX} - V_{OL(max)}}{I_{OL}}$$
(1)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$ :

$$R_{p(max)} = \frac{t_r}{0.8473 \times C_b}$$
(2)

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9543A,  $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If both channels will be activated simultaneously, each of the slaves on both channels will contribute to total bus capacitance.



### **Typical Application (continued)**

### 9.2.3 Application Curves





### 10 Power Supply Recommendations

The operating power-supply voltage range of the TCA9543A is 1.65-V to 5.5-V applied at the VCC terminal. When the TCA9543A is powered on for the first time or anytime the device needs to be reset by cycling the power supply, the power-on reset requirements must be followed to ensure the I<sup>2</sup>C bus logic is initialized properly.

### 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, TCA9543A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

A power-on reset is shown in Figure 20.



Figure 20. V<sub>CC</sub> is Lowered Below the POR Threshold, Then Ramped Back Up to V<sub>CC</sub>

Table 3 specifies the performance of the power-on reset feature for TCA9543A for both types of power-on reset.

Table 3. Recommended Supply Sequencing And Ramp Rates (1)

|                     | PARAMETER                                                                                                     |               | MIN  | TYP MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------------|---------------|------|---------|------|
| V <sub>CC_FT</sub>  | Fall time                                                                                                     | See Figure 20 | 1    | 100     | ms   |
| V <sub>CC_RT</sub>  | Rise time                                                                                                     | See Figure 20 | 0.1  | 100     | ms   |
| V <sub>CC_TRR</sub> | Time to re-ramp (when $\rm V_{CC}$ drops below $\rm V_{PORF(min)}$ – 50 mV or when $\rm V_{CC}$ drops to GND) | See Figure 20 | 40   |         | μS   |
| V <sub>CC_GH</sub>  | Level that $V_{CC}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}$ = 1 $\mu s$   | See Figure 21 |      | 1.2     | V    |
| V <sub>CC_GW</sub>  | Glitch width that will not cause a functional disruption when $V_{\text{CC\_GH}} = 0.5 \times V_{\text{CC}}$  | See Figure 21 |      | 10      | μS   |
| $V_{PORF}$          | Voltage trip point of POR on falling V <sub>CC</sub>                                                          | See Figure 22 | 0.8  | 1.25    | V    |
| V <sub>PORR</sub>   | Voltage trip point of POR on rising V <sub>CC</sub>                                                           | See Figure 22 | 1.05 | 1.5     | V    |

<sup>(1)</sup> All supply sequencing and ramp rate values are measured at  $T_A = 25$ °C



Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 21 and Table 3 provide more information on how to measure these specifications.



Figure 21. Glitch Width and Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the  $I^2C/SMBus$  state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0. Figure 22 and Table 3 provide more details on this specification.



Copyright © 2014–2019, Texas Instruments Incorporated



### 11 Layout

### 11.1 Layout Guidelines

For PCB layout of the TCA9543A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and terminals that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC terminal, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple.

In an application where voltage translation is not required, all  $V_{DPUX}$  voltages and  $V_{CC}$  could be at the same potential and a single copper plane can connect all of the pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required,  $V_{DPUM}$ ,  $V_{DPU0}$ , and  $V_{DPU1}$ , may all be on the same layer of the board with split planes to isolate different voltage potentials.

To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn, SDn and INTn) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight).

### 11.2 Layout Example



Figure 23. Layout Example



### 12 器件和文档支持

### 12.1 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.2 支持资源

TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司



### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TCA9543ADR       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | TCA9543A                | Samples |
| TCA9543APWR      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | PW543A                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

### PACKAGE MATERIALS INFORMATION

www.ti.com 30-Dec-2020

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| I | TCA9543ADR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| ĺ | TCA9543APWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 30-Dec-2020



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA9543ADR  | SOIC         | D               | 14   | 2500 | 853.0       | 449.0      | 35.0        |
| TCA9543APWR | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |

### D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司