

# DS10CP154A 1.5 Gbps 4x4 LVDS Crosspoint Switch

Check for Samples: DS10CP154A

### **FEATURES**

- DC 1.5 Gbps Low Jitter, Low Skew, Low Power Operation
- Pin and SMBus Configurable, Fully Differential, Non-Blocking Architecture
- Wide Input Common Mode Range Enables DC Coupled Interface to CML or LVPECL Drivers
- LOS Circuitry Detects Open Inputs Fault Condition
- On-chip 100 Ω Input and Output Termination Minimizes Insertion and Return Losses, Reduces Component Count and Minimizes Board Space
- 8 kV ESD on LVDS I/O Pins Protects Adjoining Components
- Small 6 mm x 6 mm WQFN-40 Space Saving Package

### **APPLICATIONS**

- High-speed Channel Select Applications
- Clock and Data Buffering and Muxing
- SD / HD SDI Routers

# **Typical Application**

## INPUT CARD **OUTPUT CARD** SD / HD BACKPLANES Cable Drive SD / HD SD / HD aptive Equaliz Cable Drive 4x4 LVDS 4x4 LVDS Crosspoint Switch Crosspoint Switch SD / HD daptive Equalize Cable Drive SD / HD ptive Equalize Cable Driver DS10CP154 Crosspoint Switch



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CROSSPOINT CARD

### DESCRIPTION

The DS10CP154A is a 1.5 Gbps 4x4 LVDS crosspoint switch optimized for high-speed signal routing and switching over FR-4 printed circuit board backplanes and balanced cables. Fully differential signal paths ensure exceptional signal integrity and noise immunity. The non-blocking architecture allows connections of any input to any output or outputs. The switch configuration can be accomplished via external pins or the System Management Bus (SMBus) interface. In addition, the SMBus circuitry enables the loss of signal (LOS) monitors that can inform a system of the presence of an open inputs condition (e.g. disconnected cable).

Wide input common mode range allows the switch to accept signals with LVDS, CML and LVPECL levels; the output levels are LVDS. A very small package footprint requires a minimal space on the board while the flow-through pinout allows easy board layout. Each differential input and output is internally terminated with a  $100\Omega$  resistor to lower return losses, reduce component count and further minimize board space.



## **Block Diagram**



# **Connection Diagram**



Figure 1. WQFN Package See Package Number RTA0040A



## **PIN DESCRIPTIONS**

|                                                                 |                                         |             | TIN DESCRIPTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------|-----------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                                                        | Pin<br>Number                           | I/O, Type   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IN0+, IN0- ,<br>IN1+, IN1-,<br>IN2+, IN2-,<br>IN3+, IN3-        | 1, 2,<br>4, 5,<br>6, 7,<br>9, 10        | I, LVDS     | Inverting and non-inverting high speed LVDS input pins.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OUT0+, OUT0-,<br>OUT1+, OUT1-,<br>OUT2+, OUT2-,<br>OUT3+, OUT3- | 29, 28,<br>27, 26,<br>24, 23,<br>22, 21 | O, LVDS     | Inverting and non-inverting high speed LVDS output pins.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EN_smb                                                          | 17                                      | I, LVCMOS   | System Management Bus (SMBus) mode enable pin. The pin has an internal 20k pull down. When the pin is set to a [1], the device is in the SMBus mode. All SMBus registers are reset when the pin is toggled.                                                                                                                                                                                                                                                                                 |
| S00/SCL,<br>S01/SDA                                             | 37,<br>36                               | I/O, LVCMOS | For EN_smb = [0], these pins select which LVDS input is routed to the OUT0. In the SMBus mode, when the EN_smb = [1], these pins are the SMBus clock input and data I/O pins respectively.                                                                                                                                                                                                                                                                                                  |
| S10/ADDR0,<br>S11/ADDR1                                         | 35,<br>34                               | I/O, LVCMOS | For EN_smb = [0], these pins select which LVDS input is routed to the OUT1. In the SMBus mode, when the EN_smb = [1], these pins are the User-Set SMBus Slave Address inputs.                                                                                                                                                                                                                                                                                                               |
| S20/ADDR2,<br>S21/ADDR3                                         | 33,<br>32                               | I/O, LVCMOS | For EN_smb = [0], these pins select which LVDS input is routed to the OUT2. In the SMBus mode, when the EN_smb = [1], these pins are the User-Set SMBus Slave Address inputs.                                                                                                                                                                                                                                                                                                               |
| S30, S31                                                        | 13, 14                                  | I, LVCMOS   | For EN_smb = [0], these pins select which LVDS input is routed to the OUT3. In the SMBus mode, when the EN_smb = [1], these pins are non-functional and should be tied to either logic [0] or [1].                                                                                                                                                                                                                                                                                          |
| PWDN                                                            | 38                                      | I, LVCMOS   | For EN_smb = [0], this is the power down pin. When the PWDN is set to a [0], the device is in the power down mode. The SMBus circuitry can still be accessed provided the EN_smb pin is set to a [1]. In the SMBus mode, the device is powered up by either setting the PWDN pin to [1] OR by writing a [1] to the Control Register D[7] bit ( SoftPWDN). The device will be powered down by setting the PWDN pin to [0] AND by writing a [0] to the Control Register D[7] bit ( SoftPWDN). |
| NC                                                              | 11, 12, 18,<br>19, 20, 31,<br>39, 40    |             | No connect pins. May be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VDD                                                             | 3, 8,<br>15,25, 30                      | Power       | Power supply pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GND                                                             | 16, DAP                                 | Power       | Ground pin and pad (DAP - die attach pad).                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### SNLS306C - AUGUST 2008 - REVISED APRIL 2013



### Absolute Maximum Ratings (1)(2)

| Supply Voltage                             |                         | -0.3V to +4V                      |
|--------------------------------------------|-------------------------|-----------------------------------|
| LVCMOS Input Voltage                       |                         | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVCMOS Output Voltage                      |                         | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Input Voltage                         |                         | -0.3V to +4V                      |
| Differential Input Voltage  VID            |                         | 1.0V                              |
| LVDS Output Voltage                        |                         | $-0.3V$ to $(V_{CC} + 0.3V)$      |
| LVDS Differential Output Voltage           |                         | 0V to 1.0V                        |
| LVDS Output Short Circuit Current Duration | n                       | 5 ms                              |
| Junction Temperature                       |                         | +150°C                            |
| Storage Temperature Range                  |                         | -65°C to +150°C                   |
| Lead Temperature Range                     | Soldering (4 sec.)      | +260°C                            |
| Maximum Package Power Dissipation at       | RTA0040A Package        | 4.65W                             |
| 25°C                                       | Derate RTA0040A Package | 37.2 mW/°C above +25°C            |
| Package Thermal Resistance                 | $\theta_{JA}$           | +26.9°C/W                         |
|                                            | $\theta_{JC}$           | +3.8°C/W                          |
| ESD Susceptibility                         | HBM <sup>(3)</sup>      | ≥8 kV                             |
|                                            | MM <sup>(4)</sup>       | ≥250V                             |
|                                            | CDM <sup>(5)</sup>      | ≥1250V                            |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model, applicable std. JESD22-A114C
- (4) Machine Model, applicable std. JESD22-A115-A
- (5) Field Induced Charge Device Model, applicable std. JESD22-C101-C

# **Recommended Operating Conditions**

| <u> </u>                                               |     |     |     |       |
|--------------------------------------------------------|-----|-----|-----|-------|
|                                                        | Min | Тур | Max | Units |
| Supply Voltage (V <sub>CC</sub> )                      | 3.0 | 3.3 | 3.6 | V     |
| Receiver Differential Input Voltage (V <sub>ID</sub> ) | 0   |     | 1.0 | V     |
| Operating Free Air Temperature (T <sub>A</sub> )       | -40 | +25 | +85 | °C    |
| SMBus (SDA, SCL)                                       |     |     | 3.6 | V     |

# Electrical Characteristics (1)(2)(3)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                 | Parameter                | Tes                                | Test Conditions                                |     | Тур  | Max      | Units |
|-----------------|--------------------------|------------------------------------|------------------------------------------------|-----|------|----------|-------|
| LVCM            | OS DC SPECIFICATIONS     |                                    |                                                |     | •    |          |       |
| V <sub>IH</sub> | High Level Input Voltage |                                    |                                                | 2.0 |      | $V_{DD}$ | V     |
| V <sub>IL</sub> | Low Level Input Voltage  |                                    |                                                | GND |      | 0.8      | V     |
| I <sub>IH</sub> | High Level Input Current | $V_{IN} = 3.6V$<br>$V_{CC} = 3.6V$ |                                                |     | 0    | ±10      | μA    |
|                 |                          | $V_{CC} = 3.6V$                    | EN_smb pin                                     | 40  | 175  | 250      | μA    |
| I <sub>IL</sub> | Low Level Input Current  | $V_{IN} = GND, V_{C}$              | $V_{IN} = GND, V_{CC} = 3.6V$                  |     | 0    | ±10      | μA    |
| $V_{CL}$        | Input Clamp Voltage      | I <sub>CL</sub> = −18 mA,          | I <sub>CL</sub> = −18 mA, V <sub>CC</sub> = 0V |     | -0.9 | -1.5     | V     |
| V <sub>OL</sub> | Low Level Output Voltage | I <sub>OL</sub> = 4 mA             | SDA pin                                        |     |      | 0.4      | V     |

- (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (2) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except V<sub>OD</sub> and ΔV<sub>OD</sub>.
- (3) Typical values represent most likely parametric norms for V<sub>CC</sub> = +3.3V and T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

Submit Documentation Feedback

Copyright © 2008–2013, Texas Instruments Incorporated



# Electrical Characteristics (1)(2)(3) (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                  | Parameter                                                              | Test Conditions                                              | Min  | Тур | Max                    | Units |
|------------------|------------------------------------------------------------------------|--------------------------------------------------------------|------|-----|------------------------|-------|
| LVDS I           | NPUT DC SPECIFICATIONS                                                 |                                                              |      |     |                        |       |
| $V_{\text{ID}}$  | Input Differential Voltage                                             |                                                              | 0    |     | 1                      | V     |
| $V_{TH}$         | Differential Input High Threshold                                      | $V_{CM} = +0.05V \text{ or } V_{CC}-0.05V$                   |      | 0   | +100                   | mV    |
| $V_{TL}$         | Differential Input Low Threshold                                       |                                                              | -100 | 0   |                        | mV    |
| $V_{CMR}$        | Common Mode Voltage Range                                              | V <sub>ID</sub> = 100 mV                                     | 0.05 |     | V <sub>CC</sub> - 0.05 | V     |
| I <sub>IN</sub>  | Input Current                                                          | V <sub>IN</sub> = 3.6V or 0V<br>V <sub>CC</sub> = 3.6V or 0V | ±    |     | ±10                    | μA    |
| $C_{IN}$         | Input Capacitance                                                      | Any LVDS Input Pin to GND                                    |      | 1.7 |                        | pF    |
| R <sub>IN</sub>  | Input Termination Resistor                                             | Between IN+ and IN-                                          |      | 100 |                        | Ω     |
| LVDS             | DUTPUT DC SPECIFICATIONS                                               |                                                              |      |     |                        |       |
| V <sub>OD</sub>  | Differential Output Voltage                                            |                                                              | 250  | 350 | 450                    | mV    |
| $\Delta V_{OD}$  | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States | $R_L = 100\Omega$                                            | -35  |     | 35                     | mV    |
| Vos              | Offset Voltage                                                         |                                                              | 1.05 | 1.2 | 1.375                  | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complimentary Output States | $R_L = 100\Omega$                                            | -35  |     | 35                     | mV    |
| Ios              | Output Short Circuit Current <sup>(4)</sup>                            | OUT to GND                                                   |      | -25 | -55                    | mA    |
|                  |                                                                        | OUT to V <sub>CC</sub>                                       |      | 7   | 55                     | mA    |
| C <sub>OUT</sub> | Output Capacitance                                                     | Any LVDS Output Pin to GND                                   |      | 1.2 |                        | pF    |
| R <sub>OUT</sub> | Output Termination Resistor                                            | Between OUT+ and OUT-                                        |      | 100 |                        | Ω     |
| SUPPL            | Y CURRENT                                                              |                                                              |      |     |                        |       |
| I <sub>CC1</sub> | Supply Current                                                         | PWDN = 0                                                     |      | 40  | 50                     | mA    |
| I <sub>CC2</sub> | Supply Current                                                         | PWDN = 1; Broadcast Mode (1:4)                               |      | 103 | 125                    | mA    |
| I <sub>CC3</sub> | Supply Current                                                         | PWDN = 1; Quad Buffer Mode (4:4)                             |      | 115 | 140                    | mA    |

<sup>(4)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.

# **AC Electrical Characteristics**<sup>(1)(2)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | Parameter                                                          | Test Conditions   | Min | Тур | Max | Units |
|-------------------|--------------------------------------------------------------------|-------------------|-----|-----|-----|-------|
| LVDS OUT          | PUT AC SPECIFICATIONS <sup>(3)</sup>                               |                   |     |     |     |       |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                         | B 4000            |     | 500 | 675 | ps    |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                         | $R_L = 100\Omega$ |     | 460 | 675 | ps    |
| t <sub>SKD1</sub> | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>   <sup>(4)</sup> |                   |     | 40  | 100 | ps    |
| t <sub>SKD2</sub> | Channel to Channel Skew <sup>(5)</sup>                             |                   |     | 40  | 125 | ps    |
| t <sub>SKD3</sub> | Part to Part Skew <sup>(6)</sup>                                   |                   |     | 50  | 225 | ps    |
| t <sub>LHT</sub>  | Rise Time                                                          | B 1000            |     | 145 | 350 | ps    |
| t <sub>HLT</sub>  | Fall Time                                                          | $R_L = 100\Omega$ |     | 145 | 350 | ps    |

- (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (2) Typical values represent most likely parametric norms for  $V_{CC} = +3.3V$  and  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured.
- (3) Specification is ensured by characterization and is not tested in production.
- (x) t<sub>SKD1</sub>, |t<sub>PLHD</sub> t<sub>PHLD</sub>|, Pulse Skew, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (5) t<sub>SKD2</sub>, Čhannel to Channel Skew, is the difference in propagation delay (t<sub>PLHD</sub> or t<sub>PHLD</sub>) among all output channels in Broadcast mode (any one input to all outputs).
- (6) t<sub>SKD3</sub>, Part to Part Skew, is defined as the difference between the minimum and maximum differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.



# AC Electrical Characteristics<sup>(1)(2)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

|                      | Parameter                                                                                          | Test Conditions                             |                     | Min   | Тур   | Max               | Units             |
|----------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------|-------|-------|-------------------|-------------------|
| t <sub>ON</sub>      | Power Up Time                                                                                      | Time from PWDN =                            | LH to OUTn active   |       | 7     | 20                | μs                |
| t <sub>OFF</sub>     | Power Down Time                                                                                    | Time from PWDN = HL to OUTn inactive        |                     |       | 6     | 25                | ns                |
| t <sub>SEL</sub>     | Select Time                                                                                        | Time from Sn = LH at OUTn                   | or HL to new signal |       | 8     | 12                | ns                |
| JITTER PER           | RFORMANCE <sup>(3)</sup>                                                                           | ı                                           |                     |       |       |                   | .1                |
| t <sub>RJ1</sub>     |                                                                                                    | V <sub>ID</sub> = 350 mV                    | 135 MHz             |       | 1     | 2.0               | ps                |
| t <sub>RJ2</sub>     | Random Jitter                                                                                      | V <sub>CM</sub> = 1.2V<br>Clock (RZ) 311 MH | 311 MHz             |       | 0.5   | 1.2               | ps                |
| t <sub>RJ3</sub>     | (RMS Value) <sup>(7)</sup>                                                                         | Clock (IVZ)                                 | 503 MHz             |       | 0.5   | 1.0               | ps                |
| t <sub>RJ4</sub>     |                                                                                                    |                                             | 750 MHz             |       | 0.5   | 1.0               | ps                |
| t <sub>DJ1</sub>     |                                                                                                    | V <sub>ID</sub> = 350 mV                    | 270 Mbps            |       | 7     | 30                | ps                |
| t <sub>DJ2</sub>     | Deterministic Jitter                                                                               | $V_{CM} = 1.2V$<br>K28.5 (NRZ)              | 622 Mbps            |       | 12    | 26                | ps                |
| t <sub>DJ3</sub>     | (Peak to Peak Value) <sup>(8)</sup>                                                                | 1020.5 (1010Z)                              | 1.06 Gbps           |       | 9     | 24                | ps                |
| t <sub>DJ4</sub>     |                                                                                                    |                                             | 1.5 Gbps            |       | 12    | 28                | ps                |
| t <sub>TJ1</sub>     |                                                                                                    | V <sub>ID</sub> = 350 mV                    | 270 mbps            |       | 0.008 | 0.036             | UI <sub>P-P</sub> |
| t <sub>TJ2</sub>     |                                                                                                    | $V_{CM} = 1.2V$<br>PRBS-23 (NRZ)            | 622 Mbps            |       | 0.007 | 0.043             | UI <sub>P-P</sub> |
| t <sub>TJ3</sub>     |                                                                                                    | 1 ND3-23 (NNZ)                              | 1.06Gbps            |       | 0.008 | 0.064             | UI <sub>P-P</sub> |
| t <sub>TJ4</sub>     |                                                                                                    | 1.5 Gbps                                    |                     | 0.007 | 0.072 | UI <sub>P-P</sub> |                   |
| SMBus AC             | SPECIFICATIONS                                                                                     |                                             |                     |       |       |                   | *                 |
| f <sub>SMB</sub>     | SMBus Operating Frequency                                                                          |                                             |                     | 10    |       | 100               | kHz               |
| t <sub>BUF</sub>     | Bus free time between Stop and Start Conditions                                                    |                                             |                     | 4.7   |       |                   | μs                |
| t <sub>HD:SDA</sub>  | Hold time after (Repeated) Start<br>Condition. After this period, the first clock<br>is generated. |                                             |                     | 4.0   |       |                   | μs                |
| t <sub>SU:SDA</sub>  | Repeated Start Condition setup time.                                                               |                                             |                     | 4.7   |       |                   | μs                |
| t <sub>SU:SDO</sub>  | Stop Condition setup time                                                                          |                                             |                     | 4.0   |       |                   | μs                |
| t <sub>HD:DAT</sub>  | Data hold time                                                                                     |                                             |                     | 300   |       |                   | ns                |
| t <sub>SU:DAT</sub>  | Data setup time                                                                                    |                                             |                     | 250   |       |                   | ns                |
| t <sub>TIMEOUT</sub> | Detect clock low timeout                                                                           |                                             |                     | 25    |       | 35                | ms                |
| $t_{LOW}$            | Clock low period                                                                                   |                                             |                     | 4.7   |       |                   | μs                |
| t <sub>HIGH</sub>    | Clock high period                                                                                  |                                             |                     | 4.0   |       | 50                | μs                |
| t <sub>POR</sub>     | Time in which a device must be operational after power-on reset                                    |                                             |                     |       |       | 500               | ms                |

<sup>(7)</sup> Measured on a clock edge with a histogram and an accumulation of 1500 histogram hits. Input stimulus jitter is subtracted geometrically.

<sup>(8)</sup> Tested with a combination of the 1100000101 (K28.5+ character) and 0011111010 (K28.5- character) patterns. Input stimulus jitter is subtracted algebraically.

<sup>(9)</sup> Measured on an eye diagram with a histogram and an accumulation of 3500 histogram hits. Input stimulus jitter is subtracted.



#### **DC Test Circuits**



# **AC Test Circuits and Timing Diagrams**



### **FUNCTIONAL DESCRIPTION**

The DS10CP154A is a 1.5 Gbps 4x4 LVDS digital crosspoint switch optimized for high-speed signal routing and switching over lossy FR-4 printed circuit board backplanes and balanced cables. The DS10CP154A operates in two modes: Pin Mode (EN\_smb = 0) and SMBus Mode (EN\_smb = 1).

When in the Pin Mode, the switch is fully configurable with external pins. This is possible with two input select pins per output (e.g. S00 and S01 pins for OUT0).

In the Pin Mode, feedback from the  $\overline{\text{LOS}}$  (Loss Of Signal) monitor circuitry is not available (there is not an  $\overline{\text{LOS}}$  output pin).

When in the SMBus Mode, the full switch configuration and SoftPWDN can be programmed via the SMBus interface. In addition, by using the SMBus interface, a user can obtain the feedback from the built-in LOS circuitry which detects an open inputs fault condition.

In the SMBus Mode, the S00 and S01 pins become SMBus clock (SCL) input and data (SDA) input pins respectively; the S10, S11, S21 and S21 pins become the User-Set SMBus Slave Address input pins (ADDR0, 1, 2 and 3) while the S30 and S31 pins become non-functional (tieing these two pins to either H or L is recommended if the device will function only in the SMBus mode).

In the SMBus Mode, the  $\overline{PWDN}$  pin remains functional. How this pin functions in each mode is detailed in the following sections.



#### DS10CP154A OPERATION IN THE PIN MODE

### **Power Up**

In the Pin Mode, when the power is applied to the device power suppy pins, the DS10CP154A enters the Power Up mode when the PWDN pin is set to logic H. When in the Power Down mode (PWDN pin is set to logic L), all circuitry is shut down except the minimum required circuitry for the LOS and SMBus Slave operation.

### **Switch Configuration**

In the Pin Mode, the DS10CP154A operates as a fully pin-configurable crosspoint switch. The following truth tables illustrate how the swich can be configured with external pins.

# Switch Configuration Truth Tables

Table 1. Input Select Pins Configuration for the Output OUT0

| S01 | S00 | INPUT SELECTED |
|-----|-----|----------------|
| 0   | 0   | IN0            |
| 0   | 1   | IN1            |
| 1   | 0   | IN2            |
| 1   | 1   | IN3            |

Table 2. Input Select Pins Configuration for the Output OUT1

| S11 | S10 | INPUT SELECTED |
|-----|-----|----------------|
| 0   | 0   | IN0            |
| 0   | 1   | IN1            |
| 1   | 0   | IN2            |
| 1   | 1   | IN3            |

### Table 3. Input Select Pins Configuration for the Output OUT2

| S21 | \$20 | INPUT SELECTED |
|-----|------|----------------|
| 0   | 0    | IN0            |
| 0   | 1    | IN1            |
| 1   | 0    | IN2            |
| 1   | 1    | IN3            |

## Table 4. Input Select Pins Configuration for the Output OUT3

| S31 | S30 | INPUT SELECTED |
|-----|-----|----------------|
| 0   | 0   | INO            |
| 0   | 1   | IN1            |
| 1   | 0   | IN2            |
| 1   | 1   | IN3            |

Product Folder Links: DS10CP154A



#### DS10CP154A OPERATION IN THE SMBUS MODE

The DS10CP154A operates as a slave on the System Management Bus (SMBus) when the EN\_smb pin is set to a high (1). Under these conditions, the SCL pin is a clock input while the SDA pin is a serial data input pin.

#### **Device Address**

Based on the SMBus 2.0 specification, the DS10CP154A has a 7-bit slave address. The three most significant bits of the slave address are hard wired inside the DS10CP154A and are "101". The four least significant bits of the address are assigned to pins ADDR3-ADDR0 and are set by connecting these pins to GND for a low (0) or to VCC for a high (1). The complete slave address is shown in the following table:

#### Table 5. DS10CP154A Slave Address

| 1   | 0 | 1 | ADDR3 | ADDR2 | ADDR1 | ADDR0 |
|-----|---|---|-------|-------|-------|-------|
| MSB |   |   |       |       |       | LSB   |

This slave address configuration allows up to sixteen DS10CP154A devices on a single SMBus bus.

#### Transfer of Data via the SMBus

During normal operation the data on SDA must be stable during the time when SCK is high.

There are three unique states for the SMBus:

**START:** A HIGH to LOW transition on SDA while SCK is high indicates a message START condition.

STOP: A LOW to HIGH transition on SDA while SCK is high indicates a message STOP condition.

**IDLE:** If SCK and SDA are both high for a time exceeding tBUF from the last detected STOP condition or if they are high for a total exceeding the maximum specification for tHIGH then the bus will transfer to the IDLE state.

#### **SMBus Transactions**

A transaction begins with the host placing the DS10CP154A SMBus into the START condition, then a byte (8 bits) is transferred, MSB first, followed by a ninth ACK bit. ACK bits are '0' to signify an ACK, or '1' to signify NACK, after this the host holds the SCL line low, and waits for the receiver to raise the SDA line as an ACKnowledge that the byte has been received.

### Writing to a Register

To write a register, the following protocol is used (see SMBus 2.0 specification):

- 1) The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 2) The Device (Slave) drives an ACK bit ("0").
- 3) The Host drives the 8-bit Register Address.
- 4) The Device drives an ACK bit ("0").
- 5) The Host drives the 8-bit data byte.
- 6) The Device drives an ACK bit "0".
- 7) The Host drives a STOP condition.

The WRITE transaction is completed, the bus goes Idle and communication with other SMBus devices may now occur.



### Reading From a Register

To read a register, the following protocol is used (see SMBus 2.0 specification):

- 1) The Host drives a START condition, the 7-bit SMBus address, and a "0" indicating a WRITE.
- 2) The Device (Slave) drives an ACK bit ("0").
- 3) The Host drives the 8-bit Register Address.
- 4) The Device drives an ACK bit ("0").
- 5) The Host drives a START condition.
- 6) The Host drives the 7-bit SMBus Address, and a "1" indicating a READ.
- 7) The Device drives an ACK bit "0".
- 8) The Device drives the 8-bit data value (register contents).
- 9) The Host drives a NACK bit "1" indicating end of READ transfer.
- 10) The Host drives a STOP condition.

The READ transaction is completed, the bus goes Idle and communication with other SMBus devices may now occur.

#### REGISTER DESCRIPTIONS

There are three data registers in the DS10CP154A accessible via the SMBus interface.

Table 6. DS10CP154A SMBus Data Registers

| Address<br>(hex) | Name                 | Access | Description                                    |  |  |  |
|------------------|----------------------|--------|------------------------------------------------|--|--|--|
| 0                | Switch Configuration | R/W    | Switch Configuration Register                  |  |  |  |
| 3                | Control              | R/W    | Powerdown, LOS Enable and Pin Control Register |  |  |  |
| 4                | LOS                  | RO     | Loss Of Signal (LOS) Reporting Register        |  |  |  |



# **Switch Configuration Register**

The Switch Configuration register is utilized to configure the switch. The following two tables show the Switch Configuration Register mapping and associated truth table.

| Bit    | Default | Bit Name       | Access | Description                                |
|--------|---------|----------------|--------|--------------------------------------------|
| D[1:0] | 00      | Input Select 0 | R/W    | Selects which input is routed to the OUT0. |
| D[3:2] | 00      | Input Select 1 | R/W    | Selects which input is routed to the OUT1. |
| D[5:4] | 00      | Input Select 2 | R/W    | Selects which input is routed to the OUT2. |
| D[7:6] | 00      | Input Select 3 | R/W    | Selects which input is routed to the OUT3. |



### **Table 7. Switch Configuration Register Truth Table**

| D1 | D0 | Input Routed to the OUT0 |
|----|----|--------------------------|
| 0  | 0  | IN0                      |
| 0  | 1  | IN1                      |
| 1  | 0  | IN2                      |
| 1  | 1  | IN3                      |

The switch configuration logic has a SmartPWDN circuitry which automatically optimizes the device's power consumption based on the switch configuration (i.e. It places unused I/O blocks and other unused circuitry in the power down state).

# **Control Register**

The Control register enables SoftPWDN control, individual output power down (PWDNn) control and LOS Circuitry Enable control via the SMBus. The following table shows the register mapping.

| Bit    | Default | Bit Name           | Access | Description                                                                                                                                                                                                                                                              |
|--------|---------|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[3:0] | 1111    | PWDNn              | R/W    | Writing a [0] to the bit D[n] will power down the output OUTn when either the PWDN pin OR the Control Register bit D[7] (SoftPWDN) is set to a high [1].                                                                                                                 |
| D[4]   | х       | n/a                | R/W    | Undefined.                                                                                                                                                                                                                                                               |
| D[5]   | х       | n/a                | R/W    | Undefined.                                                                                                                                                                                                                                                               |
| D[6]   | 0       | EN_ <del>LOS</del> | R/W    | Writing a [1] to the bit D[6] will enable the $\overline{\text{LOS}}$ circuitry and receivers on all four inputs. The SmartPWDN circuitry will not disable any of the inputs nor any supporting $\overline{\text{LOS}}$ circuitry depending on the switch configuration. |
| D[7]   | 0       | SoftPWDN           | R/W    | Writing a [0] to the bit D[7] will place the device into the power down mode. This pin is ORed together with the PWDN pin.                                                                                                                                               |

### Table 8. DS10CP154A Power Modes Truth Table

| PWDN        | SoftPWDN    | PWDNn       | DS25CP104 Power Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0           | 0           | x           | Power Down Mode. In this mode, all circuitry is shut down except the minimum required circuitry for the LOS and SMBus Slave operation. The SMBus circuitry allows enabling the LOS circuitry and receivers on all inputs in this mode by setting the EN_LOS bit to a [1].                                                                                                                                                                                                                                                                                                                          |
| 0<br>1<br>1 | 1<br>0<br>1 | x<br>x<br>x | Power Up Mode. In this mode, the SmartPWDN circuitry will automatically power down any unused I/O and logic blocks and other supporting circuitry depending on the switch configuration. An output will be enabled <b>only</b> when the SmartPWDN circuitry indicates that that particular output is needed for the particular switch configuration <b>and</b> the respective PWDNn bit has logic high [1]. An input will be enabled when the SmartPWDN circuitry indicates that that particular input is needed for the particular switch configuration <b>or</b> the EN_LOS bit is set to a [1]. |



## **LOS** Register

The LOS register reports an open inputs fault condition for each of the inputs. The following table shows the register mapping.

| Bit    | Default | Bit Name | Access | Description                                                                                                                      |
|--------|---------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------|
| D[0]   | 0       | LOS0     | RO     | Reading a [0] from the bit D[0] indicates an open inputs fault condition on the IN0. A [1] indicates presence of a valid signal. |
| D[1]   | 0       | LOS1     | RO     | Reading a [0] from the bit D[1] indicates an open inputs fault condition on the IN1. A [1] indicates presence of a valid signal. |
| D[2]   | 0       | LOS2     | RO     | Reading a [0] from the bit D[2] indicates an open inputs fault condition on the IN2. A [1] indicates presence of a valid signal. |
| D[3]   | 0       | LOS3     | RO     | Reading a [0] from the bit D[3] indicates an open inputs fault condition on the IN3. A [1] indicates presence of a valid signal. |
| D[7:4] | 0000    | Reserved | RO     | Reserved for future use. Returns undefined value when read.                                                                      |

### **INPUT INTERFACING**

The DS10CP154A accepts differential signals and allows simple AC or DC coupling. With a wide common mode range, the DS10CP154A can be DC-coupled with all common differential drivers (i.e. LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers. Note that the DS10CP154A inputs are internally terminated with a  $100\Omega$  resistor.



Figure 2. Typical LVDS Driver DC-Coupled Interface to DS10CP154A Input



Figure 3. Typical CML Driver DC-Coupled Interface to DS10CP154A Input





Figure 4. Typical LVPECL Driver DC-Coupled Interface to DS10CP154A Input

### **OUTPUT INTERFACING**

The DS10CP154A outputs signals that are compliant to the LVDS standard. Its outputs can be DC-coupled to most common differential receivers. The following figure illustrates typical DC-coupled interface to common differential receivers and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accommodate LVDS compliant signals, it is recommended to check respective receiver's data sheet prior to implementing the suggested interface implementation.



Figure 5. Typical DS10CP154A Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver



# **REVISION HISTORY**

| Changes from Revision B (April 2013) to Revision C  Changed layout of National Data Sheet to TI format |                                                    |  |    |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|----|
| •                                                                                                      | Changed layout of National Data Sheet to TI format |  | 13 |



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device    | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|---------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DS10CP154ATSQ/NOPB  | ACTIVE | WQFN         | RTA                | 40   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | 1CP154AS                | Samples |
| DS10CP154ATSQX/NOPB | ACTIVE | WQFN         | RTA                | 40   | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | 1CP154AS                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 20-Sep-2016

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal | di dimensions are nominal |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|---------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type           | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS10CP154ATSQ/NOPB         | WQFN                      | RTA                | 40 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS10CP154ATSQX/NOP<br>B    | WQFN                      | RTA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |

www.ti.com 20-Sep-2016



#### \*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS10CP154ATSQ/NOPB  | WQFN         | RTA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| DS10CP154ATSQX/NOPB | WQFN         | RTA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated