| • | Member of the Texas Instruments<br>Widebus™ Family | | G PA<br>(TOP \ | CKAG<br>/IEW) | E | |------|------------------------------------------------------------------------------------------------------|-----------------------------|----------------|----------------|-------------------------------------| | • | Operates at 2.3 V to 2.7 V for PC1600, PC2100, and PC2700 | Q13A [<br>Q12A [ | | 64<br>63 | V <sub>DDQ</sub><br>GND | | • | Operates at 2.5 V to 2.7 V for PC3200 (QFN Package) | Q11A [<br>Q10A [ | 3 | 62<br>61 | D13 | | • | Pinout and Functionality Compatible With JEDEC Standard SSTV16859 | Q9A [<br>V <sub>DDQ</sub> [ | 5 | 60 | V <sub>CC</sub><br>V <sub>DDQ</sub> | | • | 600 ps Faster (Simultaneous Switching) Than the JEDEC Standard SSTV16859 in PC2700 DIMM Applications | GND [<br>Q8A [<br>Q7A [ | 7<br>8 | 58<br>57<br>56 | GND<br>D11 | | • | 1-to-2 Outputs to Support Stacked DDR DIMMs | Q6A [<br>Q5A [ | 11 | 54 | D9<br>GND | | • | Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line | Q4A [<br>Q3A [<br>Q2A [ | 13 | | D8<br>D7<br>RESET | | • | Outputs Meet SSTL_2 Class I Specifications | GND [<br>Q1A [ | 15 | 50 | GND<br>CLK | | • | Supports SSTL_2 Data Inputs Differential Clark (CLK) and CLK) Inputs | Q13B | 17 | 48<br>47 | CLK | | • | Differential Clock (CLK and CLK) Inputs Supports LVCMOS Switching Levels on the RESET Input | V <sub>DDQ</sub> | 19<br>20 | 46<br>45 | LVEL | | • | RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low | Q10B [<br>Q9B [<br>Q8B [ | 22 | | ] D6<br>] GND<br>] D5 | | • | Pinout Optimizes DIMM PCB Layout | Q7В [<br>Q6В [ | | 41<br>40 | ] D4<br>] D3 | | • | Latch-Up Performance Exceeds 100 mA Per<br>JESD 78, Class II | GND [<br>V <sub>DDQ</sub> [ | 26 | | GND<br>V <sub>DDQ</sub> | | • | ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) | Q5B [<br>Q4B [ | 28<br>29 | 37<br>36 | V <sub>CC</sub><br>D2 | | | - 1000-V Charged-Device Model (C101) | Q3B [<br>Q2B [<br>Q1B [ | 31 | 34 | ] D1<br>] GND<br>] V <sub>DDQ</sub> | | dec. | rintion/ordering information | _ | | | . DDQ | ## description/ordering information This 13-bit to 26-bit registered buffer is designed for 2.3-V to 2.7-V $V_{CC}$ operation. #### **ORDERING INFORMATION** | TA | PACKAC | 3E† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |-------------|---------------------------------|---------------|--------------------------|---------------------|--| | | QFN – RGQ<br>(Tin-Pb Finish) | | SN74SSTVF16859SR | SSF859 | | | 0°C to 70°C | QFN – RGQ<br>(Matte-Tin Finish) | Tape and reel | SN74SSTVF16859S8 | 331 039 | | | | TSSOP – DGG | Tape and reel | SN74SSTVF16859GR | SSTVF16859 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments. SCES429B - MARCH 2003 - REVISED FEBRUARY 2004 ## description/ordering information (continued) All inputs are SSTL\_2, except the LVCMOS reset (RESET) input. All outputs are edge-controlled LVCMOS circuits optimized for unterminated DIMM loads. The SN74SSTVF16859 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low. The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (V<sub>REF</sub>) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET input always must be held at a valid logic high or low level. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. #### **RGQ PACKAGE** (TOP VIEW) <sup>†</sup> The center die pad must be connected to GND. #### **FUNCTION TABLE** | | INP | | OUTPUT | | |-------|---------------|---------------|---------------|-------| | RESET | CLK | CLK | D | Q | | Н | 1 | $\downarrow$ | Н | Н | | Н | $\uparrow$ | $\downarrow$ | L | L | | Н | L or H | L or H | Χ | $Q_0$ | | L | X or floating | X or floating | X or floating | L | SCES429B - MARCH 2003 - REVISED FEBRUARY 2004 ## logic diagram (positive logic) and familia BOO manda and Pin numbers shown are for the DGG package. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> or V <sub>DDQ</sub> | | |-----------------------------------------------------------------------------|---------------------------------------------| | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, VO (see Notes 1 and 2) | $-0.5 \text{ V to V}_{DDQ} + 0.5 \text{ V}$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DDO}$ ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{DDO}$ ) | ±50 mA | | Continuous current through each V <sub>CC</sub> , V <sub>DDQ</sub> , or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 55°C/W | | (see Note 4): RGQ package | 22°C/W | | Storage temperature range, T <sub>stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - This value is limited to 3.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. ## SN74SSTVF16859 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS SCES429B - MARCH 2003 - REVISED FEBRUARY 2004 ## recommended operating conditions (see Note 5) | | | | MIN | NOM | MAX | UNIT | |--------------------|---------------------------------------------|------------------------|-------------------------|------|-------------------------|------| | Vcc | Supply voltage | | $V_{DDQ}$ | | 2.7 | V | | ., | Outrat same baseline | PC1600, PC2100, PC2700 | 2.3 | | 2.7 | ., | | V <sub>DDQ</sub> | Output supply voltage | PC3200 | 2.5 | | 2.7 | V | | V | Defended valters (V V V (O) | PC1600, PC2100, PC2700 | 1.15 | 1.25 | 1.35 | V | | V <sub>REF</sub> | Reference voltage ( $V_{REF} = V_{DDQ}/2$ ) | PC3200 | 1.25 | 1.3 | 1.35 | V | | VI | Input voltage | | 0 | | VCC | V | | VIH | AC high-level input voltage | Data inputs | V <sub>REF</sub> +310mV | | | V | | V <sub>IL</sub> | AC low-level input voltage | Data inputs | | | V <sub>REF</sub> -310mV | V | | V <sub>IH</sub> | DC high-level input voltage | Data inputs | V <sub>REF</sub> +150mV | | | V | | V <sub>IL</sub> | DC low-level input voltage | Data inputs | | | V <sub>REF</sub> -150mV | V | | VIH | High-level input voltage | RESET | 1.7 | | | V | | V <sub>IL</sub> | Low-level input voltage | RESET | | | 0.7 | V | | VICR | Common-mode input voltage range | CLK, CLK | 0.97 | | 1.53 | V | | V <sub>I(PP)</sub> | Peak-to-peak input voltage | CLK, CLK | 360 | | | mV | | ЮН | High-level output current | | | | -16 | | | lOL | Low-level output current | | | | 16 | mA | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 5: The RESET input of the device must be held at valid logic voltage levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is low. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics for PC1600, PC2100, and PC2700 over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | v <sub>cc</sub> † | MIN | TYP‡ | MAX | UNIT | | |------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------|--------------------|------|------|---------------------------------|--| | VIK | | I <sub>I</sub> = -18 mA | | 2.3 V | | | -1.2 | V | | | | | I <sub>OH</sub> = -100 μA | | 2.3 V to 2.7 V | V <sub>DDQ</sub> - | 0.2 | | ., | | | VOH | | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.95 | | | V | | | | | | I <sub>OL</sub> = 100 μA | 2.3 V to 2.7 V | | | 0.2 | V | | | | V <sub>OL</sub> | | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.35 | V | | | | II | All inputs | $V_I = V_{CC}$ or GND | | 2.7 V | | | ±5 | μΑ | | | ICC | Static standby | RESET = GND | 1- 0 | 0.71/ | | | 10 | μΑ | | | | Static operating | $\overline{RESET} = V_{CC}, V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$ | IO = 0 | 2.7 V | | | 25 | mA | | | | Dynamic operating – clock only | RESET = VCC, VI = VIH(AC) or VIL(AC), CLK and CLK switching 50% duty cycle | RESET = $V_{CC}$ , $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ , | | | | | μΑ/<br>MHz | | | ICCD | Dynamic operating – per each data input | RESET = VCC, VI = VIH(AC) or VIL(AC), CLK and CLK switching 50% duty cycle, One data input switching at one-half clock frequency, 50% duty cycle | IO = 0 | 2.5 V | | 7 | | μΑ/<br>clock<br>MHz/<br>D input | | | | Data inputs | $V_I = V_{REF} \pm 310 \text{ mV}$ | | 2.5 | 3 | 3.5 | | | | | C <sub>i</sub> § | CLK, CLK | $V_{ICR} = 1.25 \text{ V}, V_{I(PP)} = 360 \text{mV}$ | 2.5 V | 2.5 | 3 | 3.5 | pF | | | | I | RESET | $V_I = V_{CC}$ or GND | <del> </del> | | | | 3.5 | | | <sup>†</sup> For this test condition, V<sub>DDQ</sub> always is equal to V<sub>CC</sub>. <sup>‡</sup> All typical values are at $V_{CC} = 2.5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Measured at 50-MHz input frequency ### electrical characteristics for PC3200 over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | v <sub>cc</sub> † | MIN | TYP‡ | MAX | UNIT | |------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|--------------------|------|------|---------------------------------| | VIK | | I <sub>I</sub> = -18 mA | | 2.5 V | | | -1.2 | V | | ., | | $I_{OH} = -100 \mu\text{A}$ | | 2.5 V to 2.7 V | V <sub>DDQ</sub> - | -0.2 | | V | | VOH | | $I_{OH} = -8 \text{ mA}$ | 2.5 V | 1.95 | | | V | | | ., | | I <sub>OL</sub> = 100 μA | 2.5 V to 2.7 V | | | 0.2 | V | | | VOL | | I <sub>OL</sub> = 8 mA | 2.5 V | | | 0.35 | V | | | l <sub>l</sub> | All inputs | $V_I = V_{CC}$ or GND | | 2.7 V | | | ±5 | μΑ | | | Static standby RESET = GND | RESET = GND | | 0.7.1/ | | | 10 | μΑ | | Icc | Static operating | $\overline{RESET} = V_{CC}, V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$ | IO = 0 | 2.7 V | | | 25 | mA | | | Dynamic operating – clock only | RESET = VCC, VI = VIH(AC) or VIL(AC), CLK and CLK switching 50% duty cycle | IO = 0 | | | 19 | | μΑ/<br>MHz | | ICCD | Dynamic operating – per each data input | RESET = VCC, VI = VIH(AC) or VIL(AC), CLK and CLK switching 50% duty cycle, One data input switching at one-half clock frequency, 50% duty cycle | | 2.6 V | | 7 | | μΑ/<br>clock<br>MHz/<br>D input | | | Data inputs | $V_I = V_{REF} \pm 310 \text{ mV}$ | | 2.5 | 3 | 3.5 | | | | C <sub>i</sub> § | CLK, CLK | V <sub>ICR</sub> = 1.25 V, V <sub>I(PP)</sub> = 360mV | 2.6 V | 2.5 | 3 | 3.5 | pF | | | | RESET | $V_I = V_{CC}$ or GND | | ] | 2.3 | 3 | 3.5 | | $<sup>^{\</sup>dagger}$ For this test condition, $V_{\mbox{\scriptsize DDQ}}$ always is equal to $V_{\mbox{\scriptsize CC}}.$ ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | V <sub>CC</sub> = | | V <sub>CC</sub> = | 2.6 V<br>V† | UNIT | |-----------------|------------------------|-------------------------------------|------------------------|-------------------|-----|-------------------|-------------|------| | | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | | | 500 | | 500 | MHz | | t <sub>W</sub> | Pulse duration, CL | K, CLK high or low | 1 | | 1 | | ns | | | tact | Differential inputs a | active time (see Note 6) | | | 22 | | 22 | ns | | tinact | Differential inputs in | nactive time (see Note 7) | | | 22 | | 22 | ns | | | Outro Cara | Fast slew rate (see Notes 8 and 10) | D | 0.65 | | 0.65 | | | | t <sub>su</sub> | Setup time | Slow slew rate (see Notes 9 and 10) | Data before CLK↑, CLK↓ | 0.75 | | 0.75 | | ns | | 4. | Hald Care | Fast slew rate (see Notes 8 and 10) | Data after CLK↑, CLK↓ | 0.65 | | 0.65 | | | | th | Hold time | Slow slew rate (see Notes 9 and 10) | Data after CLK↑, CLK↓ | 0.8 | | 0.8 | | ns | † For this test condition, V<sub>DDQ</sub> always is equal to V<sub>CC</sub>. NOTES: 6. V<sub>REF</sub> must be held at a valid input level, and data inputs must be held low for a minimum time of t<sub>act</sub> max, after RESET is taken high. - 8. For data signal input slew rate ≥1 V/ns. - 9. For data signal input slew rate ≥0.5 V/ns and <1 V/ns. - 10. CLK, CLK signals input slew rates are ≥1 V/ns. <sup>‡</sup> All typical values are at $V_{CC} = 2.6 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Measured at 50-MHz input frequency <sup>7.</sup> VREF, data, and clock inputs must be held at valid voltage levels (not floating) for a minimum time of t<sub>inact</sub> max, after RESET is taken ## SN74SSTVF16859 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS SCES429B - MARCH 2003 - REVISED FEBRUARY 2004 # switching characteristics for TSSOP over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = ± 0.2 | 2.5 V<br>V† | UNIT | |-------------------|-----------------|----------|-------------------------|-------------|------| | | (INFOT) | (OUTPUT) | MIN | MAX | | | f <sub>max</sub> | | | 500 | | MHz | | t <sub>pd</sub> ‡ | CLK and CLK | Q | 1.1 | 2.5 | ns | | t <sub>PHL</sub> | RESET | Q | | 5 | ns | <sup>†</sup> For this test condition, V<sub>DDQ</sub> always is equal to V<sub>CC</sub>. ## switching characteristics for QFN over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = | 2.5 V<br>2 V† | V <sub>CC</sub> = ± 0.1 | UNIT | | |-------------------|-----------------|----------|-------------------|---------------|-------------------------|------|-----| | | (INFO1) | (OUTPUT) | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 500 | | 500 | | MHz | | t <sub>pd</sub> ‡ | CLK and CLK | Q | 1.1 | 2.5 | 1.1 | 2.2 | ns | | <sup>t</sup> PHL | RESET | Q | | 5 | | 5 | ns | <sup>†</sup> For this test condition, VDDQ always is equal to VCC. # output slew rates over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | V <sub>CC</sub> = ± 0.2 | 2.5 V<br>2 V† | V <sub>CC</sub> =<br>± 0.1 | UNIT | | |-----------|------------|------------|-------------------------|---------------|----------------------------|------|------| | | | | MIN | MAX | MIN | MAX | | | dV/dt_r | 20% | 80% | 1 | 4 | 1 | 4 | V/ns | | dV/dt_f | 80% | 20% | 1 | 4 | 1 | 4 | V/ns | | dV/dt_Δ§ | 20% or 80% | 80% or 20% | | 1 | | 1 | V/ns | <sup>†</sup> For this test condition, VDDQ always is equal to VCC. <sup>‡</sup> Single-bit switching <sup>&</sup>lt;sup>‡</sup> Single-bit switching <sup>§</sup> Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate). SCES429B - MARCH 2003 - REVISED FEBRUARY 2004 # PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V ± 0.2 V AND $V_{CC}$ = 2.6 V ± 0.1 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. $I_{CC}$ tested with clock and data inputs held at $V_{CC}$ or GND, and $I_{O} = 0$ mA. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise noted). - D. The outputs are measured one at a time, with one transition per measurement. - E. VTT = VREF = VDDQ/2 - F. VIH = VREF + 310 mV (ac voltage levels) for differential inputs. VIH = VCC for LVCMOS input. - G. V<sub>IL</sub> = V<sub>REF</sub> 310 mV (ac voltage levels) for differential inputs. V<sub>IL</sub> = GND for LVCMOS input. - H. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |---------------------|------------|--------------|--------------------|------|----------------|---------------|-------------------------------|---------------------|--------------|-------------------------|---------| | 74SSTVF16859G4RG4 | ACTIVE | VQFN | RGQ | 56 | 2000 | RoHS & Green | (6)<br>SN | Level-3-260C-168 HR | 0 to 70 | SSF859 | | | 74331 VI 1003904N04 | ACTIVE | VQFN | NGQ | 30 | 2000 | Korio & Green | JIV | Level-3-200C-10011K | 0 10 70 | 331039 | Samples | | SN74SSTVF16859G4R | ACTIVE | VQFN | RGQ | 56 | 2000 | RoHS & Green | SN | Level-3-260C-168 HR | 0 to 70 | SSF859 | Samples | | SN74SSTVF16859GR | ACTIVE | TSSOP | DGG | 64 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | SSTVF16859 | Samples | | SN74SSTVF16859GRG4 | ACTIVE | TSSOP | DGG | 64 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | SSTVF16859 | Samples | | SN74SSTVF16859S8 | ACTIVE | VQFN | RGQ | 56 | 2000 | RoHS & Green | SN | Level-3-260C-168 HR | 0 to 70 | SSF859 | Samples | | SN74SSTVF16859S8G3 | ACTIVE | VQFN | RGQ | 56 | 2000 | RoHS & Green | SN | Level-3-260C-168 HR | 0 to 70 | SSF859 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 12-May-2017 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74SSTVF16859GR | TSSOP | DGG | 64 | 2000 | 330.0 | 24.4 | 8.4 | 17.3 | 1.7 | 12.0 | 24.0 | Q1 | www.ti.com 12-May-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74SSTVF16859GR | TSSOP | DGG | 64 | 2000 | 367.0 | 367.0 | 45.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Package complies to JEDEC MO-220 variation VLLD-2. ## RGQ (S-PVQFN-N56) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters ## RGQ (S-PVQFN-N56) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated