

TAS5102 TAS5103

SLLS801A-JUNE 2008-REVISED JUNE 2008

### 20-W/15-W STEREO DIGITAL AMPLIFIER POWER STAGE

#### **FEATURES**

- 2x20 W at 10% THD+N Into 8-Ω BTL at 18 V (With Heatsink for TAS5102)
- 2×15 W at 10% THD+N Into 8-Ω BTL at 15.5 V for TAS5103
- 2×10 W at 10% THD+N Into 8-Ω BTL at 13 V
- >100-dB SNR (A-Weighted)
- <0.1% THD+N at 1 W .
- Thermally Enhanced Package: 32-pin HTSSOP
  - DAD (TAS5102) Pad Up
  - DAP (TAS5103) Pad Down
- High-Efficiency Power Stage (>90%) With 180-mΩ Output MOSFETs
- Wide PVDD Range from 8V to 23V
- Power-On Reset for Protection on Power Up Without Any Power-Supply Sequencing
- Integrated Self-Protection Circuits Including Undervoltage, Overtemperature, Overcurrent, Short Circuit
- **Built-In Regulator for Gate Drive Supply**
- Error Reporting
- **EMI Compliant When Used With Recommended System Design**

#### **APPLICATIONS**

- Televisions
- Mini/Micro Audio Systems
- **DVD Receivers**
- **Home Theaters**

#### DESCRIPTION

The TAS5102/TAS5103 are integrated stereo digital amplifier power stages with an advanced protection system. The TAS5102/TAS5103 are capable of driving an 8- $\Omega$  bridge-tied load (BTL) at up to 20 W/15 W per channel with low integrated noise at the output, low THD+N performance, and low idle power dissipation.

A low-cost, high-fidelity audio system can be built using a TI chipset, comprising a modulator (e.g., TAS5086) and the TAS5102/TAS5103. This system only requires a simple passive LC demodulation filter deliver high-quality, high-efficiency audio to amplification with proven EMI compliance. These devices require two power supplies, at 3.3 V for VREG, and up to 23 V for PVDD. The TAS5102/TAS5103 does not require power-up sequencing due to internal power-on reset. The efficiency of this digital amplifier is greater than 90% into 8  $\Omega$ , which enables the use of smaller power supplies and heatsinks.

The TAS5102/3 has an innovative protection system integrated on chip, safeguarding the device against a wide range of fault conditions that could damage the system. These safeguards are short-circuit protection, overcurrent protection, undervoltage protection, and overtemperature protection. The TAS5102/TAS5103 has a new proprietary current-limiting circuit that reduces the possibility of device shutdown during high-level music transients.



*ه*م

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

TAS5102 TAS5103 SLLS801A-JUNE 2008-REVISED JUNE 2008



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **DEVICE INFORMATION**

#### **Pin Assignment**

The TAS5102/TAS5103 are available in a thermally enhanced package:

- TAS5102 Pad Up 32-pin HTSSOP PowerPAD<sup>™</sup> package (DAD)
- TAS5103 Pad Down 32-pin HTSSOP PowerPAD<sup>™</sup> package (DAP)



#### **MODE Selection Pins**

| Mc | Mode PWM INPUT |                                    | OUTPUT CONFIGURATION  | PROTECTION SCHEME                                                                                                                                                  |  |  |
|----|----------------|------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| M2 | M1             |                                    | COTFOT CONFIGURATION  | PROTECTION SCHEME                                                                                                                                                  |  |  |
| 0  | 0              | 2N <sup>(1)</sup> AD/BD modulation | 2 channels BTL output | BTL mode <sup>(2)</sup>                                                                                                                                            |  |  |
| 0  | 1              | 1N <sup>(1)</sup> AD modulation    | 2 channels BTL output | BTL mode <sup>(2)</sup>                                                                                                                                            |  |  |
| 1  | 0              | 1N <sup>(1)</sup> AD modulation    | 4 channels SE output  | Protection works similarly to BTL mode <sup>(2)</sup> . Only difference in SE mode is that OUT_X is Hi-Z instead of a pulldown through internal pulldown resistor. |  |  |
| 1  | 1              | Reserved                           |                       |                                                                                                                                                                    |  |  |

(1) The 1N and 2N naming convention is used to indicate the required number of PWM lines to the power stage per channel in a specific mode.

(2) An overcurrent protection (OC) occurring on A or B causes all channels to shut down. An OC on C or D works similarly. Global errors like overtemperature error (OTE), undervoltage protection (UVP), and power-on reset (POR) affect all channels.

#### Package Heat Dissipation Ratings

| PARAMETER               | TAS5102DAD              | TAS5103DAP |
|-------------------------|-------------------------|------------|
| R <sub>θJC</sub> (°C/W) | 1.69                    | 1.69       |
| R <sub>θJA</sub> (°C/W) | See Note <sup>(1)</sup> | 23.5       |

(1) The TAS5102 package is thermally enhanced for conductive cooling using an exposed metal pad area. It is impractical to use the device with the pad exposed to ambient air as the only means for heat dissipation for higher power applications. For this reason, R<sub>θJA</sub>, a system parameter that characterizes the thermal treatment, is provided in the Application Information section of the data sheet. An example and discussion of typical system R<sub>θJA</sub> values are provided in the Thermal Information section. This example provides additional information regarding the power dissipation ratings. This example should be used as a reference to calculate the heat dissipation ratings for a specific application. TI application engineering provides technical support to design heatsinks if needed. Also, for additional general information on PowerPad packages, see TI document SLMA002B.



#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                  |                                               |              | UNIT |
|------------------|-----------------------------------------------|--------------|------|
|                  | PVDD_X to GND_X DC                            | -0.3 to 23   | V    |
|                  | PVDD_X to GND_X <sup>(2)</sup>                | -0.3 to 32   | V    |
|                  | OUT_X to GND_X <sup>(2)</sup>                 | -0.3 to 32   | V    |
|                  | BST_X to GND_X (2)                            | -0.3 to 43.2 | V    |
|                  | VREG to AGND                                  | -0.3 to 4.2  | V    |
|                  | GVDD to GND                                   | -0.3 to 13.2 | V    |
|                  | GND_X to GND                                  | -0.3 to 0.3  | V    |
|                  | GND_X to AGND                                 | -0.3 to 0.3  | V    |
|                  | GND to AGND                                   | -0.3 to 0.3  | V    |
|                  | PWM_X, OC_ADJ, M1, M2 to AGND                 | -0.3 to 4.2  | V    |
|                  | RESET_X, FAULT, OTW to AGND                   | –0.3 V to 7  | V    |
|                  | Maximum continuous sink current (FAULT, OTW)  | 9            | mA   |
| TJ               | Maximum operating junction temperature range, | 0 to 150     | °C   |
| T <sub>STG</sub> | Storage temperature range                     | -65 to 150   | °C   |
|                  | Minimum pulse duration, low                   | 50           | ns   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) These voltages represent the dc voltage + peak ac waveform measured at the terminal of the device in all conditions.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | DESCRIPTION   |
|----------------|------------------------|---------------|
| 0°C to 70°C    | TAS5102DAD             | 32-pin HTSSOP |
| 0010700        | TAS5103DAP             | 32-pin HTSSOP |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

TAS5102 TAS5103

SLLS801A-JUNE 2008-REVISED JUNE 2008



www.ti.com

#### **Pin Functions**

|         | PIN            |               |                         |                                                                                                                                                                              |
|---------|----------------|---------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | TAS5102<br>NO. | TAS5103<br>NO | FUNCTION <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                  |
| AGND    | 3              | 14            | Р                       | Analog ground                                                                                                                                                                |
| BST_A   | 32             | 17            | Р                       | HS bootstrap supply (BST). External capacitor to OUT_A required.                                                                                                             |
| BST_B   | 25             | 24            | Р                       | HS bootstrap supply (BST). External capacitor to OUT_B required.                                                                                                             |
| BST_C   | 24             | 25            | Р                       | HS bootstrap supply (BST). External capacitor to OUT_C required.                                                                                                             |
| BST_D   | 17             | 32            | Р                       | HS bootstrap supply (BST). External capacitor to OUT_D required.                                                                                                             |
| FAULT   | 12             | 5             | 0                       | Device error signal (shutdown); open drain                                                                                                                                   |
| GND     | 4              | 13            | Р                       | Ground                                                                                                                                                                       |
| PGND_AB | 29             | 20            | Р                       | Power ground for half-bridges A and B                                                                                                                                        |
| PGND_AB | 28             | 21            | Р                       | Power ground for half-bridges A and B                                                                                                                                        |
| PGND_CD | 21             | 28            | Р                       | Power ground for half-bridges C and D                                                                                                                                        |
| PGND_CD | 20             | 29            | Р                       | Power ground for half-bridge D                                                                                                                                               |
| GVDD_AB | 1              | 16            | Р                       | Gate-drive voltage supply. Requires 1-µF capacitor to GND.                                                                                                                   |
| GVDD_CD | 16             | 1             | Р                       | Gate-drive voltage supply. Requires 1-µF capacitor to GND.                                                                                                                   |
| M2      | 15             | 2             | Ι                       | Mode selection 2, connect to either AGND or VREG, no pull-up or pull-down resistors                                                                                          |
| M1      | 14             | 3             | I                       | Mode selection 1, connect to either AGND or VREG, no pull-up or pull-down resistors                                                                                          |
| OC_ADJ  | 13             | 4             | 0                       | Analog overcurrent programming. Requires resistor to ground.                                                                                                                 |
| OTW     | 6              | 11            | 0                       | Overtemperature warning signal, push-pull, active high                                                                                                                       |
| OUT_A   | 30             | 19            | 0                       | Output, half-bridge A                                                                                                                                                        |
| OUT_B   | 27             | 22            | 0                       | Output, half-bridge B                                                                                                                                                        |
| OUT_C   | 22             | 27            | 0                       | Output, half-bridge C                                                                                                                                                        |
| OUT_D   | 19             | 30            | 0                       | Output, half-bridge D                                                                                                                                                        |
| PVDD_A  | 31             | 18            | Р                       | Power supply input for half-bridge A. Requires close decoupling of $0.1-\mu F$ capacitor to GND_A.                                                                           |
| PVDD_B  | 26             | 23            | Р                       | Power supply input for half-bridge B. Requires close decoupling of 0.1- $\mu$ F capacitor to GND_B.                                                                          |
| PVDD_C  | 23             | 26            | Р                       | Power supply input for half-bridge C. Requires close decoupling of 0.1- $\mu$ F capacitor to GND_C.                                                                          |
| PVDD_D  | 18             | 31            | Р                       | Power supply input for half-bridge D. Requires close decoupling of 0.1- $\mu$ F capacitor to GND_D.                                                                          |
| PWM_A   | 8              | 9             | I                       | Input signal for half-bridge A                                                                                                                                               |
| PWM_B   | 9              | 8             | I                       | Input signal for half-bridge B                                                                                                                                               |
| PWM_C   | 10             | 7             | I                       | Input signal for half-bridge C                                                                                                                                               |
| PWM_D   | 11             | 6             | I                       | Input signal for half-bridge D                                                                                                                                               |
| RESET   | 7              | 10            | I                       | PWM is not active if RESET goes low.                                                                                                                                         |
| SSTIMER | 5              | 12            | I                       | Controls start/stop time of PWM modulation. Requires 2.2 nF capacitor to GND for AD BTL. Leave pin floating (NC) for BD BTL mode. Also, leave pin floating (NC) for SE mode. |
| VREG    | 2              | 15            | Р                       | Digital regulator supply filter. Requires 0.1-µF capacitor to AGND.                                                                                                          |

(1) I = input, O = output, P = power



SYSTEM BLOCK DIAGRAM







### FUNCTIONAL BLOCK DIAGRAM

Submit Documentation Feedback



#### **RECOMMENDED OPERATING CONDITIONS**

|                       |                                           |                                                            | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| V                     | Half-bridge supply, PVDD_X                | DC supply voltage                                          | 8   | 18  | 23  | V    |
| V <sub>SS</sub>       | Supply for Protection and I/O Logic, VREG | DC supply voltage                                          | 3   | 3.3 | 3.6 | V    |
| R <sub>L</sub> (BTL)  |                                           | Output filter: L = 10 $\mu$ H, C = 470 nF.                 |     | 6-8 |     |      |
| R <sub>L</sub> (SE)   | Load impedance                            | Output AD modulation, switching                            |     | 3-4 |     | Ω    |
| R <sub>L</sub> (PBTL) |                                           | frequency > 350 kHz                                        |     | 3-4 |     |      |
| L <sub>O</sub> (BTL)  |                                           |                                                            |     | 200 |     |      |
| L <sub>O</sub> (SE)   | Output-filter inductance                  | Minimum output inductance under<br>short-circuit condition |     | 200 |     | nH   |
| L <sub>O</sub> (PBTL) |                                           |                                                            |     | 200 |     |      |
| F <sub>PWM</sub>      | PWM frame rate                            |                                                            | 192 | 384 | 432 | kHz  |
| TJ                    | Junction temperature                      |                                                            | 0   |     | 125 | °C   |

#### AC Characteristics (BTL)

 $PVDD_X = 18 V$ , BTL mode,  $R_L = 8 \Omega$ ,  $R_{OC} = 22 K\Omega$ ,  $C_{BST} = 33$ -nF, audio frequency = 1 kHz, AES17 filter,  $F_{PWM} = 384$  kHz, ambient temperature = 25°C (unless otherwise noted). Audio performance is recorded as a chipset, using TAS5086 PWM processor with an effective modulation index limit of 96.1%. All performance is in accordance with recommended operating conditions, unless otherwise specified.

|                | PARAMETER                                      | TEST CONDITIONS                                            | MIN | TYP  | MAX | UNIT |  |
|----------------|------------------------------------------------|------------------------------------------------------------|-----|------|-----|------|--|
|                |                                                | PVDD = 18 V, 10% THD                                       |     | 20   |     |      |  |
| р              | Dower output per channel                       | PVDD = 18 V, 7% THD                                        |     | 18   |     | W    |  |
| Po             | Power output per channel                       | PVDD = 12 V, 10% THD                                       |     | 9    |     |      |  |
|                |                                                | PVDD = 12 V, 7% THD                                        |     | 8    |     |      |  |
|                | Total harmonic distortion + noise              | PVDD = 18V, Po =10 W (half-power)                          |     | 0.15 |     |      |  |
| THD+N          |                                                | PVDD = 12V, Po =4.5 W (half-power)                         |     | 0.18 |     | %    |  |
|                |                                                | 1 W                                                        |     | 0.05 |     |      |  |
| Vn             | Output integrated noise                        | A-weighted                                                 |     | 50   |     | μV   |  |
| SNR            | Signal-to-noise ratio (1)                      | A-weighted                                                 | 94  | 105  |     | dB   |  |
| DNR            | Dynamic range                                  | A-weighted, input level = -60 dBFS using TAS5086 modulator | 94  | 105  |     | dB   |  |
| P <sub>D</sub> | Power dissipation due to idle losses (IPVDD_X) | $P_0 = 0$ W, 4 channels switching <sup>(2)</sup>           |     | 0.6  |     | W    |  |

(1) SNR is calculated relative to 0-dBFS input level.

(2) Actual system idle losses are affected by core losses of output inductors.



#### AC Characteristics (Single-Ended Output)

 $PVDD_X = 18 V$ , SE mode,  $R_L = 4 \Omega$ ,  $R_{OC} = 22 k\Omega$ ,  $C_{BST} = 33$ -nF, audio frequency = 1 kHz, AES17 filter,  $F_{PWM} = 384$  kHz, ambient temperature = 25°C (unless otherwise noted). Audio performance is recorded as a chipset, using TAS5086 PWM processor with an effective modulation index limit of 96.1%. All performance is in accordance with recommended operating conditions, unless otherwise specified.

| PARAMETER      |                                                | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|----------------|------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
|                |                                                | PVDD = 18 V, 10% THD                                       |     | 10  |     |      |
| P              | Dower output per channel                       | PVDD = 18 V, 7% THD                                        |     | 9   |     | W    |
| Po             | Power output per channel                       | PVDD = 12 V, 10% THD                                       |     | 4.5 |     | vv   |
|                |                                                | PVDD = 12 V, 7% THD                                        |     | 4   |     |      |
| THD+           | Total harmonic distortion + noise              | PVDD = 18V, Po =5 W (half-power)                           |     | 0.2 |     | %    |
| Ν              | Total narmonic distortion + hoise              | PVDD = 12V, Po =2.25 W (half-power)                        |     | 0.2 |     | %    |
| V <sub>n</sub> | Output integrated noise                        | A-weighted                                                 |     | 50  |     | μV   |
| SNR            | Signal-to-noise ratio <sup>(1)</sup>           | A-weighted                                                 |     | 105 |     | dB   |
| DNR            | Dynamic range                                  | A-weighted, input level = -60 dBFS using TAS5086 modulator |     | 105 |     | dB   |
| P <sub>D</sub> | Power dissipation due to idle losses (IPVDD_X) | $P_{O} = 0$ W, 4 channels switching <sup>(2)</sup>         |     | 0.6 |     | W    |

(1) SNR is calculated relative to 0-dBFS input level.

(2) Actual system idle losses are affected by core losses of output inductors.



#### **DC Characteristics**

 $R_L$ = 8  $\Omega$ ,  $F_{PWM}$  = 384 kHz (unless otherwise noted). All performance is in accordance with recommended operating conditions, unless otherwise specified.

|                                    | PARAMETER                                                                                | TEST CONDITIONS                                                                                         | MIN | TYP  | MAX | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Internal Volta                     | ge Regulator and Current Consumption                                                     | ·                                                                                                       |     |      |     |      |
| V <sub>SS</sub>                    | Digital Input Supply Voltage, VREG                                                       |                                                                                                         | 3   | 3.3  | 3.6 | V    |
| 1                                  | Supply ourrent V/REC                                                                     | Operating, 50% duty cycle                                                                               |     | 6.5  | 10  | A    |
| (VREG)                             | Supply current, VREG                                                                     | Reset mode, no switching                                                                                |     | 6.5  | 10  | mA   |
| 1                                  | Total Half-bridge idle current                                                           | 50% duty cycle, without output filter or load                                                           |     | 35   | 50  |      |
| I(PVDD_X)                          |                                                                                          | Reset mode, no switching                                                                                |     | 5    | 6.3 | mA   |
| Output Stage                       | MOSFETs                                                                                  |                                                                                                         |     |      |     |      |
| P                                  | Drain-to-source resistance, LS                                                           | $T_J = 25^{\circ}C$ , includes metallization resistance                                                 |     | 180  |     | mΩ   |
| R <sub>DS(on)</sub>                | Drain-to-source resistance, HS                                                           | T <sub>J</sub> = 25°C, includes metallization resistance                                                |     | 180  |     | mΩ   |
| I/O Protection                     | 1                                                                                        | ·                                                                                                       |     |      |     |      |
| V <sub>uvp,G</sub>                 | Undervoltage protection limit, GVDD_X, voltage rising                                    |                                                                                                         |     | 5.7  |     | V    |
| V <sub>uvp,G</sub>                 | Undervoltage protection limit, GVDD_X, voltage falling                                   |                                                                                                         |     | 5.5  |     | V    |
| OTW <sup>(1)</sup>                 | Overtemperature warning                                                                  |                                                                                                         |     | 125  |     | °C   |
| OTW <sub>HYST</sub> <sup>(1)</sup> | Temperature drop needed below OTW temperature for OTW to be inactive after the OTW event |                                                                                                         |     | 25   |     | °C   |
| OTE <sup>(1)</sup>                 | Overtemperature error                                                                    |                                                                                                         |     | 150  |     | °C   |
| OTE-OTW <sup>(1)</sup>             | OTE-OTW differential                                                                     |                                                                                                         |     | 25   |     | °C   |
| OTE <sub>HYST</sub> <sup>(1)</sup> | A RESET must occur to exit shutdown<br>and to release FAULT following an OTE<br>event.   |                                                                                                         |     | 30   |     | °C   |
| OCPC                               | Overcurrent protection counter                                                           | F <sub>PWM</sub> = 384 kHz                                                                              |     | 0.63 |     | ms   |
| l <sub>oc</sub>                    | Overcurrent limit protection                                                             | Resistor—programmable, max. current, $R_{OCP} = 22 \ k\Omega$                                           |     | 4.5  |     | А    |
| I <sub>OCT</sub>                   | Overcurrent response time                                                                |                                                                                                         |     | 150  |     | ns   |
| R <sub>OCP</sub>                   | OC programming resistor range                                                            | Resistor tolerance = 5% for typical value; the minimum resistance should not be less than $20k\Omega$ . | 20  | 22   | 24  | kΩ   |
| R <sub>PD</sub>                    | Internal pulldown resistor at the output of each half-bridge                             | Connected when RESET is active to provide bootstrap capacitor charge. Not used in SE mode               |     | 3    |     | kΩ   |

(1) Specified by design



#### **DC Characteristics (continued)**

 $R_L$ = 8  $\Omega$ ,  $F_{PWM}$  = 384 kHz (unless otherwise noted). All performance is in accordance with recommended operating conditions, unless otherwise specified.

|                            | PARAMETER                         | TEST CONDITIONS                                        | MIN | TYP  | MAX | UNIT |
|----------------------------|-----------------------------------|--------------------------------------------------------|-----|------|-----|------|
| Static Digi                | tal Specifications                |                                                        |     |      |     |      |
| V <sub>IH</sub>            | High-level input voltage          | PWM_A, PWM_B, PWM_C, PWM_D, M1, M2,                    | 2   |      |     | V    |
| V <sub>IL</sub>            | Low-level input voltage           | RESET                                                  |     |      | 0.8 | V    |
|                            |                                   | Static, High PWM_A, PWM_B, PWM_C, PWM_D, M1, M2, RESET |     |      | 100 | ۵    |
| l <sub>ikg</sub> input lea | Input leakage current             | Static, Low PWM_A, PWM_B, PWM_C, PWM_D, M1, M2, RESET  | -10 |      | 10  | μA   |
| FAULT                      |                                   |                                                        |     |      |     |      |
| R <sub>INT_PU</sub>        | Internal pullup resistance, FAULT |                                                        | 20  | 26   | 32  | kΩ   |
| V                          | Lligh lovel output voltage        | Internal pullup resistor                               | 3   | 3.3  | 3.6 | V    |
| V <sub>OH</sub>            | High-level output voltage         | External pullup of 4.7 k $\Omega$ to 5 V               |     |      | 5.5 | v    |
| V <sub>OL</sub>            | Low-level output voltage          | I <sub>O</sub> = 4 mA                                  |     | 0.25 | 0.5 | V    |

#### **TYPICAL CHARACTERISTICS**





















**TAS5102** 32 GVDD\_AB BST\_A PVDD\_ PVDD 0.1uF 1uF 50V 16V 0.1uF 50V 0.033uF 50V 10nF Æ GND 🕁 10 50V 3.3V ٨٨/ олт\_ REG 3.3 10uH ന്ന 0.1uF OUT\_A 0.47uF 16V 50V PGND\_A PGND\_B 10nF 50V 3.3  $\downarrow$ Ą GND Ż 0.47uF GND 50V ND \_**\_\_\_\_**10uH OUT\_B OUT\_ STIMER PVDD\_ 0.1uF 1uF \*2200pF 0.033uF **5**0V **5**0V 50V 220uF 50V 35V \*AD mode only.  $GND \bigtriangledown GND \bigtriangledown GND \lor$ Leave open for BD 25 BST\_E 24 mode and SE BST\_C 23 PVDD\_ (PVDD OTW 6 отw 220uF 7 RESET સંસ્કૃતિ 1uF 0.1uF ±330uF # 35∨ 8 0.033uF 2 PWM\_A PWM\_A 50V 50V 35V 9 50V PWM\_B PWM\_B 10 PWM\_C PWM\_C GND 🕁 11 PWM\_D PWM\_D 25 OUT\_C 12 FAULT FAULT 10uH  $\mathbf{m}$ OUT\_C 0.47uF 3.3 10nF 22k OC\_ADJ 50V PGND\_C PGND\_D 2 50VJ  $\downarrow$ 0.47uF 10uH 50V  $\mathsf{GND} \, \checkmark$ m OUT\_D OUT\_I 3.3 18 PVDD\_I PVDD ſ 10nF ₹ 15 <u>0</u>.1uF 1uF 50V 0.033uF 50V 50V 50V /DD\_CD BST\_ GND 🕁 2N-BTL 1uF 16V

Figure 18. Typical Differential (2N) BTL Application With AD Modulation Filters





Figure 19. Typical Non-Differential (1N) BTL Application With AD Modulation Filters



#### THEORY OF OPERATION

#### **POWER SUPPLIES**

To facilitate system design, the TAS5102/3 needs only a 3.3-V supply in addition to the (typical) 18-V power-stage supply. An internal voltage regulator provides suitable voltage levels for the gate drive circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors.

In order to provide outstanding electrical and acoustical characteristics, the PWM signal path for the output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins (BST\_X), and power-stage supply pins (PVDD\_X). The gate drive voltages (GVDD AB and GVDD CD) are derived from the PVDD voltage. Separate, internal voltage regulators reduce and regulate the PVDD voltage to a voltage appropriate for efficient gave drive operation. Furthermore, an additional pin (VREG) is provided as supply for all common logic circuits. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power supply pins and decoupling capacitors must be avoided. (See reference board documentation for additional information.)

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT X). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive powersupply pin (GVDD X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range from 352 kHz to 384 kHz, it is recommended to use 33-nF ceramic capacitors, size 0603 or 0805, for the bootstrap supply. These 33-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the remaining part of the PWM cycle. In an application running at a reduced switching frequency, generally 192 kHz, the bootstrap capacitor might need to be increased in value.

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD\_X). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD\_X pin is decoupled with a 100-nF ceramic capacitor placed as close as possible to each supply pin. It is recommended to follow the PCB layout of the TAS5102/3 reference design. For additional information on recommended power supply and required components, see the application diagrams given previously in this data sheet.

The 3.3-V supply should be from a low-noise, low-output-impedance voltage regulator. Likewise, the 18-V power-stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical as facilitated by the internal power-on-reset circuit. Moreover, the TAS5102/3 is fully protected against erroneous power-stage turnon due to parasitic gate charging.

#### **INTEGRATED GATE DRIVE SUPPLY (GVDD)**

The TAS5103 has an integrated gate drive supply, which eliminates the need for an external regulator. If the PVDD is 12 V (i.e., max PVDD < 13.2 V), it is possible to connect the PVDD to the GVDD through a ten ohm resistor. This will allow the power stage to operate as low a 7 V during dips. Otherwise the GVDD undervoltage protection will shutdown the outputs when the supply drops to 8 V. Care must be taken to not connect GVDD and PVDD together in this manner if the operating voltage is higher than 12 V.

#### SYSTEM POWER-UP/POWER-DOWN SEQUENCE

#### Powering Up

The outputs of the H-bridges remain in a high-impedance state until the internal gate-drive supply voltage (GVDD\_XY) and external VREG voltages are above the undervoltage protection (UVP) voltage threshold (see the *Electrical Characteristics* section of this data sheet). Although not specifically required, it is recommended to hold RESET in a low state while powering up the device. This allows an internal circuit to charge the external bootstrap capacitors by enabling a weak pulldown of the half-bridge output. The output impedance is approximately  $3K\Omega$  under this condition, unless mode 1, 0 (Single-ended Mode), is used. This means that the TAS5102/3 should be held in reset for at least 200 µS to ensure that the bootstrap capacitors are charged. This also assumes that the recommended 0.033-uF bootstrap capacitors are used. Changes to bootstrap capacitor values will change the bootstrap capacitor charge time. To avoid pops and clicks, follow the recommended timing diagram in Figure 20.

Copyright © 2008, Texas Instruments Incorporated



SLLS801A-JUNE 2008-REVISED JUNE 2008

When the TAS5102/3 is being used with TI PWM modulators such as the TAS5086, no special attention to the state of RESET is required, provided that the chipset is configured as recommended.



Figure 20. Power-Down/Power-Up Timing Diagram

#### Powering Down

The device remains fully operational as long as the gate-drive supply voltage and VREG voltages are above the undervoltage protection (UVP) voltage threshold (see the *Electrical Characteristics* section of this data sheet). Although <u>not specifically required</u>, it is a good practice to hold RESET low during power down, thus preventing audible artifacts, including *pops* or *clicks*. To avoid *pops* and *clicks*, follow the recommended timing diagram in Figure 20.

When the TAS5102/3 is being used with TI PWM modulators such as the TAS5086, no special attention to the state of RESET is required, provided that the chipset is configured as recommended.

#### ERROR REPORTING

The FAULT pin is an active-low, open-drain output. The OTW pin is a push-pull, active-high output. Their function is for protection-mode signaling to a PWM controller or other system-control device.

Any <u>fault</u> resulting in device shutdown is signaled by the FAULT pin going low. Likewise, OTW goes high when the device junction temperature exceeds 125°C (see Table 1).

| FAULT | отw | DESCRIPTION                                                                         |  |  |  |
|-------|-----|-------------------------------------------------------------------------------------|--|--|--|
| 0     | 0   | Overcurrent (OC) or undervoltage<br>(UVP) warning or overtemperature<br>error (OTE) |  |  |  |
| 0     | 1   | Overtemperature warning (OTW) or<br>overcurrent (OC) or undervoltage<br>(UVP)       |  |  |  |

Table 1. (continued)

| FAULT | OTW | DESCRIPTION                                                                  |  |  |  |  |  |
|-------|-----|------------------------------------------------------------------------------|--|--|--|--|--|
| 1     | 0   | Junction temperature lower than<br>125°C and no faults (normal<br>operation) |  |  |  |  |  |
| 1     | 1   | Junction temperature higher than 125°C (overtemperature warning)             |  |  |  |  |  |

Note that asserting either RESET low forces the FAULT signal high, independent of faults being present. TI recommends monitoring the OTW signal using the system microcontroller and responding to an overtemperature warning signal by, e.g., turning down the volume to prevent further heating of the device, resulting in device shutdown (OTE).

To reduce external component count, an internal pullup resistor to 3.3 V is provided on the FAULT output. Level compliance for 5-V logic can be obtained by adding external pullup resistors to 5 V (see the *Electrical Characteristics* section of this data sheet for further specifications).

#### **DEVICE PROTECTION SYSTEM**

The TAS5102/3 contains advanced protection circuitry carefully designed to facilitate system integration and ease of use, as well as to safeguard the device from permanent failure due to a wide range of fault conditions such as short circuits, overtemperature, and undervoltage. The TAS5102/3 responds to a fault by immediately setting the power stage in a high-impedance (Hi-Z) state and asserting the FAULT pin low. In situations other than overcurrent (OC) and overtemperature error (OTE), the device automatically recovers when the fault



condition has been removed. For highest possible reliability, recovering from an overcurrent fault requires external reset of the device (see the *Device Reset* section of this data sheet) no sooner than 300 ms after the shutdown.

# Use of TAS5102/3 in High-Modulation-Index Capable Systems

This device requires at least 50 ns of low time on the output per 384-kHz PWM frame rate in order to keep the bootstrap capacitors charged. As an example, if the modulation index is set to 99.2% in the TAS5086, this setting allows PWM pulse durations down to 20 ns. This signal, which does not meet the 50-ns requirement, is sent to the PWM\_X pin, and this low-state pulse time does not allow the bootstrap capacitor to stay charged. In this situation, the low voltage across the bootstrap capacitor can cause the bootstrap UVP circuitry to activate and shutdown the device. The TAS5102/3 device requires limiting the TAS5086 modulation index to 96.1% to keep the bootstrap capacitor charged under all signals and loads.

Therefore, TI strongly recommends using a TI PWM processor, such as TAS5508 or TAS5086, with the modulation index set at 96.1% to interface with TAS5102/3. This is done by writing 0x04 to the Modulation Limit Register (0x10) in the TAS5086 or 0x04 to the Modulation Limit Register (0x16) in the TAS5508.

# Overcurrent (OC) Protection With Current Limiting

The device has independent, fast-reacting current detectors on all high-side and low-side power-stage FETs. The detector outputs are closely monitored by two protection systems. The first protection system controls the power stage in order to prevent the output current further increasing, i.e., it performs a cycle-by-cycle current-limiting function, rather than prematurely shutting down during combinations of high-level music transients and extreme speaker load impedance drops. If the high-current condition situation persists, i.e., the power stage is being overloaded, a second protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state. Current overcurrent protection limiting and are not independent for half-bridges A and B and, respectively, C and D. That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C, and D are shut down.

The overcurrent protection threshold is set by a resistor to ground from the OC\_ADJ pin. A value of  $22k\Omega$  will result in an overcurrent threshold of 4.5 A.

#### **Overtemperature Protection**

The TAS5102/3 has a two-level temperature-protection system that asserts an active-high warning signal (OTW) when the device junction temperature exceeds 125°C (nominal) and, if the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and FAULT being asserted low. <u>OTE is latched in this case.</u> To clear the OTE latch, RESET must be asserted. Thereafter, the device resumes normal operation.

# Undervoltage Protection (UVP) and Power-On Reset (POR)

The UVP and POR circuits of the TAS5102/3 fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the overload circuit (OLP) and ensures that all circuits are fully operational when the GVDD\_XY and VREG supply voltages reach 5.7 V (typical) and 2.7 V, respectively. Although GVDD\_XY and VREG are independently monitored, a supply voltage drop below the UVP threshold on VREG or either GVDD\_XY pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and FAULT being asserted low. The device automatically resumes operation when all supply voltages have increased above the UVP threshold.

#### **DEVICE RESET**

One reset pin is <u>provided</u> for control of half-bridges A/B/C/D. When RESET is asserted low, all four power-stage FETs in half-bridges A, B, C, and D are forced into a high-impedance (Hi-Z) state. Thus, the reset pin is well suited for hard-muting the power stage if needed.

In BTL modes, to accommodate bootstrap charging prior to switching start, asserting the reset input low enables weak pulldown of the half-bridge outputs. In the SE mode, the weak pulldowns are not enabled, and it is therefore recommended to ensure bootstrap capacitor charging by providing a low pulse on the PWM inputs when reset is asserted high.

Asserting the reset input low removes any fault information to be signaled on the FAULT output, i.e., FAULT is forced high.

A rising-edge transition on the reset input allows the device to resume operation after an overcurrent fault.

TAS5102 TAS5103

SLLS801A-JUNE 2008-REVISED JUNE 2008

#### SSTIMER FUNCTIONALITY

The SSTIMER pin uses a capacitor connected between this pin and ground to control the <u>output</u> duty cycle when a transition occurs on the RESET pin. The capacitor on the SSTIMER pin is slowly charged through an internal current source, and the charge time determines the rate at which the output transitions from a near zero duty cycle to the duty cycle that is present on the inputs. This allows for a smooth transition with no audible *pop* or *click* noises when the RESET pin transitions from high-to-low or low-to-high.

For a high-to-low transition of the RESET pin (shutdown case), it is important for the modulator to remain switching for a period of at least 10 ms (if using a 2.2 nF capacitor). Larger capacitors will increase the start-up/shutdown time, while capacitors smaller than 2.2 nF will decrease the start-up/shutdown time. The inputs MUST remain switching on the shutdown transition to allow the outputs to slowly ramp down the duty cycle to near zero before completely shutting off. The SSTIMER pin should be left floating for BD modulation and also for SE (single-ended) mode.

#### THERMAL INFORMATION

The thermally augmented package provided with the TAS5102 is designed to be interfaced directly to a heatsink using a thermal interface compound (for example, Wakefield Engineering type 126 thermal grease.) The heatsink then absorbs heat from the IC and couples it to the local air. If the heatsink is carefully designed, this process can reach equilibrium

and heat can be continually removed from the IC. Because of the efficiency of the TAS5102, heatsinks can be used which are much smaller than those required for linear amplifiers of equivalent performance.

 $R_{\theta,JA}$  is a system thermal resistance from junction to ambient air. As such, it is a system parameter with roughly the following components:  $R_{\theta JC}$  (the thermal resistance from junction to case, or in this instance the metal pad), thermal grease thermal resistance, and heatsink thermal resistance.  $R_{\theta JC}$  has been provided in the Device Information section. The thermal grease thermal resistance can be calculated from the exposed pad area and the thermal grease manufacturer's area thermal resistance (expressed in °C-in<sup>2</sup>/W). The area thermal resistance of the example thermal grease with a 0.001-inch thick layer is about 0.054 °C-in<sup>2</sup>/W. The approximate exposed pad area is 0.01164 in<sup>2</sup>. Dividing the example thermal grease area resistance by the area of the pad gives the actual resistance through the thermal grease, 3.3 °C/W.

Heatsink thermal resistance is generally predicted by the heatsink vendor, modeled using a continuous flow dynamics (CFD) model, or measured.

Thus for a single IC, the system  $R_{\theta JA} = R_{\theta JC}$  + thermal grease resistance + heatsink resistance.

Thermal information for the TAS5103 Pad Down design can be found in TI document SLMA002B. PowerPAD Thermally Enhanced Package Application Report . Additional material regarding thermal metrics can be found in TI document SPRA953A, IC Package Thermal Metrics (Rev. A).





#### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TAS5102DAD       | ACTIVE        | HTSSOP       | DAD                | 32   | 46             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS<br>5102             | Samples |
| TAS5102DADR      | ACTIVE        | HTSSOP       | DAD                | 32   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS<br>5102             | Samples |
| TAS5103DAP       | ACTIVE        | HTSSOP       | DAP                | 32   | 46             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS5103                 | Samples |
| TAS5103DAPR      | ACTIVE        | HTSSOP       | DAP                | 32   | 2000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | TAS5103                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TAS5102DADR                 | HTSSOP          | DAD                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |
| TAS5103DAPR                 | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

14-Feb-2019



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TAS5102DADR | HTSSOP       | DAD             | 32   | 2000 | 350.0       | 350.0      | 43.0        |
| TAS5103DAPR | HTSSOP       | DAP             | 32   | 2000 | 350.0       | 350.0      | 43.0        |

### **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DAD0032A**

### **PACKAGE OUTLINE**

### PowerPAD ™TSSOP - 1.15 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



### **DAD0032A**

### **EXAMPLE BOARD LAYOUT**

### PowerPAD <sup>™</sup>TSSOP - 1.15 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### **DAD0032A**

### **EXAMPLE STENCIL DESIGN**

### PowerPAD ™TSSOP - 1.15 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design.



### **DAP 32**

### **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.



### DAP (R-PDSO-G32)

### PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup> $\mathbb{M}$ </sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



### **PACKAGE OUTLINE**

# **DAP0032C**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



# **DAP0032C**

## **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DAP0032C

### **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated