

ΤМ



## FEATURES

- 100-W RMS Power (BTL) Into 4  $\Omega$  With Less Than 10% THD+N
- 80-W RMS Power (BTL) Into 4  $\Omega$  With Less Than 0.2% THD+N
- 0.09% THD+N at 1 W Into 4  $\Omega$
- Power Stage Efficiency Greater Than 90% Into 4- $\Omega$  Load

**TOTAL HARMONIC DISTORTION + NOISE** 

- Self-Protecting Design
- Industrial Temperature Rating
- 36-Pin PSOP3 Package
- 3.3-V Digital Interface
- **EMI Compliant When Used With Recommended System Design**

# **APPLICATIONS**

- **DVD Receiver**
- **Home Theatre**

- **Mini/Micro Component Systems**
- **Internet Music Appliance** •

# DESCRIPTION

The TAS5121I is a high-performance, digital-amplifier power stage designed to drive a 4- $\Omega$  speaker up to 100 W. The TAS51211 is rated for operation at industrial temperatures. The device incorporates PurePath Digital<sup>™</sup> technology and can be used with a TI audio pulse-width modulation (PWM) processor and a simple passive demodulation filter to deliver high-quality, high-efficiency, digital-audio amplification.

The efficiency of this digital amplifier can be greater than 90%, depending on the system design. Overcurrent protection, overtemperature protection, and undervoltage protection are built into the TAS51211, safeguarding the device and speakers against fault conditions that could damage the system.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas M Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PurePath Digital, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## UNCLIPPED OUTPUT POWER vs H-BRIDGE VOLTAGE

# TAS5121I

SLES122-SEPTEMBER 2004





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **GENERAL INFOMATION**

## **Terminal Assignment**

The TAS5121I is offered in a thermally enhanced 36-pin PSOP3 (DKD) package. The DKD package has the thermal pad on top.



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

| DVDD TO DGND                                      | –0.3 V to 4.2 V        |
|---------------------------------------------------|------------------------|
| GVDD_x TO GND                                     | 14.2 V                 |
| PVDD_X TO GND (dc voltage)                        | 33.5 V                 |
| PVDD_X TO GND <sup>(2)</sup>                      | 48 V                   |
| OUT_X TO GND (dc voltage)                         | 33.5 V                 |
| OUT_X TO GND <sup>(2)</sup>                       | 48 V                   |
| BST_X TO GND (dc voltage)                         | 46 V                   |
| BST_X TO GND <sup>(2)</sup>                       | 53 V                   |
| PWM_XP, RESET, M1, M2, M3, SD, OTW                | -0.3 V to DVDD + 0.3 V |
| T <sub>J</sub> Maximum junction temperature range | -40°C to 150°C         |
| Storage temperature                               | -40°C to 125°C         |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The duration should be less than 100 ns (see application note SLEA025).

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE      | TRANSPORT MEDIA | DESCRIPTION  |
|----------------|--------------|-----------------|--------------|
| –40°C to 85°C  | TAS5121IDKD  | Tube            | 36-pin PSOP3 |
| -40°C to 85°C  | TAS5121IDKDR | Tape and reel   | 36-pin PSOP3 |

## PACKAGE DISSIPATION RATINGS

| PACKAGE          | R <sub>θJC</sub><br>(°C/W) | R <sub>θJA</sub><br>(°C/W) |
|------------------|----------------------------|----------------------------|
| 36-Pin DKD PSOP3 | 0.85                       | See <sup>(1)</sup>         |

(1) The TAS5121I package is thermally enhanced for conductive cooling using an exposed metal pad area. It is impractical to use the devices with the pad exposed to ambient air as the only heat sinking of the device. Therefore R<sub>0JA</sub>, a system parameter that characterizes the thermal treatment, is provided in the *Thermal Information* section. This information should be used as a reference to calculate the heat dissipation ratings for a specific application.

#### **Terminal Functions**

| TERMINAL |                                       |          | DESCRIPTION                                                                                                  |  |  |  |  |
|----------|---------------------------------------|----------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | DKD                                   | FUNCTION | DESCRIPTION                                                                                                  |  |  |  |  |
| BST_A    | 22                                    | Р        | High-side bootstrap (BST) supply, external resistor and capacitor to OUT_A required                          |  |  |  |  |
| BST_B    | 33                                    | Р        | High-side bootstrap (BST) supply, external resistor and capacitor to OUT_B required                          |  |  |  |  |
| DGND     | 9, 14                                 | Р        | I/O reference ground                                                                                         |  |  |  |  |
| DREG     | 8                                     | Р        | Digital supply-voltage regulator-decoupling pin, 1-µF capacitor connected to DREG_RTN                        |  |  |  |  |
| DREG_RTN | 5                                     | Р        | Decoupling return pin                                                                                        |  |  |  |  |
| DVDD     | 12                                    | Р        | I/O reference supply input: 100 $\Omega$ to DREG, decoupled to GND, 0.1- $\mu F$ capacitor connected to GND  |  |  |  |  |
| GND      | 1, 3, 16,<br>18, 21,<br>27, 28,<br>34 | Р        | Power ground, connected to system GND                                                                        |  |  |  |  |
| GVDD     | 6                                     | Р        | Local GVDD decoupling pin                                                                                    |  |  |  |  |
| GVDD_A   | 19, 20                                | Р        | Gate-drive input voltage                                                                                     |  |  |  |  |
| GVDD_B   | 35, 36                                | Р        | Gate-drive input voltage                                                                                     |  |  |  |  |
| M1       | 10                                    | I        | Protection-mode selection pin, connect to GND                                                                |  |  |  |  |
| M2       | 11                                    | I        | Protection-mode selection pin, connect to DREG                                                               |  |  |  |  |
| M3       | 7                                     | I        | Output-mode selection pin; connect to GND                                                                    |  |  |  |  |
| OTW      | 15                                    | 0        | Overtemperature warning output, open-drain with internal pullup, asserted low when temperature exceeds 115°C |  |  |  |  |
| OUT_A    | 25, 26                                | 0        | Output, half-bridge A                                                                                        |  |  |  |  |
| OUT_B    | 29, 30                                | 0        | Output, half-bridge B                                                                                        |  |  |  |  |
| PVDD_A   | 23, 24                                | Р        | Power supply input for half-bridge A                                                                         |  |  |  |  |
| PVDD_B   | 31, 32                                | Р        | Power supply input for half-bridge B                                                                         |  |  |  |  |
| PWM_AP   | 17                                    | I        | PWM input signal, half-bridge A                                                                              |  |  |  |  |
| PWM_BP   | 2                                     | I        | PWM input signal, half-bridge B                                                                              |  |  |  |  |
| RESET    | 4                                     | I        | Reset signal, active-low                                                                                     |  |  |  |  |
| SD       | 13                                    | 0        | Shutdown signal for half-bridges A and B (open-drain with internal pullup)                                   |  |  |  |  |

(1) I = input, O = Output, P = Power



#### FUNCTIONAL BLOCK DIAGRAM





## **RECOMMENDED OPERATING CONDITIONS**

|        |                                                     |                                              | MIN  | NOM  | MAX  | UNIT |
|--------|-----------------------------------------------------|----------------------------------------------|------|------|------|------|
| DVDD   | Digital supply <sup>(1)</sup>                       | Relative to DGND                             | 3    | 3.3  | 3.6  | V    |
| GVDD_x | Supply for internal gate drive and logic regulators | Relative to GND                              | 10.8 | 12   | 13.2 | V    |
| PVDD_x | Half-bridge supply                                  | Relative to GND, R <sub>L</sub> = 4 $\Omega$ | 0    | 30.5 | 32   | V    |
| TJ     | Junction temperature                                |                                              | 0    |      | 125  | °C   |

(1) It is recommended for DVDD to be connected to DREG via a 100- $\Omega$  resistor.

# **ELECTRICAL CHARACTERISTICS**

PVDD\_X = 30.5 V, GVDD\_x = 12 V, DVDD connected to DREG via a 100- $\Omega$  resistor, R<sub>L</sub> = 4  $\Omega$ , 8X f<sub>s</sub>= 384 kHz, TAS5026 PWM processor, unless otherwise noted

|                                 |                                         |                                                              | TYPICAL              | OVER TEMPERATURE     |                             |       |                 |  |  |
|---------------------------------|-----------------------------------------|--------------------------------------------------------------|----------------------|----------------------|-----------------------------|-------|-----------------|--|--|
| SYMBOL PARAMETER                |                                         | TEST CONDITIONS                                              | T <sub>A</sub> =25°C | T <sub>A</sub> =25°C | T <sub>Case</sub> =<br>75°C | UNITS | MIN/TYP/<br>MAX |  |  |
| AC PERFORMANCE, BTL Mode, 1 kHz |                                         |                                                              |                      |                      |                             |       |                 |  |  |
|                                 |                                         | $R_L = 4 \Omega$ , THD = 10%, AES17 filter                   |                      |                      | 100                         | W     | Тур             |  |  |
| Po                              | Output power                            | $R_L = 4 \Omega$ , THD = unclipped, AES17 filter             |                      |                      | 80                          | W     | Тур             |  |  |
|                                 |                                         | $R_L = 8 \Omega$ , THD = unclipped, AD mode                  |                      |                      | 44                          | W     | Тур             |  |  |
|                                 |                                         | $P_O = 1$ W/channel, $R_L = 4 \Omega$ , AES17 filter         |                      |                      | 0.09                        | %     | Тур             |  |  |
| THD+N                           | Total harmonic distortion + noise       | $P_O = 10$ W/channel, $R_L = 4 \Omega$ , AES17 filter        |                      |                      | 0.15                        | %     | Тур             |  |  |
|                                 |                                         | $P_{O}$ = 80 W/channel, $R_{L}$ = 4 $\Omega$ , AES17 filter  |                      |                      | 0.19                        | %     | Тур             |  |  |
| V <sub>n</sub>                  | Output-integrated noise voltage         | A-weighted, $R_L = 4 \Omega$ , 20 Hz to 20 kHz, AES17 filter |                      |                      | 300                         | μV    | Max             |  |  |
| SNR                             | Signal-to-noise ratio                   | A-weighted, AES17 filter                                     |                      |                      | 95                          | dB    | Тур             |  |  |
| DR                              | Dynamic range                           | f = 1 kHz, –60 dB, A-weighted,<br>AES17 filter               |                      |                      | 95                          | dB    | Тур             |  |  |
| INTERNA                         | L VOLTAGE REGULATOR AND CU              | RRENT CONSUMPTION                                            |                      |                      |                             |       |                 |  |  |
| DREG                            | Voltago regulator                       | 1 - 1 - 2                                                    | 2.2                  |                      |                             | V     | Min             |  |  |
| DREG                            |                                         |                                                              | 5.5                  |                      |                             | V     | Max             |  |  |
| IGVDD_x                         | Total GVDD supply current,<br>operating | f <sub>S</sub> = 384 kHz, no load, 50% duty<br>cycle         | 24                   | 30                   |                             | mA    | Max             |  |  |
| IDVDD                           | DVDD supply current, operating          | f <sub>S</sub> = 384 kHz, no load                            | 1                    | 5                    |                             | mA    | Max             |  |  |
| OUTPUT                          | STAGE MOSFETs                           |                                                              |                      |                      |                             |       |                 |  |  |
| R <sub>DSon,LS</sub>            | Forward on-resistance, low side         | $T_J = 25^{\circ}C$                                          | 120                  | 132                  |                             | mΩ    | Max             |  |  |
| R <sub>DSon,HS</sub>            | Forward on-resistance, high side        | $T_J = 25^{\circ}C$                                          | 120                  | 132                  |                             | mΩ    | Max             |  |  |
| INPUT/OU                        | ITPUT PROTECTION                        |                                                              |                      |                      |                             |       |                 |  |  |
| V -                             | Undervoltage protection limit,          |                                                              | 7.6                  | 7                    |                             | V     | Min             |  |  |
| v uvp,G                         | GVDD                                    |                                                              | 7.0                  | 8.2                  |                             | V     | Max             |  |  |
| OTW                             | Overtemperature warning                 | Static                                                       | 115                  |                      |                             | °C    | Тур             |  |  |
| OTE                             | Overtemperature error                   | Static                                                       | 150                  |                      |                             | °C    | Тур             |  |  |
| OC                              | Overcurrent protection                  | See <sup>(1)</sup> .                                         | 9.5                  |                      |                             | А     | Min             |  |  |

(1) To optimize device performance and prevent overcurrent (OC) protection activation, the demodulation filter must be designed with special care. See *Demodulation Filter Design* in the *Application Information* section of this data sheet and consider the recommended inductors and capacitors for optimal performance. It is also important to consider PCB design and layout for optimum performance of the TAS5121I.



# **ELECTRICAL CHARACTERISTICS (continued)**

PVDD\_X = 30.5 V, GVDD\_x = 12 V, DVDD connected to DREG via a 100- $\Omega$  resistor, R<sub>L</sub> = 4  $\Omega$ , 8X f<sub>s</sub>= 384 kHz, TAS5026 PWM processor, unless otherwise noted

|                                          |                                                                                                         |                       | TYPICAL              | YPICAL O             |                             | VER TEMPERATURE |                 |  |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|-----------------------------|-----------------|-----------------|--|--|
| SYMBOL                                   | PARAMETER                                                                                               | TEST CONDITIONS       | T <sub>A</sub> =25°C | T <sub>A</sub> =25°C | T <sub>Case</sub> =<br>75°C | UNITS           | MIN/TYP/<br>MAX |  |  |
| STATIC D                                 | STATIC DIGITAL INPUT SPECIFICATION, PWM, PROTECTION MODE SELECTION PINS, AND OUTPUT MODE SELECTION PINS |                       |                      |                      |                             |                 |                 |  |  |
| V                                        |                                                                                                         |                       |                      | 2                    |                             | V               | Min             |  |  |
| V <sub>IH</sub> Hign-level input voltage | High-level input voltage                                                                                |                       |                      | DVDD                 |                             | V               | Max             |  |  |
| V <sub>IL</sub>                          | Low-level input voltage                                                                                 |                       |                      | 0.8                  |                             | V               | Max             |  |  |
| Lookogo                                  | Input lookogo gurront                                                                                   |                       |                      | -10                  |                             | μA              | Min             |  |  |
| Leakage Input leakage current            |                                                                                                         |                       | 10                   |                      | μA                          | Max             |                 |  |  |
| OTW/SHUTDOWN (SD)                        |                                                                                                         |                       |                      |                      |                             |                 |                 |  |  |
|                                          | Internal pullup resistor from $\overline{\text{OTW}}$ and $\overline{\text{SD}}$ to DVDD                |                       | 32                   | 22                   |                             | kΩ              | Min             |  |  |
| V <sub>OL</sub>                          | Low-level output voltage                                                                                | I <sub>O</sub> = 1 mA |                      | 0.4                  |                             | V               | Max             |  |  |

## **TYPICAL APPLICATION CONFIGURATION USED WITH TAS5026 PWM PROCESSOR**



<sup>†</sup> Voltage suppressor diodes: 1SMA33CAT3

<sup>‡</sup> L<sub>PCB</sub> : Track in the PCB (1 mm wide and 50 mm long)

S0015-01





# TAS51211









# THEORY OF OPERATION

#### **POWER SUPPLIES**

This power device requires only two power supply voltages: GVDD\_x and PVDD\_x.

GVDD\_x is the gate drive supply for the device, which is usually supplied from an external 12-V power supply. GVDD\_x is also connected to an internal LDR that regulates the GVDD\_x voltage down to the logic power supply, 3.3 V, for the TAS5121I internal logic blocks. Each GVDD\_x pin is decoupled to system ground by a  $1-\mu$ F capacitor.

PVDD\_x is the H-bridge power supply. Two power pins are provided for each half-bridge due to the high current density. It is important to follow the circuit and PCB layout recommendations for the design of the PVDD\_x connection. For component suggestions, see the *Typical Application Configuration Used With TAS5026 PWM Processor* section in this document. Following these recommendations is important because they influence key system parameters such as EMI, idle current, and audio performance.

When GVDD\_x is applied, while **RESET** is held low, the error latches are cleared, **SHUTDOWN** is set high, and the outputs are held in a high-impedance state. The bootstrap (BST) capacitor is charged by the current path through the internal BST diode and external resistors placed on the PCB from each OUT\_x pin to ground.

Ideally, PVDD\_x is applied after GVDD\_x. When GVDD\_x and PVDD\_x are applied, the TAS5121I is ready for operation. PWM input signals can then be applied any time during the power-on sequence, but they must be active and stable before RESET is set high.

#### **Recommendations for Powering Up**



Table 1 describes the input conditions and the output states of the device.

| Table 1. Input/Output Sta |
|---------------------------|
|---------------------------|

|       | INP    | UTS    |          | OUTPUTS |       | CONDITION   |  |
|-------|--------|--------|----------|---------|-------|-------------|--|
| RESET | PWM_AP | PWM_BP | SHUTDOWN | OUT_A   | OUT_B | DESCRIPTION |  |
| Х     | Х      | Х      | 0        | Hi-Z    | Hi-Z  | Shutdown    |  |
| 0     | Х      | Х      | 1        | Hi-Z    | Hi-Z  | Reset       |  |
| 1     | 0      | 0      | 1        | GND     | GND   |             |  |
| 1     | 0      | 0      | 1        | PVDD    | PVDD  | Normal      |  |
| 1     | 0      | 1      | 1        | GND     | PVDD  | Normal      |  |
| 1     | 1      | 1      | 1        | PVDD    | PVDD  | Reserved    |  |

After the previously mentioned conditions are met, the device output begins. If PWM\_AP is equal to a high and PMW\_BP is equal to a low, the high-side MOSFET in the A half-bridge of the output H-bridge conducts while the



#### **THEORY OF OPERATION (continued)**

low-side MOSFET in the A half-bridge is not conducting. Because the source of the high-side MOSFET is referenced to the drain of the low-side MOSFET, a bootstrapped capacitor is used to eliminate the need for additional high-voltage power supplies. Under this condition, the opposite is true for the B half-bridge of the output H-bridge. The low-side MOSFET in the B half-bridge conducts while the high-side MOSFET is not conducting; therefore, the load connected between the OUT\_A and OUT\_B pins has PVDD applied to it from the A side while ground is applied from the B side for the period of time PWM\_AP is high and PWM\_BP is low. Furthermore, when the PWM signals change to the condition where PWM\_AP is low and PWM\_BP is high, the opposite condition exists.

A constant high level is not permitted on the PWM inputs. This condition causes the BST capacitors to discharge and can cause device damage.

A digitally controlled dead-time circuit controls the transitions between the high-side and low-side MOSFETs to ensure that both devices in each half-bridge are not conducting simultaneously.

#### **POWERING DOWN**

For power down of the TAS5121I, an opposite approach is necessary. The RESET must be asserted LOW before the valid PWM signal is removed.

#### PRECAUTION

The TAS5121I must always start up in the high-impedance (Hi-Z) state. In this state, the BST capacitor is precharged by a resistor on each PWM output node to ground. See *Typical Application Configuration Used With TAS5026 PWM Processor*. This ensures that the TAS5121I is ready for receiving PWM pulses, indicating either HIGH- or LOW-side turnon after RESET is deasserted to the power stage.

With the following pulldown resistor and BST capacitor size, the BST charge time is:

- $C = 33 \text{ nF}, R = 4.7 \text{ k}\Omega$
- $R \times C \times 5 = 775.5 \ \mu s$

After GVDD has been applied, it takes approximately 800 µs to fully charge the BST capacitor. During this time, RESET must be kept low. After approximately 1 ms, the power-stage BST is charged and ready. RESET can now be released if the PWM modulator is ready and is streaming valid PWM signals to the device. Valid PWM signals are switching PWM signals with a frequency between 350-400 kHz. A constant HIGH level on PWM+ forces the high-side MOSFET ON until it eventually runs out of BST capacitor energy. Putting the device in this condition should be avoided.

In practice, this means that the DVDD-to-PWM processor (modulator) should be stable, and initialization should be completed before RESET is deasserted to the TAS5121I.

#### CONTROL I/O

#### SHUTDOWN PIN: SD

The SD pin functions as an output pin and is intended for protection-mode signaling to, for example, a controller or other front-end device. The pin is open-drain with an internal pullup to DVDD.

The logic output is, as shown in Table 2, a combination of the device state and RESET input.

| SD               | RESET | DESCRIPTION                                                    |
|------------------|-------|----------------------------------------------------------------|
| 0                | 0     | Reserved                                                       |
| 0                | 1     | Device in protection mode, i.e., UVP and/or OC and/or OT error |
| 1 <sup>(1)</sup> | 0     | Device set high-impedance (Hi-Z), SD forced high               |
| 1                | 1     | Normal operation                                               |

#### Table 2. Error Indication

(1) SD is independent from RESET. This is desirable to maintain compatibility with some TI PWM modulators.

#### OVERTEMPERATURE WARNING PIN: OTW

The OTW pin gives a temperature warning signal when temperature exceeds the set limit, as shown in Table 3. The pin is of the open-drain type with an internal pullup to DVDD.

#### Table 3. OTW Temperature Indication

| OTW | DESCRIPTION                            |  |
|-----|----------------------------------------|--|
| 0   | Junction temperature higher than 115°C |  |
| 1   | Junction temperature lower than 115°C  |  |

#### **OVERALL REPORTING**

The SD pin, together with the OTW pin, gives chip state information as described in Table 4.

| OTW | SD | DESCRIPTION                                  |
|-----|----|----------------------------------------------|
| 0   | 0  | Overtemperature error (OTE)                  |
| 0   | 1  | Overtemperature warning (OTW)                |
| 1   | 0  | Overcurrent (OC) or undervoltage (UVP) error |
| 1   | 1  | Normal operation, no errors/warnings         |

#### Table 4. Error Signal Decoding

#### CHIP PROTECTION

The TAS5121I protection function is generally implemented in a closed-loop control system with, for example, a system controller. The TAS5121I contains three individual systems protecting the device against fault conditions. All of the error events result in the output stage being set in a high-impedance state (Hi-Z) for maximum protection of the device and connected equipment.

The device can be recovered by toggling **RESET** low and then high, after all errors are cleared. It is recommended that if the error persists, the device is held in reset until user intervention clears the error.

#### **OVERCURRENT (OC) PROTECTION**

The device has individual current protection on both high-side and low-side power-stage FETs. The OC protection works only with the demodulation filter present at the output. See *Filter Demodulation Design* in the *Application Information* section of this data sheet for design constraints.

#### **OVERTEMPERATURE (OT) PROTECTION**

A dual-temperature protection system asserts a warning signal when the device junction temperature exceeds 115°C and shuts down the device when the junction temperature exceeds 150°C. The OT protection circuit is shared by both half-bridges.

## **UNDERVOLTAGE PROTECTION (UVP)**

Undervoltage lockout occurs when GVDD is insufficient for proper device operation. The UV protection system protects the device under fault power-up and power-down situations by shutting the device down. The UV protection circuits are shared by both half-bridges.

#### **RESET FUNCTION**

The reset has two functions:

- Reset the power stage after a latched error event.
- Hard mute—when RESET is asserted, the power stage stops switching.

In protection modes where the reset input functions as the means to re-enable operation after an error event, the error latch is cleared on the falling edge of RESET, and normal operation is resumed on the rising edge of RESET.



#### **PROTECTION MODE**

#### LATCHED SHUTDOWN ON ALL ERRORS

In latched shutdown mode, all error situations result in a permanent shutdown (output stage Hi-Z). Re-enabling can be done by toggling the RESET pin.

## MODE PINS SELECTION

The protection mode is selected by connecting M1/M2 to DREG or DGND according to Table 5.

#### Table 5. Protection Mode Selection

| M1 | M2 | PROTECTION MODE                |  |  |  |  |  |  |  |
|----|----|--------------------------------|--|--|--|--|--|--|--|
| 0  | 0  | Reserved                       |  |  |  |  |  |  |  |
| 0  | 1  | Latched shutdown on all errors |  |  |  |  |  |  |  |
| 1  | 0  | Reserved                       |  |  |  |  |  |  |  |
| 1  | 1  | Reserved                       |  |  |  |  |  |  |  |

The output configuration mode is selected by connecting the M3 pin to DREG or DGND according to Table 6.

#### Table 6. Output Mode Selection

| M3 | OUTPUT MODE                         |
|----|-------------------------------------|
| 0  | Bridge-tied load output stage (BTL) |
| 1  | Reserved                            |

# **APPLICATION INFORMATION**

## **DEMODULATION FILTER DESIGN**

The TAS5121I amplifier outputs are driven by high-current DMOS transistors in an H-bridge configuration. These transistors are either off or fully on.

The result is a square-wave output signal with a duty cycle that is proportional to the amplitude of the audio signal. It is recommended that a second-order LC filter be used to recover the audio signal.



**Figure 9. Demodulation Filter** 

The main purpose of the demodulation filter is to attenuate the high-frequency components of the output signals that are out of the audio band.

Design of the demodulation filter significantly affects the audio performance of the power amplifier. Therefore, to ensure proper operation of the OC protection circuit and meet the device THD+N specification, the selection of the inductors used in the output filter should be carefully considered. The rule is that the inductance should remain stable within the range of peak current seen at maximum output power and deliver approximately 5  $\mu$ H of inductance at 15 A.

If this rule is observed, the TAS5121I should not have distortion issues due to the output inductors. This prevents device damage due to overcurrent conditions because of inductor saturation in the output filter.

Another parameter to be considered is the idle current loss in the inductor. This can be measured or specified as inductor dissipation (D). The target specification for dissipation is less than 0.05. If this specification is not met, idle current increases.

In general,  $10-\mu$ H inductors suffice for most applications. The frequency response of the amplifier is slightly altered by the change in output load resistance; however, unless tight control of frequency response is necessary (better than 0.5 dB), it is not necessary to deviate from 10  $\mu$ H.

The graphs in Figure 10 display the inductance-versus-current characteristics of two inductors that are suggested for use with the TAS5121I.

# **APPLICATION INFORMATION (continued)**



Figure 10. Inductance Saturation

The selection of the capacitors that are placed from the output of each inductor to ground is simple. To complete the output filter, use a  $1-\mu F$  capacitor with a voltage rating at least twice the voltage applied to the output stage (PVDD\_x).

This capacitor should be a good quality polyester dielectric.

## THERMAL INFORMATION

The following information is provided as an example.

The thermally enhanced package provided with the TAS5121I is designed to be interfaced directly to a heatsink using a thermal interface compound (for example, Wakefield Engineering type 126 thermal grease.) The heatsink then absorbs heat from the ICs and transfers it to the ambient air. If the heatsink is carefully designed, this process can reach equilibrium and heat can be continually removed from the ICs without device overtemperature shutdown. Because of the efficiency of the TAS5121I, heatsinks are smaller than those required for linear amplifiers of equivalent performance.

 $R_{\theta JA}$  is a system thermal resistance from junction to ambient air. As such, it is a system parameter with roughly the following components:

- R<sub>θJC</sub> (the thermal resistance from junction to case, or in this case the metal pad)
- Heatsink compound thermal resistance
- Heatsink thermal resistance

The thermal grease thermal resistance can be calculated from the exposed pad area and the thermal grease manufacturer's area thermal resistance (expressed in  $^{\circ}C-in^2/W$ ). The area thermal resistance of the example thermal grease with a 0.001-inch-thick layer is about 0.054  $^{\circ}C-in^2/W$ . The approximate exposed pad area is as follows:

36-pin PSOP3 0.116 in<sup>2</sup>

Dividing the example thermal grease area resistance by the area of the pad gives the actual resistance through the thermal grease for the device:

## **APPLICATION INFORMATION (continued)**

36-pin PSOP3 0.47 °C/W

The thermal resistance of thermally conductive pads is generally higher than a thin thermal grease layer. Thermal tape has an even higher thermal resistance and should not be used with this package.

Heatsink thermal resistance is generally predicted by the heatsink vendor, modeled using a continuous flow dynamics (CFD) model, or measured.

Thus, for a single monaural IC, the system  $R_{\theta JA} = R_{\theta JC}$  + thermal grease resistance + heatsink resistance.

Table 7 indicates modeled parameters for one TAS51211 IC on a heatsink. The junction temperature is set at 110°C while delivering 70 W RMS into 4- $\Omega$  loads with no clipping. It is assumed that the thermal grease is about 0.001 inch thick (this is critical).

|                                      | 36-PIN PSOP3 |
|--------------------------------------|--------------|
| Ambient temperature                  | 25°C         |
| Power to load                        | 70 W         |
| Delta T inside package               | 5.5°C        |
| Delta T through thermal grease       | 3.2°C        |
| Required heatsink thermal resistance | 11.0°C/W     |
| Junction temperature                 | 110°C        |
| System R <sub>0JA</sub>              | 12.3°C/W     |
| R <sub>0JA</sub> * power dissipation | 85°C         |
| R <sub>θJC</sub>                     | 0.85°C/W     |

As an indication of the importance of keeping the thermal grease layer thin, if the thermal grease layer increases to 0.002 inches thick, the required heatsink thermal resistance increases to 5.2°C/W for the PSOP3 package.

## REFERENCES

- 1. Digital Audio Measurements application report TI (SLAA114)
- 2. PowerPAD<sup>™</sup> Thermally Enhanced Package technical brief TI (SLMA002)
- 3. System Design Considerations for True Digital Audio Power Amplifiers application report TI (SLAA117)
- 4. Voltage Spike Measurement Technique and Specification application note TI (SLEA025)



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| TAS5121IDKD      | ACTIVE        | HSSOP        | DKD                | 36   | 29             | RoHS & Green    | NIPDAU                        | Level-4-260C-72 HR   | -40 to 85    | TAS5121I                | Samples |
| TAS5121IDKDE4    | ACTIVE        | HSSOP        | DKD                | 36   | 29             | RoHS & Green    | NIPDAU                        | Level-4-260C-72 HR   | -40 to 85    | TAS5121I                | Samples |
| TAS5121IDKDR     | ACTIVE        | HSSOP        | DKD                | 36   | 500            | RoHS & Green    | NIPDAU                        | Level-4-260C-72 HR   | -40 to 85    | TAS5121I                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



|--|

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TAS5121IDKDR | HSSOP           | DKD                | 36   | 500 | 330.0                    | 24.4                     | 14.7    | 16.4    | 4.0     | 20.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jun-2009



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| TAS5121IDKDR | HSSOP        | DKD             | 36   | 500 | 337.0       | 343.0      | 41.0        |

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> SSOP - 3.6 mm max height PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4204421-2/N

# **PACKAGE OUTLINE**

# DKD0036A

PowerPAD<sup>™</sup> SSOP - 3.6 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. The exposed thermal pad is designed to be attached to an external heatsink.



# DKD0036A

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> SSOP - 3.6 mm max height

PLASTIC SMALL OUTLINE



5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DKD0036A**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> SSOP - 3.6 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated