





INA381-Q1 SLYS041A - MARCH 2020 - REVISED MARCH 2021

# INA381-Q1 AEC-Q100, 26-V, 350-kHz Current Sense Amplifier With Integrated **Overcurrent Comparator**

#### 1 Features

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Common-mode input range: -0.2 V to +26 V
- High accuracy amplifier:
  - Offset voltage at T<sub>A</sub> = 25°C
    - 500  $\mu$ V (maximum) at  $V_{CM}$  = 12 V
    - 150  $\mu$ V (maximum) at  $V_{CM} = 0$  V
  - Offset voltage drift: 1 µV/°C (maximum)
  - Gain error: 1% (maximum) at 25°C
  - Gain error drift: 20 ppm/°C (maximum)
- Available amplifier gains:
  - INA381A1-Q1: 20 V/V
  - INA381A2-Q1: 50 V/V
  - INA381A3-Q1: 100 V/V
  - INA381A4-Q1: 200 V/V
- Open-drain comparator:
  - Hysteresis: 50 mV
  - Propagation delay: 400 ns (typical)
  - Alert threshold set through external reference voltage
  - Supports transparent and latching modes
- Package: VSSOP-10

# 2 Applications

- · ADAS domain controller
- Body control module (BCM)
- Window module
- Roof motor module
- Seat position & fold module
- Interior heater module
- Telematics control unit
- Digital cockpit processing unit
- Automotive head unit

### 3 Description

The INA381-Q1 includes both a 26-V commonmode, current-sensing amplifier and a high-speed comparator. This device detects overcurrent conditions by measuring the voltage developed across a current-shunt resistor and comparing that voltage to a user-defined threshold limit set by the comparator reference pin. The current-shunt monitor can measure differential voltage signals on commonmode voltages that vary from -0.2 V up to 26 V, independent of the supply voltage.

The open-drain alert output can be configured to operate in two modes: transparent or latched. In transparent mode, the output status follows the input state. In latched mode, the alert output is cleared only when the latch is reset. The standalone comparator large-signal alert response time is less than 2 µs, allowing for quick detection of overcurrent events. The total system overcurrent protection response time provided by the INA381-Q1 is less than 10 µs.

This device operates from a single 2.7-V to 5.5-V supply, drawing a maximum supply current of 350 µA. The device is specified over an operating temperature range of -40°C to +125°C, and is available in the 10-pin VSSOP package.

#### Device Information(1)

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| INA381-Q1   | VSSOP (10) | 3.00 mm × 3.00 mm |

For all available packages, see the package option addendum at the end of the data sheet.



**Typical Application** 



## **Table of Contents**

| 1 Features                           | .1 | 7.4 Device Functional Modes                          | 17   |
|--------------------------------------|----|------------------------------------------------------|------|
| 2 Applications                       | .1 | 8 Applications and Implementation                    | 19   |
| 3 Description                        | .1 | 8.1 Application Information                          |      |
| 4 Revision History                   |    | 8.2 Typical Applications                             |      |
| 5 Pin Configuration and Functions    |    | 9 Power Supply Recommendations                       |      |
| 6 Specifications                     |    | 10 Layout                                            | 30   |
| 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines                               |      |
| 6.2 ESD Ratings                      |    | 10.2 Layout Example                                  |      |
| 6.3 Recommended Operating Conditions |    | 11 Device and Documentation Support                  |      |
| 6.4 Thermal Information              |    | 11.1 Documentation Support                           |      |
| 6.5 Electrical Characteristics       | .5 | 11.2 Receiving Notification of Documentation Updates |      |
| 6.6 Typical Characteristics          |    | 11.3 Support Resources                               | . 31 |
| 7 Detailed Description               |    | 11.5 Electrostatic Discharge Caution                 |      |
| 7.1 Overview                         |    | 11.6 Glossary                                        |      |
| 7.2 Functional Block Diagram         |    | 12 Mechanical, Packaging, and Orderable              |      |
| 7.3 Feature Description              |    | Information                                          | . 31 |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### 



# **5 Pin Configuration and Functions**



Figure 5-1. DGS Package 10-Pin VSSOP Top View

**Table 5-1. Pin Functions** 

| PIN    |     | TVDE           | DESCRIPTION                                                                                                               |
|--------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------|
| NAME   | DGS | TYPE           | DESCRIPTION                                                                                                               |
| ALERT  | 3   | Digital output | Overlimit alert, active low, open-drain output                                                                            |
| CMPIN  | 8   | Analog input   | Signal input to the comparator                                                                                            |
| CMPREF | 7   | Analog input   | Input reference to the comparator                                                                                         |
| GND    | 5   | Ground         | Device ground. Connect the thermal pad to the system ground. See the layout example in the <i>Layout Example</i> section. |
| IN-    | 10  | Analog input   | Connect this pin to the load side of the shunt resistor                                                                   |
| IN+    | 1   | Analog input   | Connect this pin to the supply side of the shunt resistor                                                                 |
| NC     | 6   | _              | Not internal connection to device. This pin can be left floating, grounded, or connected to the supply.                   |
| RESET  | 4   | Digital input  | Transparent or latch mode selection input. See <i>Alert Modes</i> for a detailed description on pin connections.          |
| VOUT   | 9   | Analog output  | Current-sense amplifier output voltage                                                                                    |
| VS+    | 2   | Supply         | Power supply: 2.7 V to 5.5 V                                                                                              |



### **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                       |                          |                                                                       | MIN                     | MAX           | UNIT |
|---------------------------------------|--------------------------|-----------------------------------------------------------------------|-------------------------|---------------|------|
| Vs                                    | Supply voltage           |                                                                       |                         | 6             | V    |
| · · · · · · · · · · · · · · · · · · · | Analog inputs (INL INL)  | Differential (V <sub>IN+</sub> ) – (V <sub>IN-</sub> ) <sup>(2)</sup> | -26                     | 26            | V    |
| $V_{IN+}, V_{IN-}$                    | Analog inputs (IN+, IN–) | Common-mode (3)                                                       | GND – 0.3               | 26            | V    |
| V <sub>I</sub> Analog input           | CMPIN                    | GND – 0.3                                                             | $(V_S) + 0.3$           | V             |      |
|                                       | CMPREF                   | GND – 0.3                                                             | (V <sub>S</sub> ) + 0.3 | V             |      |
| Vo                                    | Analog output            | OUT                                                                   | GND – 0.3               | $(V_S) + 0.3$ | V    |
|                                       | Digital input            | RESET                                                                 | GND – 0.3               | $(V_S) + 0.3$ | V    |
|                                       | Digital output           | ALERT                                                                 | GND – 0.3               | 6             | V    |
| T <sub>J</sub>                        | Junction temperature     |                                                                       |                         | 150           | °C   |
| T <sub>stg</sub>                      | Storage temperature      |                                                                       | -65                     | 150           | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2)  $V_{IN+}$  and  $V_{IN-}$  are the voltages at the IN+ and IN- pins, respectively.
- (3) Input voltage may exceed the voltage shown without causing damage to the device if the current at that terminal is limited to 5 mA.

### 6.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±3000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level C6           | ±1000 | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| V <sub>CM</sub> | Common-mode input voltage      | -0.2 | 12  | 26   | V    |
| Vs              | Operating supply voltage       | 2.7  | 5   | 5.5  | V    |
| TA              | Operating free-air temperature | -40  |     | +125 | °C   |

### **6.4 Thermal Information**

|                               |                                              | INA381-Q1   |      |
|-------------------------------|----------------------------------------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DGS (VSSOP) | UNIT |
|                               |                                              | 10 PINS     |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 188.6       | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 78.1        | °C/W |
| R <sub>0JB</sub>              | Junction-to-board thermal resistance         | 111.0       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 17.5        | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 109.2       | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Document Feedback



#### 6.5 Electrical Characteristics

at  $T_A = 25$ °C,  $V_{SENSE} = V_{IN+} - V_{IN-} = 10$  mV,  $V_S = 5$  V,  $V_{IN+} = 12$  V, and CMPREF = 2 V (unless otherwise noted)

|                      | PARAMETER                                                                 | $V_S = 5 \text{ V}, V_{IN+} = 12 \text{ V}, \text{ and CMPREF} = 2$ TEST CONDITIONS | MIN | TYP                       | MAX                      | UNIT   |
|----------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|---------------------------|--------------------------|--------|
| INPUT                |                                                                           |                                                                                     |     |                           |                          |        |
| CMRR                 | Common-mode rejection ratio, RTI <sup>(1)</sup>                           | V <sub>IN+</sub> = 0 V to 26 V, T <sub>A</sub> = -40°C to +125°C                    | 84  | 100                       |                          | dB     |
|                      |                                                                           | V <sub>IN+</sub> = 12 V, V <sub>IN-</sub> = 12 V                                    |     | ±100                      | ±500                     |        |
| V <sub>os</sub>      | Offset voltage, RTI <sup>(1)</sup>                                        | $V_{IN+} = 0 \text{ V}, V_{IN-} = 0 \text{ V}$                                      |     | ±25                       | ±150                     | μV     |
| dV <sub>OS</sub> /dT | Offset voltage drift, RTI <sup>(1)</sup>                                  | T <sub>A</sub> = -40°C to +125°C                                                    |     | 0.1                       | 1                        | μV/°C  |
| PSRR                 | Power-supply rejection ratio                                              | V <sub>S</sub> = 2.7 V to 5.5 V, T <sub>A</sub> = -40°C to +125°C                   |     | ±8                        | ±40                      | μV/V   |
| l <sub>B</sub>       | Input bias current                                                        | V <sub>SENSE</sub> = 0 mV, I <sub>B+</sub> , I <sub>B-</sub>                        |     | 80                        |                          | μA     |
| los                  | Input offset current                                                      | V <sub>SENSE</sub> = 0 mV                                                           |     | ±0.05                     |                          | μA     |
| OUTPUT               | 10p at 21022                                                              | - SENSE - T                                                                         |     |                           |                          | F      |
|                      |                                                                           | INA381A1-Q1                                                                         |     | 20                        |                          |        |
|                      |                                                                           | INA381A2-Q1                                                                         |     | 50                        |                          |        |
| G                    | Gain                                                                      | INA381A3-Q1                                                                         |     | 100                       |                          | V/V    |
|                      |                                                                           | INA381A4-Q1                                                                         |     | 200                       |                          |        |
| E <sub>G</sub>       | Gain error                                                                | VOUT = 0.5 V to V <sub>S</sub> – 0.5 V                                              |     | ±0.1%                     | ±1%                      |        |
| -G                   |                                                                           | -                                                                                   |     | 1.5                       | 20                       | nnm/°( |
|                      | Gain error drift                                                          | $T_A = -40$ °C to +125°C<br>$V_{OUT} = 0.5$ V to $V_S - 0.5$ V                      |     | ±0.01%                    | 20                       | ppm/°C |
|                      | Nonlinearity error                                                        |                                                                                     |     |                           |                          | "r     |
| (OLTA OF             | Maximum capacitive load                                                   | No sustained oscillation                                                            |     | 1                         |                          | nF     |
| VOLIAGE              | E OUTPUT                                                                  | D = 40 k0 to OND T = 40°C to 1405°C                                                 | 1 , | , , , , , ,               | \/ 0.05                  |        |
|                      | Swing to V <sub>S</sub> power-supply rail                                 | $R_L$ = 10 kΩ to GND, $T_A$ = -40°C to +125°C                                       | \   | / <sub>S</sub> – 0.02     | V <sub>S</sub> – 0.05    | V      |
|                      | Swing to GND <sup>(2)</sup>                                               | $R_L$ = 10 k $\Omega$ to GND, $T_A$ = –40°C to +125°C                               |     | V <sub>GND</sub> + 0.0005 | V <sub>GND</sub> + 0.005 | V      |
| REQUE                | NCY RESPONSE                                                              |                                                                                     |     |                           |                          |        |
|                      |                                                                           | INA381A1-Q1                                                                         |     | 350                       |                          |        |
| D14/                 | B 1 : W                                                                   | INA381A2-Q1                                                                         |     | 210                       |                          |        |
| BW                   | Bandwidth                                                                 | INA381A3-Q1                                                                         |     | 150                       |                          | kHz    |
|                      |                                                                           | INA381A4-Q1                                                                         |     | 105                       |                          |        |
| SR                   | Slew rate                                                                 |                                                                                     |     | 2                         |                          | V/µs   |
| NOISE                |                                                                           |                                                                                     |     |                           |                          |        |
|                      | Voltage noise density                                                     |                                                                                     |     | 40                        |                          | nV/√ H |
| COMPAR               | ATOR                                                                      |                                                                                     |     |                           |                          |        |
|                      | Propagation delay time, comparator only                                   | CMPIN Input overdrive = 20 mV                                                       |     | 0.4                       | 1                        |        |
|                      | Large-signal propagation delay, comparator only                           | CMPIN step = 0.5 V to 4.5, V <sub>CMPREF</sub> = 4 V                                |     | 0.4                       | 2                        |        |
| t <sub>p</sub>       | Small signal total alert propogation delay, comparator and amplifier      | Input overdrive = 1 mV                                                              |     | 2                         | 5                        | μs     |
|                      | Slew rate limited total alert propagation delay, comparator and amplifier | V <sub>OUT</sub> = 0.5 V to 4.5, V <sub>CMPREF</sub> = 4 V                          |     | 3                         | 10                       |        |
| /os                  | Comparator offset voltage                                                 |                                                                                     |     | ±1                        | ±5                       | mV     |
| HYS                  | Hysteresis                                                                |                                                                                     |     | 50                        |                          | mV     |
| / <sub>IH</sub>      | High-level input voltage                                                  |                                                                                     | 1.4 |                           | 6                        | V      |
| / <sub>IL</sub>      | Low-level input voltage                                                   |                                                                                     | 0   |                           | 0.4                      | V      |
| V <sub>OL</sub>      | Alert low-level output voltage                                            | I <sub>OL</sub> = 3 mA                                                              |     | 70                        | 300                      | mV     |
|                      | ALERT pin leakage input current                                           | V <sub>OH</sub> = 3.3 V                                                             |     | 0.1                       | 1                        | μA     |
|                      | Digital leakage input current                                             | $0 \le V_{IN} \le V_{S}$                                                            |     | 1                         |                          | μA     |
| POWERS               | SUPPLY                                                                    |                                                                                     |     |                           |                          |        |
|                      |                                                                           | V <sub>SENSE</sub> = 10 mV, T <sub>A</sub> = +25°C                                  |     | 250                       | 350                      |        |
| Q                    | Quiescent current                                                         | T <sub>A</sub> = -40°C to +125°C                                                    |     |                           | 450                      | μA     |
|                      | 1                                                                         |                                                                                     |     |                           |                          |        |

<sup>(1)</sup> RTI = referred-to-input.

<sup>(2)</sup> Swing specifications are tested with an overdriven input condition.



### **6.6 Typical Characteristics**

at  $T_A = 25$ °C,  $V_S = 5$  V,  $V_{IN+} = 12$  V, and alert pullup resistor = 10 k $\Omega$  (unless otherwise noted)



**Distribution (INA381A1-Q1)** 











Figure 6-19. Output Voltage Swing vs. Output Current



Supply voltage – 5 v

Figure 6-20. Input Bias Current vs. Common-Mode Voltage



Figure 6-21. Input Bias Current vs. Common-Mode



Figure 6-22. Input Bias Current vs. Temperature



Figure 6-23. Quiescent Current vs. Temperature



Figure 6-24. Quiescent Current vs. Common-Mode Voltage













### 7 Detailed Description

#### 7.1 Overview

The INA381-Q1 is a zero-drift topology, current-sensing amplifier with an integrated comparator that can be used in both low-side and high-side current-sensing and protection applications. This specially designed, current-sensing amplifier accurately measures voltages developed across current-sensing resistors (also known as *current-shunt resistors*) on common-mode voltages that far exceed the supply voltage powering the device. Current can be measured on input voltage rails as high as 26 V, and the device can be powered from supply voltages as low as 2.7 V. The device can also withstand the full 26-V common-mode voltage at the input pins when the supply voltage is removed without causing damage.

The zero-drift topology enables high-precision measurements with maximum input offset voltages as low as 150  $\mu$ V, and a temperature contribution of only 1  $\mu$ V/°C over the full temperature range of –40°C to +125°C. The low total offset voltage of the INA381-Q1 enables the use of smaller current-sense resistor values, and allows for more efficient system operation without sacrificing measurement accuracy due to the smaller input signal.

The device uses a reference input that simplifies setting the corresponding current threshold level to use for out-of-range comparison. Combining the precision measurement of the current-sense amplifier and the onboard comparator enables an all-in-one overcurrent detection device. This combination creates a highly-accurate design that quickly detects out-of-range conditions, and allows the system to take corrective actions to prevent potential component or system-wide damage.

### 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Wide Input Common-Mode Voltage Range

The INA381-Q1 supports input common-mode voltages from -0.2 V to +26 V. As a result of the internal topology, the common-mode range is not restricted by the power-supply voltage (V<sub>S</sub>) as long as V<sub>S</sub> stays within the operational range of 2.7 V to 5.5 V. As Figure 7-1 shows, the ability to operate with common-mode voltages greater or less than V<sub>S</sub> allows the INA381-Q1 to be used in high-side, as well as low-side, current-sensing applications.



Figure 7-1. High-Side and Low-Side Current Sensing

#### 7.3.2 Precise Low-Side Current Sensing

When used in low-side current-sensing applications, the offset voltage of the INA381-Q1 is less than 150  $\mu$ V. The low offset performance of the device has several benefits. First, the low offset allows the device to be used in applications that must measure current over a wide dynamic range. In this case, the low offset voltage improves accuracy when the sense currents are on the low end of the measurement range. Another advantage of low offset voltage is the ability to sense lower voltage drops across the sense resistor accurately, thus allowing for a lower-value shunt resistor. Lower-value shunt resistors reduce power loss in the current-sense circuit, and help improve the power efficiency of the end application.

The gain error of the INA381-Q1 is specified to be within 1% of the actual value. As the sensed voltage becomes much larger than the offset voltage, this gain error becomes the dominant source of error in the current-sense measurement.

#### 7.3.3 High Bandwidth and Slew Rate

The INA381-Q1 supports small-signal bandwidths as high as 350 kHz, and large-signal slew rates of 2 V/µs. The ability to detect rapid changes in the sensed current, as well as the ability to quickly slew the output, makes the INA381-Q1 a good choice for applications that require a quick response to input current changes. One application that requires high bandwidth and slew rate is low-side motor control, where the ability to follow rapid changing current in the motor allows for more accurate control over a wider operating range. Another application that requires higher bandwidth and slew rates is system fault detection. The integrated comparator within the INA381-Q1 is designed to quickly detect when the sense current is out-of-range, and provide a digital output on the ALERT pin for quicker and faster responses.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 7.3.4 Alert Output

The  $\overline{\text{ALERT}}$  pin is an active-low, open-drain output pulls low when the input conditions are out-of-range. This open-drain output pin is recommended to include a 10-k $\Omega$  pullup resistor to the supply voltage. This open-drain pin can be pulled up to a voltage beyond the supply voltage, V<sub>S</sub>, but must not exceed 5.5 V.

Figure 7-2 shows the alert output response of the internal comparator. When the output voltage of the amplifier is less than the reference voltage set on CMPREF, the comparator output is in the default high state. When the amplifier output voltage exceeds the reference voltage set at the CMPREF pin, the comparator output becomes active and pulls low. This active low output indicates that the measured signal at the amplifier input has exceeded the programmed threshold level, indicating an overcurrent or out-of-range condition has occurred. See the *Alert Modes* section for more information about how to set the alert output behavior.



Figure 7-2. Overcurrent Alert Response

#### 7.3.5 Adjustable Overcurrent Threshold

The VOUT voltage is the amplified voltage developed across the current-sensing resistor. The signal developed at the VOUT pin is the input voltage across the IN+ and IN- pins multiplied by the gain of the amplifier. The INA381-Q1 has four gain options, as shown in Figure 7-3: 20 V/V, 50 V/V, 100 V/V, and 200 V/V. If additional hysteresis is not required, directly connect the VOUT pin to the CMPIN pin.



Figure 7-3. Resistor Divider Voltage

The device determines if an overcurrent event is present by comparing the voltage on the CMPIN pin to the corresponding signal developed at the CMPREF pin. The threshold voltage for the CMPREF pin can be set with a resistive divider, or by connecting an external voltage source (such as a reference generator device). Figure 7-4 depicts the REF3140 used as an external reference source.



Figure 7-4. External Reference Voltage

## 7.3.6 Comparator Hysteresis

The onboard comparator in the INA381-Q1 is designed to reduce the possibility of oscillations in the alert output when the measured signal level is near the overlimit threshold level as a result of noise. When the voltage  $(V_{CMPIN})$  exceeds the voltage developed at the CMPREF pin, the  $\overline{ALERT}$  pin asserts and pulls low. The output voltage must drop to less than the CMPREF pin threshold voltage, as shown in Figure 7-5, by the hysteresis level of 50 mV so that the  $\overline{ALERT}$  pin deasserts and returns to the nominal high state. The INA381-Q1 is designed with a hysteresis of 50 mV.



Figure 7-5. Typical Comparator Hysteresis

#### 7.4 Device Functional Modes

#### 7.4.1 Alert Modes

The device has two output operating modes, transparent and latched, that are selected based on the RESET pin setting. These modes change how the ALERT pin responds after an alert when the overcurrent condition is removed.

#### 7.4.1.1 Transparent Output Mode

The device is set to transparent mode when the RESET pin is pulled low, allowing the output alert state to change and follow the input signal with respect to the programmed alert threshold. For example, when the differential input signal exceeds the alert threshold, the alert output pin is pulled low. When the differential input signal drops to less than the alert threshold, the output returns to the default high-output state. A common implementation using the device in transparent mode is to connect the ALERT pin to a hardware interrupt input on a microcontroller. When an overcurrent condition is detected and the ALERT pin is pulled low, the controller interrupt pin detects the output state change and begins making changes to the system operation required to address the overcurrent condition. Under this configuration, the ALERT pin high-to-low transition is captured by the microcontroller, and the output returns to the default high state when the overcurrent event is removed.

### 7.4.1.2 Latch Output Mode

Some applications cannot continuously monitor the state of the output  $\overline{ALERT}$  pin to detect an overcurrent condition, as described in the *Transparent Output Mode* section. A typical example of this type of application is a system that only periodically polls the  $\overline{ALERT}$  pin state to determine if the system is functioning correctly. If the device is set to transparent mode in this type of application, the state change of the  $\overline{ALERT}$  pin can be missed when  $\overline{ALERT}$  is pulled low if the out-of-range condition does not appear during one of these periodic polling events. Latch output mode is specifically intended to accommodate these applications.

As shown in Table 7-1, the device is placed into the corresponding output mode based on the signal connected to RESET. The difference between latch mode and transparent mode is how the alert output responds when an overcurrent event ends. In transparent mode (RESET = low), when the differential input signal drops below the limit threshold level after the ALERT pin asserts because of an overcurrent event, the state of the ALERT pin returns to the default high setting to indicate that the overcurrent event is complete.

**Table 7-1. Output Mode Settings** 

| OUTPUT MODE | RESET PIN SETTING |
|-------------|-------------------|
|             |                   |
| Transparent | RESET = low       |
| Latch       | RESET = high      |

In latch mode (RESET = high), when an overlimit condition is detected and the  $\overline{ALERT}$  pin is pulled low, the  $\overline{ALERT}$  pin does not return to the default high state when the differential input signal drops to less than the alert threshold level. To clear the alert, the RESET pin must be pulled low for at least 100 ns. If the differential input signal is less than the alert threshold, pull the RESET pin low to return  $\overline{ALERT}$  to the default high level. If the input signal exceeds the threshold limit when the RESET pin is pulled low, the  $\overline{ALERT}$  pin remains low. When the alert condition is detected by the system controller, set the RESET pin back to high to place the device back in latch mode.

Figure 7-6 shows the latch and transparent modes. In Figure 7-6, when  $V_{IN}$  drops to less than the  $V_{LIMIT}$  threshold for the first time, the RESET pin pulls high. With the RESET pin pulled high, the device is set to latch mode so that the alert output state does not return high when the input signal drops to less than the  $V_{LIMIT}$  threshold. Only when the RESET pin is pulled low does the  $\overline{ALERT}$  pin return to the default high level, thus indicating that the input signal is below the limit threshold. When the input signal drops to less than the limit threshold for the second time, the RESET pin is already pulled low. The device is set to transparent mode at this point, and the  $\overline{ALERT}$  pin is pulled back high when the input signal drops below the alert threshold.



Figure 7-6. Transparent Mode vs. Latch Mode



### 8 Applications and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The INA381-Q1 is designed to enable easy configuration for detecting overcurrent conditions in an application. This device is individually targeted towards unidirectional overcurrent detection of a single threshold. However, this device can also be paired with additional devices and circuitry to create more complex monitoring functional blocks.

### 8.1.1 Select a Current-Sensing Resistor

The device measures the differential voltage developed across a resistor when current flows through the component to determine if the current being monitored exceeds a defined limit. This resistor is commonly referred to as a *current-sensing resistor* or a *current-shunt resistor*, with each term commonly used interchangeably. The flexible design of the device allows for measuring a wide differential input signal range across this current-sensing resistor.

Selecting the value of this current-sensing resistor is based primarily on two factors: the required accuracy of the current measurement and the allowable power dissipation across the current-sensing resistor. Larger voltages developed across this resistor allow for more accurate measurements to be made. Amplifiers have fixed internal errors that are largely dominated by the inherent input offset voltage. When the input signal decreases, these fixed internal amplifier errors become a larger portion of the measurement and increase the uncertainty in the measurement accuracy. When the input signal increases, the measurement uncertainty is reduced because the fixed errors are a smaller percentage of the signal being measured. Therefore, the use of larger-value, current-sensing resistors inherently improves measurement accuracy.

However, a system design trade-off must be evaluated through use of larger input signals for improving the measurement accuracy. Increasing the current-sense resistor value results in increased power dissipation across the current-sensing resistor. Increasing the value of the current-shunt resistor increases the differential voltage developed across the resistor when current passes through the component. This increase in voltage across the resistor increases the power that the resistor must be able to dissipate. Decreasing the value of the current-shunt resistor value reduces the power dissipation requirements of the resistor, but increases the measurement errors resulting from the decreased input signal. Selecting the optimal value for the shunt resistor requires factoring both the accuracy requirement for the specific application and the allowable power dissipation of this component.

An increasing number of very low ohmic-value resistors are becoming more widely available with values reaching down as low as 1 m $\Omega$  or lower with power dissipations of up to 5 W that enable large currents to be accurately monitored with sensing resistors.

Copyright © 2021 Texas Instruments Incorporated

### 8.1.1.1 Select a Current-Sensing Resistor: Example

In this example, the trade-offs involved in selecting a current-sensing resistor are discussed. This example requires 5% accuracy for detecting a 10-A overcurrent event under  $20~\mu s$  where only 250~mW is allowable for the dissipation across the current-sensing resistor at the full-scale current level. Although the maximum power dissipation is defined as 250~mW, a lower dissipation is preferred to improve system efficiency. Given the total error budget of 5%, the INA381-Q1 total error is less than 1%. The INA381-Q1 is well suited for this application because up to 1% of error is available to be attributed to the measurement error of the device under these conditions.

As shown in Table 8-1, the maximum value calculated for the current-sensing resistor with these requirements is 2.5 m $\Omega$ . Although this value satisfies the maximum power dissipation requirement of 250 mW, headroom is available from the 2.5% maximum total overcurrent detection error to reduce the value of the current-sensing resistor and reduce the power dissipation further. Selecting a 1.5-m $\Omega$ , current-sensing resistor value offers a good tradeoff for reducing the power dissipation in this scenario by approximately 40% and still remaining within the accuracy region.

Table 8-1. Calculating the Current-Sensing Resistor (R<sub>SENSE</sub>)

|                        | PARAMETER                              | EQUATION                                                              | VALUE | UNIT |
|------------------------|----------------------------------------|-----------------------------------------------------------------------|-------|------|
| I <sub>MAX</sub>       | Maximum current                        |                                                                       | 10    | Α    |
| P <sub>D_MAX</sub>     | Maximum allowable power dissipation    |                                                                       | 250   | mW   |
| R <sub>SENSE_MAX</sub> | Maximum allowable R <sub>SENSE</sub>   | P <sub>D_MAX</sub> / I <sub>MAX</sub> <sup>2</sup>                    | 2.5   | mΩ   |
| V <sub>OS</sub>        | Offset voltage, V <sub>CM</sub> = 12 V |                                                                       | 500   | μV   |
| V <sub>OS_ERROR</sub>  | Initial offset voltage error           | (V <sub>OS</sub> / (R <sub>SENSE_MAX</sub> × I <sub>MAX</sub> ) × 100 | 2%    |      |
| E <sub>G</sub>         | Gain error                             |                                                                       | 1%    |      |
| ERROR <sub>TOTAL</sub> | Total measurement error                | $\sqrt{(V_{OS\_ERROR}^2 + E_G^2)}$                                    | 2.23% |      |
|                        | Allowable current threshold accuracy   |                                                                       | 5%    |      |
| t <sub>p</sub>         | Total system overcurrent response time |                                                                       | 10    | μs   |
|                        | Allowable overcurrent response         |                                                                       | 20    | μs   |

Product Folder Links: INA381-Q1

#### 8.1.2 Increase Comparator Hysteresis

The onboard comparator of the device is designed with a hysteresis of 50 mV. The INA381-Q1 is designed for the user to change the hysteresis from a preset value of 50 mV by connecting an external resistor between VOUT and CMPIN. Figure 8-1 shows a detailed block diagram of adding additional hysteresis.



Figure 8-1. Increase Hysteresis to the Comparator

The default hysteresis is 50 mV. Internal to the comparator, the INA381-Q1 has a current source of 4  $\mu$ A in series with 12.5 k $\Omega$ . The internal current source and hysteresis of the comparator is set by the internal hysteresis control circuit that is enabled only after  $\overline{ALERT}$  is asserted low.  $\overline{ALERT}$  is asserted low during an overcurrent condition when the voltage on VOUT exceeds the threshold set on the CMPREF pin. The internal 4- $\mu$ A hysteresis circuits are triggered only after  $\overline{ALERT}$  is asserted low.

To increase hysteresis to greater than the default 50 mV, the R<sub>HYS</sub> resistor must be connected between the VOUT and CMPIN pins. Equation 1 describes the internal configuration to set the external hysteresis resistor.

$$R_{HYS} = \frac{V_{HYS} - \left(4 \mu A \times 12500 \Omega\right)}{4 \mu A} \tag{1}$$

#### where

- V<sub>HYS</sub> is the desired hysteresis voltage
- R<sub>HYS</sub> is the external resistor on the input of the CMPIN pin

Table 8-2 lists the external resistors required at the input of the CMPIN pin to set the hysteresis.

**HYSTERESIS VOLTAGE EXTERNAL RESISTOR AT THE CMPIN PIN** 50 mV 0 Ω 75 mV  $6.25~k\Omega$ 100 mV  $12.5 \text{ k}\Omega$ 18.75 kΩ 125 mV 150 mV 25 kΩ 200 mV 37.5 kΩ 250 mV  $50 \text{ k}\Omega$ 300 mV  $62.5 \text{ k}\Omega$ 

**Table 8-2. Hysteresis Resistor Selection** 



#### 8.1.3 Operation With Common-Mode Transients Greater Than 26 V

With a small amount of additional circuitry, the INA381-Q1 can be used in circuits subject to transients greater than 26 V. Use only Zener diodes or Zener-type transient absorbers (sometimes referred to as transorbs)—any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors as shown in Figure 8-2 as a working impedance for the Zener diode. Keep these resistors as small as possible; most often approximately 10  $\Omega$ . Larger values can be used with an effect on gain that is discussed in the transients section. This circuit limits only short-term transients and, therefore, many applications are satisfied with a transients and tr



Figure 8-2. Transient Protection

In the event that low-power Zener diodes do not have sufficient transient absorption capability, use a higher-power transorb. Figure 8-2 shows that the most package-efficient solution involves using a single transorb and back-to-back diodes between the device inputs. The most space-efficient solutions are dual, series-connected diodes in a single SOT-523 or SOD-523 package. In either of the examples provided in Figure 8-2 and Figure 8-3, the total board area required by the INA381-Q1 with all protective components is less than that of an SOIC-8 package, and only slightly greater than that of a VSSOP-8 package.



Figure 8-3. Transient Protection Using a Single Transorb and Input Clamps

Submit Document Feedback



#### 8.1.4 Input Filtering

If the INA381-Q1 output is connected to a high-impedance input, the device output is the best location to filter, using a simple RC network from VOUT to GND. Filtering at the output attenuates high-frequency disturbances in the common-mode voltage, differential input signal, and INA381-Q1 power-supply voltage. If filtering at the output is not possible, or if only the differential input signal needs filtering, a filter can be applied at the input pins of the device.

External filtering helps reduce the amount of noise that reaches the comparator, and thereby reduces the likelihood of a false alert. The tradeoff to adding this noise filter is that the alert response time is increased because both the input signal and noise are filtered. Figure 8-4 shows the implementation of an input filter for the device.



Figure 8-4. Input Filter

The addition of external series resistance creates an additional error in the measurement; therefore, the value of these series resistors must be kept to 10  $\Omega$  (or less, if possible) to reduce impact to accuracy. As shown in Figure 8-4, the internal bias network present at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins. If additional external series filter resistors are added to the circuit, the mismatch in bias currents results in a mismatch of voltage drops across the filter resistors. This mismatch creates a differential error voltage that subtracts from the voltage developed across the shunt resistor. This error results in a voltage at the device input pins that is different than the voltage developed across the shunt resistor. Without the additional series resistance, the mismatch in input bias currents has negligible effect on device operation. Equation 2 is used to calculate the gain error factor that is used with Equation 3 to calculate the percentage gain error when using external filter resistors.

Equation 2 shows that the amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based both on the external series resistance ( $R_F$ ) value as well as internal input resistor  $R_{INT}$ . The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. Use Equation 2 to calculate the expected deviation from the shunt voltage to what is measured at the device input pins:

Gain Error Factor = 
$$\frac{1250 \times R_{INT}}{(1250 \times R_F) + (1250 \times R_{INT}) + (R_F \times R_{INT})}$$
(2)

#### where:

- R<sub>INT</sub> is the internal input resistor
- · R<sub>F</sub> is the external series resistance

The adjustment factor from Equation 2 including the device internal input resistance shown in Table 8-3 varies with each gain version. Table 8-4 lists each individual device gain error factor.

 PRODUCT
 GAIN
 R<sub>INT</sub> (kΩ)

 INA381A1-Q1
 20
 25

 INA381A2-Q1
 50
 10

 INA381A3-Q1
 100
 5

 INA381A4-Q1
 200
 2.5

Table 8-3. Input Resistance

**Table 8-4. Device Gain Error Factor** 

| PRODUCT     | SIMPLIFIED GAIN ERROR FACTOR             |
|-------------|------------------------------------------|
| INA381A1-Q1 | $\frac{25000}{(21\times R_F) + 25000}$   |
| INA381A2-Q1 | $\frac{10000}{(9 \times R_{F}) + 10000}$ |
| INA381A3-Q1 | $\frac{1000}{R_F + 1000}$                |
| INA381A4-Q1 | $\frac{2500}{(3 \times R_{F}) + 2500}$   |

Use Equation 3 to then calculate the gain error that can be expected from the addition of the external series resistors:

Gain Error (%) = 
$$100 - (100 \times \text{Gain Error Factor})$$
 (3)

For example, using an INA381A2-Q1 and the corresponding gain error equation from Table 8-4, a series resistance of 10  $\Omega$  results in a gain error factor of 0.991. The corresponding gain error is then calculated using Equation 3, resulting in an additional gain error of approximately 0.89% solely because of the external 10- $\Omega$  series resistors.



### **8.2 Typical Applications**

### **8.2.1 Bidirectional Window Comparator**



Figure 8-5. Bidirectional Window Comparator

### 8.2.1.1 Design Requirements

Table 8-5 lists the parameters for a design example of a high-side INA381-Q1 measuring in the forward direction, and one low-side INA381-Q1 measuring in the reverse direction. This example designs for maximum accuracy and also uses the alert function of both devices.

Table 8-5. Design Parameters

| DESIGN PARAMETER        | EXAMPLE VALUE |
|-------------------------|---------------|
| R <sub>SENSE</sub>      | 12 mΩ         |
| Power-supply voltage    | 5 V           |
| Common-mode voltage     | 20 V          |
| Maximum sense current   | 20 A          |
| Small-signal bandwidth  | > 120 kHz     |
| Alert current threshold | 19 A          |

#### 8.2.1.2 Detailed Design Procedure

Although the device is only able to measure current through a current-sensing resistor flowing in one direction, a second INA381-Q1 can be used to create a bidirectional monitor. With the input pins of a second device reversed across the same current-sensing resistor, the second device is now able to detect current flowing in the other direction relative to the first device; see Figure 8-5. The outputs of each device connect to an AND gate to detect if either of the limit threshold levels are exceeded. As shown in Table 8-6, the output of the AND gate is high if neither overcurrent limit thresholds are exceeded. A low output state of the AND gate indicates that the positive overcurrent limit or the negative overcurrent limit has been exceeded.

**Table 8-6. Bidirectional Overcurrent Output Status** 

| OCP STATUS | OUTPUT |
|------------|--------|
| OCP+       | 0      |
| OCP-       | 0      |
| No OCP     | 1      |

In this scenario, the maximum current expected through the shunt resistor is 20 A in either the forward or reverse direction. Maximum accuracy is desired; therefore, the shunt resistor is maximized by taking the maximum output swing divided by the smallest gain and divided by the maximum current. The design parameters used in Table 8-5 yield a shunt value of 12.3 m $\Omega$ . The closest standard 1% and 0.1% device is 12 m $\Omega$ , and this value is used by both INA381-Q1 devices.

Because corrective action must be taken when the current exceeds  $\pm 19$  A, the comparators require a value of 4.56 V (19 A × 0.012  $\Omega$  × 20 V/V). In this instance, a voltage divider consisting of two 4.53-k $\Omega$  resistors (R1 and R3) and two 5-k $\Omega$  resistors (R2 and R4) off the 5-V rail supply a voltage close to this value. To be certain that both device alert functions can trigger a single GPIO pin on a microcontroller, both comparator outputs feed into an AND gate.

#### 8.2.1.3 Application Curve



Figure 8-6. Bidirectional Operation

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 8.2.2 Solenoid Low-Side Current Sensing



Figure 8-7. Solenoid Low-Side Current-Sensing

#### 8.2.2.1 Design Requirements

Table 8-7 lists the parameters of an application design using the INA381-Q1 and ALERT functionality to create a low-side current-sense amplifier with less than a 20-µs system shutdown.

**DESIGN PARAMETERS EXAMPLE VALUE** 5 V Power-supply voltage Low-side current sensing  $V_{CM} = 0 V$ Mode of operation Unidirectional Maximum current sense threshold 4.0 A ALERT response time < 20 µs ALERT pin mode **Transparent** R<sub>SENSE</sub> resistor  $5~\text{m}\Omega$ 200 V/V Gain option

Table 8-7. Design Parameters

#### 8.2.2.2 Detailed Design Procedure

The INA381-Q1 can measure current across a shunt resistor with common-mode voltage ranges from -0.3 V to +26 V. The INA381-Q1 is capable of measuring low-side current sensing allowing enough margin below ground to accurately measure current through the load. One common application for low-side current sensing is a solenoid control application. As described in Figure 8-7, a typical high-voltage solenoid application consists of a high-voltage NMOS transistor, a low-ohmic shunt resistor connected to the source of the NMOS transistor, and a solenoid. A solenoid is often used for applications that control a relay that triggers an on-off state. As



current flows through the solenoid, the current flowing through the copper windings generate a magnetic field around the iron that can be used to open or close a relay. Industrial valves, electromechanical relays, and PLC control relays are often built of solenoids, and the driver circuitry for solenoids are designed discretely, as shown in Figure 8-7.

A microcontroller unit is often used to control the duty cycle of the NMOS switch to control the position of the solenoid. By controlling the duty cycle of the solenoid driver, the current flowing through the solenoid can be controlled, which in turn can be used to perform position control. However, for applications that need two states, on and off, a microcontroller can be expensive and overkill. If a solenoid is located remotely in specific application, the routing of the current-sense amplifier signal back to the microcontroller can create additional overhead and often increase the cost of the application. The INA381-Q1 has a built-in comparator that can be programmed to assert an ALERT when the CMPIN signal exceeds the CMPREF threshold signal. The ALERT signal can be used to feed the ALERT signal back to the gate driver circuitry of the NMOS, which can disable the NMOS switch to turn the circuit off to protect from damage. Effective impedance of a solenoid is an inductor in series with a resistance. If the solenoid is prone to damage, the inductor can lose inductance and behave as a shorted resistor. If not protected, high current can flow through the solenoid and damage the system, causing permanent failure. The INA381-Q1, with an ALERT pin that responds in as fast as 10 µs, can be directly connected to the NMOS driver to remove power from the solenoid in the event of an overcurrent condition. When the load current decreases to less than the safe operating limit, the ALERT clears and enables safe operation of the solenoid. This design example can be used as a guideline to implement the INA381-Q1 for a solenoid application.

Based on Equation 4, the design example for the CMPREF voltage is 4 V. The threshold voltage is set using simple resistor dividers R1 and R2. R1 is set with 2.5 k $\Omega$ , and R2 is set with 10 k $\Omega$ . This 4-V threshold is set at the CMPREF pin. When the current exceeds 4 A, voltage on VOUT exceeds 4 V, and the  $\overline{\text{ALERT}}$  pin asserts a low signal indicating a fault detection. The device is configured in transparent mode by connecting the RESET pin to ground. Because of this configuration, when the current signal falls below 4 A of current, the  $\overline{\text{ALERT}}$  pin is pulled high and resets the fault detection, maintaining safe operation of the solenoid. This example explains a methodology where a solenoid can be self-protected and triggered based on a set, safe-operating, current threshold.

In this application, 4 A and higher are considered overcurrent conditions and some corrective action must be taken to prevent the current from destroying the system. The INA381-Q1 offers corrective action through an  $\overline{\text{ALERT}}$  pin that can be tailored for a specific overcurrent condition through the CMPREF pin. To set the proper CMPREF value, a gain option and an R<sub>SENSE</sub> value must first be determined. This design example uses a gain of 200 V/V and an R<sub>SENSE</sub> value of 5 m $\Omega$ . CMPREF is calculated according to Equation 4 in this particular case. This value is calculated to be approximately 4 V. This value can be achieved through either a voltage divider or LDO. In this particular instance, the voltage divider was chosen.

CMPREF (V) = [Alert Threshold (A) × Shunt Resistor 
$$(\Omega) + V_{OS}(V)$$
] × Gain (4)

### 8.2.2.3 Application Curve



Figure 8-8. Low-Side Sensing Application Curve

# 9 Power Supply Recommendations

The device input circuitry accurately measures signals on common-mode voltages beyond the power-supply voltage,  $V_S$ . For example, the voltage applied to the VS+ power-supply pin can be 5 V, whereas the load power-supply voltage being monitored ( $V_{CM}$ ) can be as high as 26 V. The device can withstand the full -0.2-V to +26-V range at the input pins, regardless of whether the device has power applied or not.

Power-supply bypass capacitors are required for stability and must be placed as closely as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.1  $\mu$ F. Applications with noisy or high-impedance power supplies can require additional decoupling capacitors to reject power-supply noise.



### 10 Layout

## 10.1 Layout Guidelines

- Place the power-supply bypass capacitor as closely as possible to the supply and ground pins. The
  recommended value of this bypass capacitor is 0.1 μF. Add decoupling capacitance to compensate for noisy
  or high-impedance power supplies.
- Make sure that the thermal pad and GND are connected to a solid ground plane of the PCB.
- Pull up the open-drain output pin to the supply voltage rail through a 10-kΩ pullup resistor.

### 10.2 Layout Example



Figure 10-1. Recommended Layout for DGS Package



# 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, REF31xx 15-ppm/°C Maximum, 100-μA, SOT-23 Series Voltage Reference data sheet
- Texas Instruments, INA381EVM user's guide

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| INA381A1QDGSRQ1  | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 2206                 | Samples |
| INA381A2QDGSRQ1  | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 22P6                 | Samples |
| INA381A3QDGSRQ1  | ACTIVE | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 22Q6                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF INA381-Q1:

• Catalog: INA381

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Nov-2020

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA381A1QDGSRQ1 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA381A2QDGSRQ1 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA381A3QDGSRQ1 | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Nov-2020



\*All dimensions are nominal

| 7 til dillionolorio aro nominal |              |                 |      |      |             |            |             |  |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| INA381A1QDGSRQ1                 | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |  |
| INA381A2QDGSRQ1                 | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |  |
| INA381A3QDGSRQ1                 | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated