ZHCSHX6B - AUGUST 2017-REVISED JULY 2018 **THS3491** # THS3491 900MHz、500mA 高功率输出电流反馈放大器 ## 特性 - 带宽: - 900MHz ( $V_0 = 2V_{PP}, A_V = 5V/V$ ) - 320MHz $(V_0 = 10V_{PP}, A_V = 5V/V)$ - 压摆率: $8000V/\mu s$ ( $V_O = 20V_{PP}$ ) - 输入电压噪声: 1.7nV/√Hz - 双极电源范围: ±7V 至 ±16V - 单电源范围: 14V 至 32V - 输出摆幅: 28V<sub>PP</sub>(±16V 电源, 100Ω 负载) - 线性输出电流: ±420mA (典型值) - 16.8mA 修整后的电源电流(低温度系数) - HD2 和 HD3: 小于 -75dBc(50MHz, $V_0$ = 10V<sub>PP</sub>,100Ω 负载) - 上升和下降时间: 1.3ns (10V 阶跃) - 过冲: 1.5% (10V 阶跃, A<sub>V</sub> = 5V/V) - 电流限制和热关断保护 - 断电特性 #### 2 应用 - 高电压任意波形发生器 - 用于 LCD 测试仪的信号发生器 - 用于 LCR 表的输出驱动器 - 功率 FET 驱动器 - 高电容负载压电元件驱动器 - VDSL 线路驱动器 - 以引脚兼容的方式对 THS3095 (DDA) 进行升级 ## 典型的任意波形发生器输出驱动电路 ## 3 说明 THS3491 电流反馈放大器 (CFA) 可以为 需要 在从直 流到大于 100MHz 值(负载为 $100\Omega$ )的高输出功率 水平实现最低失真的应用提供更出色的性能。尽管该电 流反馈设计的额定增益为 5V/V, 但它能够在宽增益范 围内保持几乎恒定的带宽和失真。 8000V/us 的压摆率能够以低失真和 100MHz 的频率为 严苛的负载提供 10VPP 的输出。900MHz、小信号带 宽能够以 10V 阶跃以及小于 1.3ns 的上升和下降时间 提供小于 1.5% 的低过冲。大于 500mA 的峰值输出电 流驱动值能够以快速的信号驱动高电容负载。 通过使用 VQFN-16 (RGT) 封装,新设计能够从最低的 失真获益,而8引脚 HSOIC (DDA) 封装(具有 PowerPAD™) 可升级现有的 THS3091 或 THS3095 设计。与传统的 THS3091 或 THS3095 选项相 比, THS3491 的更低输出余量能够在相同的 ±15V 电 源下提供更大的输出摆幅。 ## 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|-----------|-----------------| | THS3491 | VQFN (16) | 3.00mm × 3.00mm | | 1000491 | HSOIC (8) | 4.89mm × 3.90mm | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 ## 谐波失真与频率间的关系 | $\neg$ | | |--------|----| | - | | | | ıж | | | | | | | , • | | | |---|-----------------------------------------------------------|-----|--------------------------------|------------------| | 1 | 特性1 | | 8.3 Feature Description | 23 | | 2 | 应用 1 | | 8.4 Device Functional Modes | 25 | | 3 | | 9 | Application and Implementation | <mark>2</mark> 8 | | 4 | 修订历史记录 | | 9.1 Application Information | 28 | | 5 | Device Comparison Table 4 | | 9.2 Typical Application | 3 <sup>2</sup> | | 6 | Pin Configuration and Functions 4 | 10 | | | | 7 | Specifications5 | 11 | Layout | 35 | | • | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | | | | 7.2 ESD Ratings | | 11.2 Layout Example | | | | 7.3 Recommended Operating Conditions | 12 | 器件和文档支持 | | | | 7.4 Thermal Information | | 12.1 文档支持 | 40 | | | 7.5 Electrical Characteristics: V <sub>S</sub> = ±15 V | | 12.2 接收文档更新通知 | 40 | | | 7.6 Electrical Characteristics: $V_S = \pm 7.5 \text{ V}$ | | 12.3 社区资源 | 40 | | | 7.7 Typical Characteristics: ±15 V | | 12.4 商标 | 40 | | | 7.8 Typical Characteristics: ±7.5 V | | 12.5 静电放电警告 | 40 | | 0 | ** | | 12.6 术语表 | | | 8 | Detailed Description | 13 | 机械、封装和可订购信息 | | | | 8.1 Overview | .0 | TOWN TAKEN TAKING | | | | 8.2 Functional Block Diagram 22 | | | | | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Revision A (March 2018) to Revision B ## Page | • | 已更改 典型的任意波形发生器输出驱动电路中的电阻值从 $49.9\Omega$ 更改为 $40.2\Omega$ | 1 | |---|---------------------------------------------------------------------------------------------------------------------------------|------| | • | 已更改 典型的任意波形发生器输出驱动电路中的电阻值从 24.9Ω 更改为 30Ω | 1 | | • | Changed " $T_A = 25$ °C" to " $T_A \approx 25$ °C" in <i>Electrical Characteristics</i> : $\pm 15\ V$ condition statement | 6 | | • | Changed "100% tested at 25°C" to "100% tested at ≈ 25°C" in the footnote of <i>Electrical Characteristics: ±15 V</i> | 6 | | • | Added "DDA package only" in Test Conditions column for "Vos" specification | 6 | | • | Added new Vos specifiction line for RGT package | 6 | | • | Added min/max values to "R <sub>FB_TRACE</sub> " specification | 7 | | • | Changed units from "pF $k\Omega$ " to " $k\Omega$ pF" and changed typical spec accordingly | 7 | | • | Added min/max values to "T <sub>J_SENSE</sub> 25°C value" specification | 8 | | • | Changed "T $_{J\_SENSE}$ temperature coefficient" specification's typical value from 3 mV/ $^{\circ}$ C to 3.2 mV/ $^{\circ}$ C | 8 | | • | Added min/max values to "T <sub>J_SENSE</sub> input impedance" specification | 8 | | • | Changed " $T_A = 25$ °C" to " $T_A \approx 25$ °C" in <i>Electrical Characteristics:</i> $\pm 7.5$ V condition statement | 9 | | • | Changed "100% tested at 25°C" to "100% tested at ≈ 25°C" in the footnote of <i>Electrical Characteristics: ±7.5 V</i> | 9 | | • | Added "DDA package only" in Test Conditions column for "Vos" specification | 9 | | • | Added new V <sub>OS</sub> specifiction line for RGT package | 9 | | • | Changed units from "pF $k\Omega$ " to " $k\Omega$ pF" and changed typical values accordingly | 9 | | • | Added min/max values to "T <sub>J_SENSE</sub> 25°C value" specification | . 10 | | • | Added min/max values to "T <sub>J_SENSE</sub> input impedance" specification | . 10 | | • | 已更改 "T <sub>A</sub> = 25°C" to "T <sub>A</sub> ≈ 25°C" in <i>Typical Characteristics: ±15 V</i> condition statement | . 11 | | • | 已更改 Z <sub>OL</sub> low frequency value from 160 dB to 138 dB in <i>Open-Loop Transimpedance Gain and Phase v</i> s | | | | Frequency | | | • | 已更改 Overdrive Recovery Time grid lines and added gain information | | | • | 已添加 T <sub>J_SENSE</sub> Voltage vs Ambient Temperature | | | • | 已更改 "T <sub>A</sub> = 25°C" to "T <sub>A</sub> ≈ 25°C" in <i>Typical Characteristics: ±7.5 V</i> condition statement | . 18 | | • | 己更改 Overdrive Recovery Time grid lines and added gain information | . 19 | # 修订历史记录 (接下页) | • | Corrected polarity of negative supply capacitor in Wideband Noninverting Gain Configuration (5 V/V) | 25 | |----------|----------------------------------------------------------------------------------------------------------------------|-----------| | • | Corrected negative supply capacitor polarity in Wideband Inverting Gain Configuration (5 V/V) | <u>26</u> | | • | 已添加 "R <sub>ISO</sub> " to "1 Ω" in <i>Driving a Large Capacitive Load Using an Output Series Isolation Resistor</i> | 28 | | • | 已添加 1-kΩ resistor to <i>Driving a Large Capacitive Load Using an Output Series Isolation Resistor</i> | 28 | | • | 已更改 supply values from ±15 V to ±7.5 V in Video Distribution Amplifier Application | 30 | | • | 已更改 $R_S2$ values from 100 $\Omega$ to 40.2 $\Omega$ in Load-Sharing Driver Application | 31 | | • | 已添加 30-Ω resistor to Load-Sharing Driver Application | 31 | | • | 已添加 text to Design Requirements and Detailed Design Procedure sections | 32 | | <u>•</u> | 已添加 Application Curves section | 33 | | Cł | hanges from Original (August 2017) to Revision A | Page | | • | 己更改 器件状态从"预告信息"更改为"生产数据" | 1 | # 5 Device Comparison Table | DEVICE | SUPPLY, V <sub>S</sub> (V) | SSBW,<br>A <sub>V</sub> = 5<br>(MHz) | MAXIMUM ICC<br>AT 25°C<br>(mA) | INPUT NOISE<br>V <sub>n_</sub><br>(nV/√Hz) | HD2/3,<br>10 V <sub>PP</sub> AT 50<br>MHz, G = 5 V/V<br>(dBc) | SLEW RATE (V/µs) | LINEAR<br>OUTPUT<br>CURRENT<br>(mA) | |---------|----------------------------|--------------------------------------|--------------------------------|--------------------------------------------|---------------------------------------------------------------|---------------------|-------------------------------------| | THS3491 | ±15 | 900 | 17.3 | 1.7 | <b>-76/-75</b> | 7100 <sup>(1)</sup> | ±420 | | THS3095 | ±15 | 190 | 9.5 | 1.6 | -40/-42 | 1200 <sup>(2)</sup> | ±250 | | THS3001 | ±15 | 350 | 9 | 1.6 | N/A | 1400 <sup>(3)</sup> | ±120 | | THS3061 | ±15 | 260 | 8.3 | 2.6 | N/A | 1060 <sup>(4)</sup> | ±140 | - (1) Slew rate from FPBW of 320 MHz, 10 $V_{PP}$ - (2) Slew rate from FPBW of 135 MHz, 4 V<sub>PP</sub> - (3) Slew rate from FPBW of 32 MHz, 20 $V_{PP}$ - (4) Slew rate from FPBW of 120 MHz, 4 V<sub>PP</sub> # 6 Pin Configuration and Functions #### DDA Package 8-Pin HSOIC With PowerPAD™ Top View NC - no internal connection #### RGT Package 16-Pin VQFN With Exposed Thermal Pad Top View NC - no internal connection #### **Pin Functions** | | PIN <sup>(1)</sup> | | TYPE (2) | DEGODIPTION | | | |----------------------|--------------------|-----------------|-------------|----------------------------------------------------------------------------------------------------------------------|--|--| | NAME HSOIC VQFN | | IYPE (-) | DESCRIPTION | | | | | FB | _ | 1 | 0 | Input side feedback pin | | | | GND | _ | 5 | GND | Ground, PD logic reference on the VQFN-16 (RGT) package | | | | NC | 5 | 2, 9, 12,<br>15 | _ | No connect (there is no internal connection). Recommended connection a heat spreading plane, typically GND. | | | | PD | 8 | 16 | 1 | Amplifier power down: low = amplifier disabled, high (default) = amplifier enabled | | | | REF | 1 | _ | 1 | PD logic reference on the SOIC-8 (DDA) package. Typically connected to GND. | | | | T <sub>J_SENSE</sub> | _ | 6 | 0 | Voltage proportional to die temperature | | | | VIN- | 2 | 3 | 1 | Inverting input | | | | VIN+ | 3 | 4 | 1 | Noninverting input | | | | VOUT | 6 | 10, 11 | 0 | Amplifier output | | | | -VS | 4 | 7, 8 | Р | Negative power supply | | | | +VS | 7 | 13, 14 | Р | Positive power supply | | | | Thermal pad | | | _ | Thermal pad. Electrically isolated from the device. Recommended connection to a heat spreading plane, typically GND. | | | - (1) Both packages include a backside thermal pad. The thermal pad can be connected to a heat spreading plane that can be at any voltage because the device die is electrically isolated from this metal plate. The thermal pad can also be unused (not connected to any heat spreading plane or voltage) giving higher thermal impedance. - (2) GND = ground, I = input, O = output, P = power # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-------------|------------------------------------------------------|---------------------------------------------|-----------------|------|------| | | Supply voltage, (+VS) – (–VS) | | 33 | V | | | Voltogo | Supply voltage turnon, turnoff max | | 1 | V/µs | | | Voltage | Input/output voltage range | (-VS) - 0.5 $(+VS) + 0.5$ | | V | | | | Differential input voltage | | ±0.5 | V | | | Current | Continuous input current (3) | | ±10 | | A | | Current | Continuous output current (3) | | | ±100 | mA | | | Junction temperature, T <sub>J</sub> <sup>(4)</sup> | Maximum | | 150 | | | Temperature | Junction temperature, 15 | Continuous operation, long-term reliability | | 125 | °C | | | Storage temperature, T <sub>stg</sub> <sup>(5)</sup> | | <del>-</del> 65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (3) Long-term continuous current for electro-migration limits. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |----|------------------------------|---------------------------------------------------------------------|-------|------| | Ι, | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | \/ | | | <sup>V</sup> (ESD) discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------------|---------------|-----|-----|-----|------| | (1)( ) ( )( ) | Supply voltage | Dual-supply | ±7 | ±15 | ±16 | \/ | | $(+V_{S}) - (-V_{S})$ | Supply voltage | Single-supply | 14 | 30 | 32 | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | | 85 | °C | ## 7.4 Thermal Information | | | THS | 3491 | | |----------------------|----------------------------------------------|-------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDA (HSOIC) | RGT (VQFN) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 44.5 | 49.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 66.8 | 55.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 19.2 | 23.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 6.4 | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 19.5 | 23.2 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.5 | 7.8 | °C/W | For more information about traditional and new thermalmetrics, see the Semiconductor and IC Package ThermalMetrics application report. <sup>(2)</sup> Stay below this dV/dT supply turnon and turnoff edge rate to make sure that the edge-triggered ESD absorption device across the supply pins remains open. Exceeding this supply edge rate may transiently show a short circuit across the supplies. <sup>(4)</sup> Thermal shutdown at approximately 160°C junction temperature and recovery at approximately 145°C. <sup>(5)</sup> See the MSL or reflow rating information provided with the material or see https://www.ti.com for the latest information. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.5 Electrical Characteristics: $V_s = \pm 15 \text{ V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(1)</sup> | |--------------------------------|------------------------------------------------|----------------------------------------------------------------------------------|------|-------------|-----|--------|------------------------------| | AC PERF | ORMANCE | | | · | | | | | SSBW | Small-signal bandwidth | V <sub>O</sub> = 2 V <sub>PP</sub> , < 0.5-dB peaking | | 900 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>O</sub> = 10 V <sub>PP</sub> , < 1-dB peaking | | 320 | | MHz | С | | | Bandwidth for 0.2-dB flatness | $V_O = 2 V_{PP}$ | | 350 | | MHz | С | | SR | Slew rate (20% – 80%) | $V_O = 20 V_{PP}$ | | 8000 | | V/µs | С | | | Overshoot and undershoot | $V_O = 10$ -V step (input $t_r/t_f = 1.0$ ns) | | 1.5% | | | С | | t <sub>r</sub> /t <sub>f</sub> | Rise and fall time | $V_O = 10$ -V step (input $t_r/t_f = 1.0$ ns) | | 1.3 | | ns | С | | t <sub>s</sub> | Settling time to 0.1% | $V_O = 10$ -V step (input $t_r/t_f = 1.0$ ns) | | 7 | | ns | С | | | | f = 20 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -78 | | | | | | | f = 50 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -76 | | | | | HD2 | | f = 70 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -68 | | | | | | Consend and an horse aris distantian | f = 100 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -60 | | -ID- | 0 | | HD2 | Second-order harmonic distortion | f = 20 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -75 | | dBc | С | | | | f = 50 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -65 | | | | | | | f = 70 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -61 | | | | | | | f = 100 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | <i>–</i> 51 | | | | | | | f = 20 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -81 | | | | | | | f = 50 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -75 | | | | | LIDO | Third-order harmonic distortion | f = 70 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -61 | | | | | | | f = 100 MHz, V <sub>O</sub> = 10 V <sub>PP</sub> | | -51 | | JD - | С | | HD3 | | f = 20 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -64 | | dBc | | | | | f = 50 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -55 | | | | | | | f = 70 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -48 | | | | | | | f = 100 MHz, V <sub>O</sub> = 20 V <sub>PP</sub> | | -47 | | | | | IMD2 | 2nd-order two-tone intermodulation distortion | f = 20 MHz, V <sub>O</sub> = 5 V <sub>PP</sub> per tone,<br>100-kHz tone spacing | | -79 | | dBc | С | | IMD3 | 3rd-order two-tone intermodulation distortion | f = 20 MHz, V <sub>O</sub> = 5 V <sub>PP</sub> per tone,<br>100-kHz tone spacing | | -68 | | dBc | С | | e <sub>n</sub> | Input-referred voltage noise | f ≥ 100 kHz | | 1.7 | | nV/√Hz | С | | i <sub>np</sub> | Noninverting, input-referred current noise | f ≥ 100 kHz | | 15 | | pA/√Hz | С | | i <sub>nn</sub> | Inverting, input-referred current noise | f ≥ 100 kHz | | 20 | | pA/√Hz | С | | Z <sub>OUT</sub> | Closed-loop output impedance | f = 50 MHz | | 1 | | Ω | С | | DC PERF | ORMANCE | | | | | | | | Z <sub>OL</sub> | Open-loop transimpedance gain | $V_O = \pm 10 \text{ V}, \text{ R}_{LOAD} = 500 \Omega$ | 5 | 8 | | ΜΩ | Α | | V | Input offset voltage | DDA package only | -2 | 1 | 2 | mV | Α | | Vos | input onset voitage | RGT package only | -2.5 | 1 | 2.5 | mV | А | | | Input offset voltage drift <sup>(2)</sup> | -40°C ≤ T <sub>J</sub> ≤ +125°C | | 3 | | μV/°C | В | | I <sub>B+</sub> | Noninverting input bias current <sup>(3)</sup> | | -7 | -2 | 7 | μA | Α | | | Noninverting input bias current drift (2) | -40°C ≤ T <sub>J</sub> ≤ +125°C | | -8 | | nA/°C | В | <sup>(1)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at ≈ 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(2)</sup> Input offset voltage drift and input bias current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range. <sup>(3)</sup> Current is considered positive out of the pin. # Electrical Characteristics: $V_S = \pm 15 \text{ V}$ (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(1)</sup> | |------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-----------|--------------|------------------------|------------------------------| | I <sub>B-</sub> | Inverting input bias current <sup>(3)</sup> | | -20 | <b>–7</b> | 20 | μA | Α | | | Inverting input bias current drift <sup>(2)</sup> | –40°C ≤ T <sub>J</sub> ≤ +125°C | | -116 | | nA/°C | В | | R <sub>FB_TRACE</sub> | Internal trace resistance to feedback pin | RGT only, pins 10 and 11 to pin 1 | 1.1 | 1.5 | 1.9 | Ω | А | | CMRR | Common-mode rejection ratio | f = DC | 69 | 75 | | dB | Α | | INPUT | | | | | | | | | HR <sub>IN</sub> | Headroom to either supply | CMRR > 60 dB | | 4.1 | 4.3 | V | Α | | Z <sub>IN+</sub> | Noninverting input impedance | Closed-loop measurement | | 50 1.2 | | $k\Omega \parallel pF$ | С | | Z <sub>IN-</sub> | Inverting input impedance | Open-loop measurement | 8 | 15 | 18 | Ω | В | | OUTPUT | | | | | | | | | HR <sub>OUT</sub> | Headroom to either supply | | 1.2 | 1.5 | 1.7 | V | Α | | Iout <sub>MAX</sub> | Maximum current output | $R_{LOAD}$ = 24 $\Omega$ , $V_O$ = ±12.67 $V$ , magnitude, both polarities | 480 | 520 | 550 | mA | А | | Iout <sub>LINEAR</sub> | Linear output current | $R_{LOAD} = 24 \Omega$ , $V_O = \pm 9.4 V$ , $Z_{OL} > 1 M\Omega$ , source and sink | 380 | 420 | | mA | Α | | lout <sub>PEAK</sub> | Peak output current in transition (transition peak at zero-crossing I <sub>OUT</sub> ) | $V_O$ = 0 V, $R_O$ < 0.5 $\Omega$ , magnitude, both polarities | 500 | 540 | | mA | В | | I <sub>SC</sub> | Output short-circuit current | $V_S = \pm 9 \text{ V}, V_O = \pm 6 \text{ V}, \text{ magnitude},$ both polarities | 550 | 620 | | mA | В | | Z <sub>OUT</sub> | DC output impedance | Closed-loop (±50 mA) | | 0.17 | | Ω | С | | POWER SUF | PLY | | | | | | | | ±V <sub>S</sub> | Bipolar-supply operating range | Bipolar balanced ±V | 7 | 15 | 16 | V | Α | | +V <sub>S</sub> | Single-supply operating range | | 14 | 30 | 32 | ٧ | В | | | | V <sub>S</sub> = ±15 V, No load | 16.1 | 16.7 | 17.3 | mA | Α | | $I_Q$ | Quiescent current | V <sub>S</sub> = ±16 V, No load | 16.2 | 16.8 | 17.4 | mA | Α | | | | V <sub>S</sub> = ±7 V, No load | 15.2 | 15.8 | 16.3 | mA | Α | | I <sub>Q</sub> TC | | $V_S = \pm 15 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C},$ No load | | 5 | | μΑ/°C | В | | PSRR+ | Positive power supply rejection ratio | +V <sub>S</sub> ± 1.5 V, -V <sub>S</sub> | 78 | 82 | | dB | Α | | PSRR- | Negative power supply rejection ratio | +V <sub>S</sub> , -V <sub>S</sub> ± 1.5 V | 77 | 80 | | dB | А | | POWER DO | WN | | | | | | Į. | | REF <sub>RANGE</sub> | REF pin voltage range | Do NOT float the REF pin. | -Vs | GND | +Vs - 5<br>V | V | А | | I <sub>REF_BIAS</sub> | REF pin bias current | REF = 0 V, $\overline{PD}$ = REF + 3 V, positive out of the pin. | 35 | 46 | 52 | μΑ | А | | V <sub>IL</sub> | Disable voltage threshold | REF = 0 V, guaranteed off below | | | 0.8 | V | Α | | V <sub>IH</sub> | Enable voltage threshold | REF = 0 V, guaranteed on above | 1.5 | | | V | Α | | PD LOW_BIAS | PD pin low input bias current | PD = REF = GND, positive out of the pin. | 17 | 21 | 25 | μΑ | Α | | PD<br>HIGH_BIAS | PD pin high input bias current | PD = REF + 3 V, REF = GND, positive out of the pin. | -1 | 0 | 1 | μΑ | А | | I <sub>Q_OFF_+VS</sub> | +Vs disabled supply current | | 650 | 780 | 880 | μA | Α | | I <sub>Q_OFFVS</sub> | -Vs disabled supply current | | 600 | 723 | 820 | μA | Α | | t <sub>ON</sub> | Turnon time delay | DC output to 90% of final value | | 50 | | ns | С | | t <sub>OFF</sub> | Turnoff time delay | DC output to 10% of final value | | 4 | | μs | С | | | EMPERATURE SENSE, T_SENSE ( | • | 1 | | | • | <u> </u> | # Electrical Characteristics: $V_S = \pm 15 \text{ V}$ (continued) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(1)</sup> | |-----------------------------------------------|--------------------------------------------------------|-------|------|------|-------|------------------------------| | T <sub>J_ SENSE</sub> 25°C value | Device disabled (22°C to 32°C ATE ambient temperature) | 0.915 | 1.06 | 1.15 | V | Α | | T <sub>J_ SENSE</sub> temperature coefficient | $T_J = 0$ °C to 125°C | | 3.2 | | mV/°C | В | | T <sub>J_ SENSE</sub> input impedance | Internally connected to REF pin | 32.4 | 35 | 38 | kΩ | Α | # 7.6 Electrical Characteristics: $V_S = \pm 7.5 \text{ V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(1)</sup> | |------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----------|----------|------------------------|------------------------------| | AC PERFOR | MANCE | | | | | | | | SSBW | Small-signal bandwidth | V <sub>O</sub> = 2 V <sub>PP</sub> , < 0.5-dB peaking | | 800 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>O</sub> = 5 V <sub>PP</sub> , < 1-dB peaking | | 550 | | MHz | С | | SR | Slew rate (20%-80%) | $V_O = 10 V_{PP}$ | | 6000 | | V/µs | С | | HD2 | Second-order harmonic distortion | $f = 20 \text{ MHz}, V_O = 5 V_{PP}$ | | -83 | | dBc | С | | HD3 | Third-order harmonic distortion | f = 20 MHz, V <sub>O</sub> = 5 V <sub>PP</sub> | | -78 | | dBc | С | | e <sub>n</sub> | Input-referred voltage noise | f ≥ 100 kHz | | 1.7 | | nV/√Hz | С | | i <sub>np</sub> | Noninverting, input-referred current noise | f ≥ 100 kHz | | 15 | | pA/√Hz | С | | i <sub>nn</sub> | Inverting, input-referred current noise | f ≥= 100 kHz | | 20 | | pA/√Hz | С | | $Z_{OUT}$ | Closed-loop output impedance | f = 50 MHz | | 1 | | Ω | С | | DC PERFOR | MANCE | • | · | | | | | | $Z_{OL}$ | Open-loop transimpedance gain | $V_O = \pm 2.5 \text{ V}, R_{LOAD} = 500 \Omega$ | 6 | 14 | | $M\Omega$ | Α | | M | Input offeet voltage | DDA package only | -2 | 1 | 2 | mV | Α | | V <sub>OS</sub> | Input offset voltage | RGT package only | -2.5 | 1 | 2.5 | mV | Α | | | Input offset-voltage drift <sup>(2)</sup> | -40°C ≤ T <sub>J</sub> ≤ +125°C | | 3 | | μV/°C | В | | $I_{B+}$ | Noninverting input bias current <sup>(3)</sup> | | -7 | -2 | 7 | μA | Α | | | Noninverting input bias current drift <sup>(2)</sup> | -40°C ≤ T <sub>J</sub> ≤ +125°C | | -10 | | nA/°C | В | | I <sub>B-</sub> | Inverting input bias current <sup>(3)</sup> | | -19 | -6 | 19 | μA | Α | | | Inverting input bias current drift <sup>(2)</sup> | -40°C ≤ T <sub>J</sub> ≤ +125°C | | -112 | | nA/°C | В | | INPUT | | | | | | | | | $Z_{IN+}$ | Noninverting input impedance | Closed-loop measurement | | 35 1.2 | | $k\Omega \parallel pF$ | С | | $Z_{IN-}$ | Inverting input impedance | Open-loop measurement | | 15 | | Ω | С | | HR <sub>IN</sub> | Headroom to either supply | CMRR > 60 dB | | 4.1 | 4.3 | V | В | | OUTPUT | | | | | | | | | HR <sub>OUT</sub> | Headroom to either supply | | 1.2 | 1.5 | 1.7 | V | Α | | Iout <sub>LINEAR</sub> | Linear output current | $R_{LOAD}$ = 24 $\Omega$ , $V_O$ = ±5 $V$ , $Z_{OL}$ > 1 $M\Omega$ , source and sink | 200 | 230 | | mA | Α | | POWER SUF | PPLY | | | | | | | | IQ | Quiescent current | No load | 15.2 | 15.8 | 16.4 | mA | Α | | POWER DO | WN | | | | | | <u></u> | | REF <sub>RANGE</sub> | REF pin voltage range | Do NOT float the REF pin. | -Vs | GND +\ | /s – 5 V | V | В | | I <sub>REF_BIAS</sub> | REF pin bias current | REF = 0 V, $\overline{PD}$ = REF + 3 V, positive out of the pin | 35 | 37 | 52 | μΑ | А | | V <sub>IL</sub> | Disable voltage threshold | REF = 0 V, guaranteed off below | | | 0.8 | V | Α | | V <sub>IH</sub> | Enable voltage threshold | REF = 0 V, guaranteed on above | 1.5 | | | V | А | | PD LOW_BIAS | PD pin low input bias current | PD = REF = GND, positive out of the pin. | 17 | 21 | 25 | μA | Α | | PD<br>HIGH_BIAS | PD pin high input bias current | PD = REF + 3 V, REF = GND, positive out of the pin. | -1 | 0 | 1 | μA | Α | | I <sub>Q_OFF_+VS</sub> | +Vs disabled supply current | · | 600 | 700 | 850 | μA | Α | <sup>(1)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at ≈ 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(2)</sup> Input offset voltage drift and input bias current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range. <sup>(3)</sup> Current is considered positive out of the pin. # Electrical Characteristics: $V_s = \pm 7.5 \text{ V}$ (continued) at +V<sub>S</sub> = +7.5 V, -V<sub>S</sub> = -7.5 V, T<sub>A</sub> $\approx$ 25°C, R<sub>LOAD</sub> = 100 $\Omega$ to midsupply, noninverting gain (G) = 5 V/V, and RGT package: R<sub>F</sub> = 576 $\Omega$ , R<sub>G</sub> = 143 $\Omega$ , or DDA package: R<sub>F</sub> = 798 $\Omega$ , R<sub>G</sub> = 200 $\Omega$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | Test<br>Level <sup>(1)</sup> | |------------------------------------------------------------------------|--------------------------------------------------------|-------|------|------|-----------|------------------------------| | I <sub>Q_OFFVS</sub> -Vs disabled supply current | | 550 | 642 | 770 | μΑ | Α | | JUNCTION-TEMPERATURE SENSE, T <sub>J</sub> _SENSE (QFN-16 ONLY, PIN 6) | | | | | | | | T <sub>J_ SENSE</sub> 25°C value | Device disabled (22°C to 32°C ATE ambient temperature) | 0.915 | 1.06 | 1.15 | V | А | | T <sub>J_SENSE</sub> temperature coefficient | $T_J = 0$ °C to 125°C | | 3.2 | | mV/°C | В | | T <sub>J_SENSE</sub> input impedance | Internally connected to REF pin | 32.4 | 35 | 38 | $k\Omega$ | В | # 7.7 Typical Characteristics: ±15 V # TEXAS INSTRUMENTS # Typical Characteristics: ±15 V (接下页) # Typical Characteristics: ±15 V (接下页) # TEXAS INSTRUMENTS # Typical Characteristics: ±15 V (接下页) at +V<sub>S</sub> = 15 V, -V<sub>S</sub> = -15 V, T<sub>A</sub> $\approx$ 25°C, R<sub>LOAD</sub> = 100 $\Omega$ to midsupply, noninverting gain (G) = 5 V/V. RGT package : R<sub>F</sub> = 576 $\Omega$ , R<sub>G</sub> = 143 $\Omega$ , or DDA package: R<sub>F</sub> = 798 $\Omega$ , R<sub>G</sub> = 200 $\Omega$ (unless otherwise noted) # Typical Characteristics: ±15 V (接下页) at +V<sub>S</sub> = 15 V, -V<sub>S</sub> = -15 V, T<sub>A</sub> $\approx$ 25°C, R<sub>LOAD</sub> = 100 $\Omega$ to midsupply, noninverting gain (G) = 5 V/V. RGT package : R<sub>F</sub> = 576 $\Omega$ , R<sub>G</sub> = 143 $\Omega$ , or DDA package: R<sub>F</sub> = 798 $\Omega$ , R<sub>G</sub> = 200 $\Omega$ (unless otherwise noted) # TEXAS INSTRUMENTS # Typical Characteristics: ±15 V (接下页) # Typical Characteristics: ±15 V (接下页) # 7.8 Typical Characteristics: ±7.5 V # Typical Characteristics: ±7.5 V (接下页) at +V<sub>S</sub> = 7.5 V, -V<sub>S</sub> = -7.5 V, T<sub>A</sub> $\approx$ 25°C, R<sub>LOAD</sub> = 100 $\Omega$ to midsupply, noninverting gain (G) = 5 V/V RGT package: R<sub>F</sub> = 576 $\Omega$ , R<sub>G</sub> = 143 $\Omega$ , or DDA package: R<sub>F</sub> = 798 $\Omega$ , R<sub>G</sub> = 200 $\Omega$ (unless otherwise noted) # TEXAS INSTRUMENTS # Typical Characteristics: ±7.5 V (接下页) # Typical Characteristics: ±7.5 V (接下页) at +V $_S$ = 7.5 V, -V $_S$ = -7.5 V, T $_A$ $\approx$ 25 °C, R $_{LOAD}$ = 100 $\Omega$ to midsupply, noninverting gain (G) = 5 V/V RGT package: R $_F$ = 576 $\Omega$ , R $_G$ = 143 $\Omega$ , or DDA package: R $_F$ = 798 $\Omega$ , R $_G$ = 200 $\Omega$ (unless otherwise noted) # 8 Detailed Description #### 8.1 Overview The THS3491 is a high-voltage, low-distortion, high-speed, current-feedback amplifier designed to operate over a wide supply range of $\pm 7$ V to $\pm 16$ V for applications requiring large, linear output swings such as arbitrary waveform generators. The THS3491 features a power-down pin that puts the amplifier in low power standby mode and lowers the quiescent current from 16.7 mA to 750 $\mu$ A. The RGT package also features a feedback pin (pin 1). Internally on the die this pin is connected to the amplifier's output. This feedback pin arrangement minimizes the PCB trace lengths in the feedback path for the connection from the feedback resistor to the inverting input and output pins. This in turn minimizes the board parasitics in the feedback path, thus allowing to maximize bandwidth with minimal peaking. ### 8.2 Functional Block Diagram # 8.3 Feature Description # 8.3.1 Power-Down (PD) Pin The THS3491 features a power-down ( $\overline{PD}$ ) pin that lowers the quiescent current from 16.7 mA down to 750 $\mu$ A, which is designed to reduce system power. The power-down pin of the amplifier defaults to 2 V below the positive supply voltage in the absence of an externally applied voltage, which places the amplifier in the power-on mode of operation. To turn off the amplifier in an effort to conserve power, the power-down pin can be pulled low. The $\overline{PD}$ pin threshold voltages are specified with respect to the REF pin voltage. The threshold voltages for power on and power down are relative to the REF pin and are shown in the *Electrical Characteristics:* $V_S = \pm 15 \text{ V}$ and *Electrical Characteristics:* $V_S = \pm 7.5 \text{ V}$ tables. Above the enable threshold voltage, the device is on. Below the disable threshold voltage, the device is off. The behavior is not specified between these threshold voltages. This power-down functionality helps the amplifier consume less power in power-down mode. Power-down mode is not intended to provide a high-impedance output. The power-down functionality is not intended for use as a tristate bus driver. In power-down mode, the impedance looking back into the output of the amplifier is dominated by the feedback and gain-setting resistors, but the output impedance of the device varies depending on the voltage applied to the outputs. As with most current-feedback amplifiers, the internal architecture places limitations on the system in power-down mode. The most common limitation is that the amplifier turns on if there is a $\pm 1$ V or greater difference between the two input nodes (VIN+ and VIN-) of the amplifier. If this difference exceeds $\pm 1$ V, the amplifier creates an output voltage equal to approximately [(VIN+ – VIN-) –0.7 V] × gain. Conversely if a voltage is applied to the output while in power-down mode, the VIN- node voltage is equal to $V_{O(applied)} \times R_G$ / ( $R_F + R_G$ ). For low-gain configurations and a large applied voltage at the output, the amplifier may turn on because of the aforementioned behavior. The time delays associated with turning the device on and off are specified as the time it takes for the amplifier to reach 10% or 90% of the final output voltage. The time delays are in nanoseconds during power on and microseconds during power off because the amplifier moves out of linear operating mode for power-off conditions. # TEXAS INSTRUMENTS # Feature Description (接下页) ### 8.3.2 Power-Down Reference (REF) Pin In addition to the power-down pin, the DDA package features a reference pin (REF) that allows control over the enable or disable power-down voltage levels applied to the PD pin. This reference pin is explicitly pinned out on the DDA package as the REF pin. However, on the RGT package, the reference pin refers to pin 5 (GND), which must be connected to GND. In most split-supply applications, the reference pin is connected to ground. In either case, be aware of voltage-level thresholds that apply to the power-down pin. 表 1 shows examples and shows the relationship between the reference voltage and the power-down thresholds. In 表 1, the threshold levels are derived by these conditions: - PD ≤ REF + 0.8 V (Disable) - PD ≥ REF + 1.5 V (Enable) where the usable range at the REF pin is: • $V_{S-} \le V_{REF} \le (V_{S+} - 5 V)$ 表 1. Example Power-Down Threshold Voltage Levels | SUPPLY<br>VOLTAGE (V) | REFERENCE PIN<br>VOLTAGE (V) | ENABLE<br>LEVEL (V) | DISABLE<br>LEVEL (V) | |-----------------------|------------------------------|---------------------|----------------------| | ±15, ±7, 30 | 0 | 1.5 | 0.8 | | ±15 | 2 | 3.5 | 2.8 | | ±15 | -2 | -0.5 | -1.2 | | ±7 | 1 | 2.5 | 1.8 | | ±7 | -1 | 0.5 | -0.2 | | 30 | 15 | 16.5 | 15.8 | | 14 | 7 | 8.5 | 7.8 | The recommended operating mode is to tie the REF pin to ground for single and split-supply operations, which sets the enable and disable thresholds to 1.5 V and 0.8 V, respectively. The REF pin must be tied to a valid potential within the recommended operating range of $(-V_S \le V_{(REF)} \le +V_S - 5 V)$ . Although the $\overline{PD}$ pin can be floated, TI does not recommend floating the $\overline{PD}$ pin in case stray signals couple into the pin and cause unintended turnon or turnoff device behavior. However, if the $\overline{PD}$ pin is left unterminated, the $\overline{PD}$ pin floats to 2 V below the positive rail and the device remains enabled. As a result, the THS3491 DDA package is a drop-in replacement for the THS3091 DDA pinout if the REF pin (pin 1) is tied to a valid potential. If balanced, split supplies are used $(\pm V_S)$ and the REF and $\overline{PD}$ pins are grounded, the device is disabled. ## 8.3.3 Internal Junction Temperature Sense (T<sub>J SENSE</sub>) Pin The RGT package includes an internal, junction-temperature sense pin $(T_{J\_SENSE})$ . This pin is a temperature-dependent current source from the positive supply into <u>one</u> side of the internal resistor, where the other side of the internal resistor is connected to pin 5 (GND), the <u>PD</u> logic reference pin <u>on</u> the die. For simplicity, and to keep the $T_{J\_SENSE}$ output ground referenced, tie pin 5 to ground (internally, the <u>PD</u> logic reference pin). If pin 5 is tied to a voltage in the same range as the <u>REF</u> pin voltage for the DDA package, the output of the $T_{J\_SENSE}$ voltage and input threshold voltages of the <u>PD</u> pin are level shifted. #### 8.4 Device Functional Modes ### 8.4.1 Wideband Noninverting Operation The THS3491 is a 900-MHz current-feedback operational amplifier that is designed to operate from a power supply of ±7 V to ±16 V. $\blacksquare$ 61 shows the THS3491 in a noninverting gain configuration of 5 V/V which is used to generate the majority of the performance curves. Most of the curves are characterized using signal sources with a 50- $\Omega$ source impedance and measurement equipment presenting a 50- $\Omega$ load impedance. 图 61. Wideband Noninverting Gain Configuration (5 V/V) Current-feedback amplifiers are highly dependent on the $R_F$ feedback resistor for maximum performance and stability. $\frac{1}{5}$ 2 shows the optimal resistor values for $R_F$ and $R_G$ at different gains to achieve maximum bandwidth with minimal peaking in the frequency response. Use lower $R_F$ values for higher bandwidth. Note that this can cause additional peaking and a reduction in phase margin. Conversely, increasing $R_F$ decreases the bandwidth but phase margin increases and stability improves. To gain further insight on the feedback and stability analysis of current-feedback amplifiers like the THS3491, see the Current-feedback Amplifiers section of TI Precision Labs. 表 2. Recommended Resistor Values for Minimum Peaking and Optimal Frequency Response With ${\rm R_{LOAD}}$ = 100 $\Omega$ | CAIN (V/A/) | RGT PACI | KAGE | DDA PACKAGE | | | | |-------------|--------------------------|----------------------------|--------------------------|----------------------------|--|--| | GAIN (V/V) | $R_G\left(\Omega\right)$ | $R_{F}\left(\Omega\right)$ | $R_G\left(\Omega\right)$ | $R_{F}\left(\Omega\right)$ | | | | 2 | 976 | 976 | 2.1k | 2.1k | | | | 5 | 143 | 576 | 200 | 798 | | | | 10 | 54.9 | 499 | 78.7 | 704 | | | | 20 | 20 | 383 | 29.4 | 564 | | | # Device Functional Modes (接下页) ### 8.4.2 Wideband, Inverting Operation 图 62 shows the THS3491 in a typical inverting gain configuration where the input and output impedances and signal gain from 图 61 are retained in an inverting circuit configuration. 图 62. Wideband Inverting Gain Configuration (5 V/V) #### 8.4.3 Single-Supply Operation 图 63. DC-Coupled, Single-Supply Operation # Device Functional Modes (接下页) ### 8.4.4 Maximum Recommended Output Voltage The THS3491 is designed to produce better than 40 dB SFDR while driving a 100-MHz, $20\text{-V}_{pp}$ signal into a 100- $\Omega$ load. To accomplish this, the geometries of certain signal path transistors must be limited. As a result of this limitation, some internal devices begin to saturate when large signal levels are input at frequencies greater than 100 MHz. When these devices saturate, the loop opens and the amplifier is no longer in linear operation. This appears as a gain step-up in the frequency response curve. To avoid this phenomenon, applications must comply with the recommended linear operating region shown in $\boxtimes$ 64 shows the maximum output voltage vs frequency that is permitted to keep the amplifier in linear operation. 图 64. Maximum Recommended Output Voltage vs Frequency # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information ## 9.1.1 Driving Capacitive Loads Applications such as power JFET and MOSFET (power FET) drivers are highly capacitive and cause stability problems for high-speed amplifiers. 图 65. Driving a Large Capacitive Load Using an Output Series Isolation Resistor Placing a small series resistor ( $R_{ISO}$ ) between the output of the amplifier and the capacitive load as $\boxtimes$ 65 shows is a simple way to isolate the load capacitance. ⊠ 66 shows two amplifiers in parallel to double the output drive current in order to drive larger capacitive loads. This technique is used when more output current is required to charge and discharge the load faster, such as driving large FET transistors. ## Application Information (接下页) 图 66. Driving a Large Capacitive Load Using Two Parallel Amplifier Channels ⊗ 67 shows a push-pull FET driver circuit commonly used in ultrasound applications with isolation resistors to isolate the gate capacitance from the amplifier. 图 67. Power FET Drive Circuit #### 9.1.2 Video Distribution The wide bandwidth, high slew rate, and high output drive current of the THS3491 meets the demands for video distribution by delivering video signals down multiple cables. For high signal quality with minimal degradation of performance, use a 0.1-dB gain flatness that is at least seven times the pass-band frequency to minimize group delay variations from the amplifier. A high slew rate minimizes distortion of the video signal and supports component video and RGB video signals that require fast transition and settling times for high signal quality. # Application Information (接下页) 图 68. Video Distribution Amplifier Application # 9.2 Typical Application The fundamental concept of load sharing is to drive a load using two or more of the same operational amplifier. Each amplifier is driven by the same source. 8 69 shows two THS3491 amplifiers sharing the same load. This concept effectively reduces the current load of each amplifier by 1/N, where N is the number of amplifiers. a) Single THS3491 Amplifier Driving a Transmission Line b) Two THS3491 Amplifiers Driving a Transmission Line 图 69. Load-Sharing Driver Application # Typical Application (接下页) #### 9.2.1 Design Requirements Use two THS3491 amplifiers in a parallel load-sharing circuit to improve distortion performance. 表 3. Design Parameters | DESIGN PARAMETER | VALUE | |--------------------------------------|--------------------| | V <sub>O</sub> (At amplifier output) | 20 V <sub>PP</sub> | | R <sub>LOAD</sub> | 100 Ω | | Gain flatness at 100 MHz | Less than 0.5 dB | ## 9.2.2 Detailed Design Procedure In addition to providing higher output current drive to the load, the load-sharing configuration provides improved distortion performance. In many cases, an operational amplifier shows greater distortion performance as the load current decreases (that is, for higher resistive loads) until the feedback resistor dominates the current load. In a load-sharing configuration of N amplifiers in parallel, the equivalent current load that each amplifier drives is 1/N times the total load current. For example, in a two amplifier load- sharing configuration with matching resistance (see $\blacksquare$ 69) driving a resistive load ( $R_{LOAD}$ ), the total series resistance ( $R_{TOT\_SERIES}$ ) at the output of the amplifiers is $2 \times R_{LOAD}$ and each amplifier drives $2 \times R_{LOAD}$ . The total series resistance in the two-amplifier configuration shown in $\blacksquare$ 69 is the parallel combination of $R_{S2}$ resistors in series with $R_T$ resistor ( $R_{TOT\_SERIES} = R_{S2} \mid \mid R_{S2} + R_T$ ). Such configuration of resistors at the output allows for fault detection if the load is shorted to GND and can be used for filtering the signal going to the load. $\blacksquare$ 69 shows two circuits: one of a single THS3491 amplifier driving a double-terminated, $50-\Omega$ cable and one of two THS3491 amplifiers in a load-sharing configuration. In the load-sharing configuration, the two $40.2-\Omega$ series output resistors act in parallel and in conjunction with the $30-\Omega$ terminating resistor provide $50-\Omega$ back-matching to the $50-\Omega$ cable. 图 70 shows the normalized frequency response for the two-amplifier load-sharing configuration. The total load, $R_{TOT\_LOAD}$ , for the configuration is the sum of $R_{TOT\_SERIES}$ and $R_{LOAD}$ which is 100 $\Omega$ for the two-amplifier configuration in 图 69. 图 71 shows the distortion performance of the two-amplifier configuration. ## 9.2.3 Application Curves # 10 Power Supply Recommendations The THS3491 operates from a single supply or with dual supplies if the input common-mode voltage range (CMIR) has the required headroom (4.3 V) to either supply rail. Supplies must be decoupled with low inductance (often ceramic) capacitors to ground less than 0.5 inches from the device pins. TI recommends using ground planes, and as in most high-speed devices, removing ground planes close to device sensitive pins such as input pins is advisable. An optional supply decoupling capacitor across the two power supplies (for split-supply operation) improves second harmonic distortion performance. # 11 Layout ## 11.1 Layout Guidelines Achieving optimum performance with a high-frequency amplifier such as the THS3491 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include: - Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and input pins can cause instability. To reduce unwanted capacitance, a window around the signal I/O pins must be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. - Minimize the distance (< 0.25 of an inch [6.35 mm] from the power supply pins to high-frequency 0.1-μF and 100-pF decoupling capacitors. At the device pins, the ground and power plane layout must not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power supply connections must always be decoupled with these capacitors Use larger tantalum decoupling capacitors (with a value of 6.8 μF or more) that are effective at lower frequencies on the main supply pins. These can be placed further from the device and can be shared among several devices in the same area of the printed circuit board (PCB).</p> - Careful selection and placement of external components preserve the high-frequency performance of the THS3491. Resistors must be a low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Keep leads and PCB trace length as short as possible. Never use wire-bound type resistors in a high-frequency application. Because the output pin and inverting input pins are the most sensitive to parasitic capacitance, always position the feedback and series output resistors, if any, as close to the inverting input pins and output pins as possible, respectively. Place other network components such as input termination resistors close to the gain setting resistors. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values create significant time **constants** constraints? that can degrade performance. Good axial metal film or surface-mount resistors feature approximately 0.2 pF capacitance in shunt with the resistor. For resistor values greater than 2 kΩ, this parasitic capacitance adds a pole or a zero that can effect circuit operation. Keep resistor values as low as possible and consistent with load-driving considerations. - Make connections to other wideband devices on the board with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Use relatively wide traces of 0.05 inch to 0.1 inch (1.3 mm to 2.54 mm), preferably with open ground and power planes around the traces. Estimate the total capacitive load and determine if isolation resistors on the outputs are required. Low parasitic capacitive loads (less than 4 pF) may not require series resistance because the THS3491 is nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without a series resistance are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required and the 6-dB signal loss intrinsic to a twice-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). - A 50-Ω environment is not required onboard, and a higher impedance environment improves distortion as shown in the distortion versus load plots; see . With a characteristic board trace impedance based on board material and trace dimensions, a matching series resistor into the trace from the output of the THS3491 is used. A terminating shunt resistor at the input of the destination device is also used. The terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device. This total effective impedance must be set to match the trace impedance. If the 6-dB attenuation of a twice-terminated transmission line is unacceptable, a long trace can be series terminated at the source end only. Treat the trace as a capacitive load in this case. This termination does not preserve signal integrity as well as a twice-terminated line. If the input impedance of the destination device is low, there is some signal attenuation because of the voltage divider formed by the series output into the terminating impedance. - Do not socket a high-speed device like the THS3491. The socket introduces additional lead lengths and pinto-pin capacitance, which can create a troublesome parasitic network. This can make it achieving a smooth, stable frequency response impossible. Obtain better results by soldering the THS3491 devices directly onto the board. # Layout Guidelines (接下页) ### 11.1.1 PowerPAD™ Integrated Circuit Package Design Considerations (DDA Package Only) The THS3491 is available in a thermally-enhanced PowerPAD integrated circuit package. These packages are constructed using a downset leadframe on which the die is mounted, as shown in the (a) and (b) sections of ₹ 74. This arrangement results in the lead frame that is exposed as a thermal pad on the underside of the package, a shown in ₹ 74(c). Because this thermal pad directly contacts the die, achieve efficient thermal performance by providing a good thermal path away from the thermal pad. Devices such as the THS3491 have no electrical connection between the PowerPAD and the die. The PowerPAD integrated circuit package allows for assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are soldered), the thermal pad can be soldered to a copper area underneath the package. By using thermal paths within this copper area, heat is conducted away from the package into a ground plane or other heat-dissipating device. The PowerPAD integrated circuit package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking. 图 74. Views of Thermally Enhanced Package Although there are many ways to properly heat sink the PowerPAD integrated circuit package, PowerPAD™ Integrated Circuit Package Layout Considerations shows the recommended approach. #### 11.1.1.1 PowerPAD™ Integrated Circuit Package Layout Considerations The DDA package top-side etch and via pattern is shown in <a>8</a> 75. 图 75. DDA PowerPAD™ Integrated Circuit Package PCB Etch and Via Pattern - 1. Use etch for the leads and the thermal pad. - 2. Place 13 vias in the thermal pad area. These vias must be 0.01 inch (0.254 mm) in diameter. Keep the vias small so that solder wicking through the vias is not a problem during reflow. - Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area, and help dissipate the heat generated by the THS3491 device. These additional vias may be larger than the 0.01-inch # Layout Guidelines (接下页) (0.254 mm) diameter vias directly under the thermal pad because they are not in the area that requires soldering. As a result, wicking is not a problem. - 4. Connect all vias to the internal ground plane. The PowerPAD integrated circuit package is electrically isolated from the silicon and all leads. Connecting the PowerPAD integrated circuit package to any potential voltage such as -V<sub>S</sub> is acceptable because there is no electrical connection to the silicon. - 5. When connecting these vias to the ground plane, do not use the typical web or spoke through connection methodology. Web and spoke connections have a high thermal resistance that slows the heat transfer during soldering. Avoiding these connection methods makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the vias under the THS3491 PowerPAD integrated circuit package must connect to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 6. The top-side solder mask must leave the pins of the package and the thermal pad area with the 13 vias exposed. - 7. Apply solder paste to the exposed thermal pad area and all of the device pins. - 8. With these preparatory steps in place, the device is placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a device that is properly installed. ### 11.1.1.2 Power Dissipation and Thermal Considerations The THS3491 includes automatic thermal shutoff protection. This protection circuitry shuts down the amplifier if the junction temperature exceeds approximately 160°C. When the junction temperature decreases to approximately 145°C, the amplifier turns on again. However, for maximum performance and reliability, make sure that the design does not exceed a junction temperature of 125°C. Between 125°C and 150°C, damage does not occur, but the performance of the amplifier begins to degrade and long-term reliability suffers. The package and the PCB dictate the thermal characteristics of the device. Maximum power dissipation for a particular package is calculated using the following formula. $$P_{Dmax} = \frac{T_{max} - T_{A}}{\theta_{JA}}$$ where - PD<sub>max</sub> is the maximum power dissipation in the amplifier (W). - T<sub>max</sub> is the absolute maximum junction temperature (°C). - T<sub>A</sub> is the ambient temperature (°C). - $\theta_{JA} = \theta_{JC} + \theta_{CA}$ - $\theta_{JC}$ is the thermal coefficient from the silicon junctions to the case (°C/W). - $\theta_{CA}$ is the thermal coefficient from the case to ambient air (°C/W). The thermal coefficient for the PowerPAD integrated circuit packages are substantially improved over the traditional SOIC package. The data for the PowerPAD packages assume a board layout that follows the PowerPAD package layout guidelines referenced above and detailed in *PowerPAD<sup>TM</sup> Thermally Enhanced Package*. Maximum power dissipation levels are shown in *Comparison of* $\theta_{JA}$ for *Various Packages*. If the PowerPAD integrated circuit package is not soldered to the PCB, the thermal impedance increases substantially and may cause serious heat and performance issues. Take care to always solder the PowerPAD integrated circuit package to the PCB for optimum performance. When determining whether or not the device satisfies the maximum power dissipation requirement, make sure to consider not only quiescent power dissipation, but dynamic power dissipation. Often times, this dissipation is difficult to quantify because the signal pattern is inconsistent, but an estimate of the RMS power dissipation provides visibility into a possible problem. (1) # 11.2 Layout Example 图 76. RGT Package Layout Example 图 77. Ground Trace Cutout Beneath the Device Inputs and Output # Layout Example (接下页) 图 78. Heat Sink Attachment to Bottom Layer # 12 器件和文档支持 # 12.1 文档支持 #### 12.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《PowerPAD™ 速成》 - 德州仪器 (TI), 《PowerPAD™ 热增强型封装》 - 德州仪器 (TI),《电压反馈与电流反馈运算放大器》 - 德州仪器 (TI), 《电流反馈放大器分析和补偿》 - 德州仪器 (TI), 《电流反馈放大器: 审阅、稳定性分析以及 应用》 - 德州仪器 (TI), 《运算放大器电路中寄生电容的影响》 ### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 ### 12.4 商标 PowerPAD. E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 🕼 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 ### 12.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。 10-Dec-2020 ### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | THS3491IDDAR | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | HS3491 | Samples | | THS3491IDDAT | ACTIVE | SO PowerPAD | DDA | 8 | 250 | RoHS & Green | NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | HS3491 | Samples | | THS3491IRGTR | ACTIVE | VQFN | RGT | 16 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HS3491 | Samples | | THS3491IRGTT | ACTIVE | VQFN | RGT | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HS3491 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Jul-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|--------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS3491IDDAR | SO<br>Power<br>PAD | DDA | 8 | 2500 | 330.0 | 12.8 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS3491IDDAT | SO<br>Power<br>PAD | DDA | 8 | 250 | 330.0 | 12.8 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | THS3491IRGTR | VQFN | RGT | 16 | 2500 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | THS3491IRGTT | VQFN | RGT | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 17-Jul-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | THS3491IDDAR | SO PowerPAD | DDA | 8 | 2500 | 366.0 | 364.0 | 50.0 | | THS3491IDDAT | SO PowerPAD | DDA | 8 | 250 | 366.0 | 364.0 | 50.0 | | THS3491IRGTR | VQFN | RGT | 16 | 2500 | 367.0 | 367.0 | 35.0 | | THS3491IRGTT | VQFN | RGT | 16 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4202561/G # DDA (R-PDSO-G8) # PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. This package complies to JEDEC MS-012 variation BA PowerPAD is a trademark of Texas Instruments. # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE ### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206322-6/L 05/12 NOTE: A. All linear dimensions are in millimeters # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE ### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司