

## TPS62231-Q1 TPS622314-Q1

ZHCS628-DECEMBER 2011

# 采用 1x1.5 无引线小外形(SON)封装的 3MHz 超小型降压转换器 查询样品: TPS62231-Q1, TPS622314-Q1

## 特性

- 符合汽车应用要求
- 开关频率3MHz
- 效率高达 94%
- 峰值输出电流高达 500mA
- 出色的 AC 和瞬态负载稳压
- 高电源抑制比(PSRR)(高达 90dB)
- 小型外部输出滤波器组件1µH/4.7µF
- 从2.05V至6V的V<sub>IN</sub>范围
- 低输出波纹电压的优化省电模式
- 强制脉宽调制(PWM)模式工作
- 典型值.22 µA 静态电流
- 最低压降的 100% 占空比
- 小型 1 × 1.5 × 0.6mm<sup>3</sup>SON 封装
- 12 mm<sup>2</sup>最小解决方案尺寸
- 支持的最大解决方案高度为0.6mm
- 具有100µs (典型值) 启动时间的软启动

## 应用范围

- 低压降(LDO)替代产品
- 便携式音频、便携式媒体
- 手机
- 低功耗无线应用
- 低功耗数字信号处理器(DSP)核心电源
- 数码摄像机





## 说明

TPS6223x-Q1系列产品是一款高频同步降压型直流(DC)-DC转换器,此转换器非常适合电池供电的便携式应用。它支持高达500mA的输出电流并且允许使用小型和低成本芯片电感器和电容器。

2.05V至6V的宽输入电压使得此器件能够支持由锂离子 电池(具有拓展电压范围)供电的应用。2.05V最小输 入电压也允许使用一次性锂电池或者2节碱性电池。 在1.0V至3.3V间可选择不同的固定输出电压版本。

**TPS6223x-Q1**系列产品特有高达3.8**MHz**的开关频率。 从中等程度的负载到高负载,此转换器运行在**PWM**模 式并在轻负载电流时自动进入省电模式运行以在全部负 载电流范围内保持高效率。

由于它出色的PSRR和AC负载调节性能,此器件适合 于取代线性稳压器以获得更好的电源转换效率。

**TPS6223x-Q1**的省电模式在轻负载运行时将静态流耗 减至22μA。已对此器件进行了优化,即使外部组件较 小,此器件也可实现非常低的输出电压纹波并特有出色 的ac负载调节。

对于那些对噪音非常敏感的应用,通过将MODE引脚电 平拉高,此器件可被强制进入PWM模式运行。 在关断 模式下,流耗减少至小于1µA。 TPS6223x-Q1采用1 × 1.5mm<sup>2</sup>6引脚SON封装。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



www.ti.com.cn

#### ZHCS628-DECEMBER 2011



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PART NUMBER  | OUTPUT<br>VOLTAGE | FREQUENCY<br>[MHz] | PACKAGE<br>DESIGNATOR | ORDERING         | PACKAGE<br>MARKING |
|----------------|--------------|-------------------|--------------------|-----------------------|------------------|--------------------|
| 40°C to 405°C  | TPS62231-Q1  | 1.8 V             | 3                  | DRY                   | TPS62231TDRYRQ1  | 31                 |
| -40 C 10 105 C | TPS622314-Q1 | 1.5 V             | 3                  | DRY                   | TPS622314TDRYRQ1 | 14                 |

(1) For detailed ordering information see the PACKAGE OPTION ADDENDUM at the end of this data sheet.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                 |                                                                         | VA       | LUE                      |      |  |
|------------------|---------------------------------|-------------------------------------------------------------------------|----------|--------------------------|------|--|
|                  |                                 |                                                                         | MIN      | MAX                      | UNIT |  |
|                  | Voltage at VIN and              | SW Pin <sup>(2)</sup>                                                   | -0.3     | 7                        | V    |  |
| VI               | Voltage at EN, MOI              | DE Pin <sup>(2)</sup>                                                   | -0.3     | V <sub>IN</sub> +0.3, ≤7 | V    |  |
|                  | Voltage at FB Pin <sup>(2</sup> | 2)                                                                      | -0.3     | 3.6                      | V    |  |
|                  | Peak output current             | k output current internally limited                                     |          |                          |      |  |
|                  |                                 | Human Body Model (HBM)                                                  |          | 2                        | 1.37 |  |
|                  | ESD rating <sup>(3)</sup>       | D rating <sup>(3)</sup> Charged Device Model CDM)<br>Machine Model (MM) |          | 1                        | κv   |  |
|                  |                                 |                                                                         |          | 200                      | V    |  |
|                  | Power dissipation               |                                                                         | Internal | y limited                |      |  |
| TJ               | Maximum operating               | junction temperature                                                    | -40      | 125                      | °C   |  |
| T <sub>stg</sub> | Storage temperatur              | e range                                                                 | -65      | 150                      | °C   |  |

Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. The machine model is a 200-pF capacitor discharged directly into each pin.

## **DISSIPATION RATINGS**<sup>(1)</sup>

| PACKAGE     | $R_{	heta J A}$        | POWER RATING<br>FOR T <sub>A</sub> ≤ 25°C | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |
|-------------|------------------------|-------------------------------------------|------------------------------------------------|
| 1 × 1.5 SON | 234°C/W <sup>(2)</sup> | 420 mW                                    | 4.2 mW/°C                                      |

(1) Maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = [T_{J(max)} - T_A] /_{\theta JA}$ .

(2) This thermal data is measured with high-K board (4 layers board according to JESD51-7 JEDEC standard).



www.ti.com.cn

## **RECOMMENDED OPERATING CONDITIONS**

operating ambient temperature  $T_A = -40$  to 105°C (unless otherwise noted)<sup>(1)</sup>

|                                               |                                  |                                                | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------|----------------------------------|------------------------------------------------|------|-----|------|------|
| Supply voltage V <sub>IN</sub> <sup>(2)</sup> |                                  |                                                | 2.05 |     | 6    | V    |
| Effective inductance                          |                                  | 2.2                                            |      | μH  |      |      |
| Effective capacitance                         | 2                                | 4.7                                            |      | μF  |      |      |
| Recommended minimum                           | $V_{OUT} \le V_{IN} - 1 V^{(3)}$ | 500 mA maximum I <sub>OUT</sub> <sup>(4)</sup> |      | 3   | 3.6  |      |
|                                               |                                  | 350 mA maximum I <sub>OUT</sub> <sup>(4)</sup> |      | 2.5 | 2.7  | V    |
| Supply Voltage                                | V <sub>OUT</sub> ≤ 1.8V          | 60 mA maximum output current <sup>(4)</sup>    |      |     | 2.05 |      |
| Operating junction temper                     | ature range, T <sub>J</sub>      |                                                | -40  |     | 125  | °C   |

(1) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A(max)})$  is dependent on the maximum operating junction temperature  $(T_{J(max)})$ , the maximum power dissipation of the device in the application ( $P_{D(max)}$ ), and the junction-to-ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ . The minimum required supply voltage for startup is 2.05 V. The part is functional down to the falling UVL (Under Voltage Lockout)

(2) threshold.

For a voltage difference between minimum V\_IN and V\_OUT of  $\geq$  1 V (3)

Typical value applies for  $T_A = 25^{\circ}$ C, maximum value applies for  $T_A = 105^{\circ}$ C with  $T_J \le 125^{\circ}$ C, PCB layout needs to support proper (4) thermal performance.

TEXAS INSTRUMENTS

www.ti.com.cn

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 3.6V$ ,  $V_{OUT} = 1.8V$ ,  $EN = V_{IN}$ , MODE = GND,  $T_A = -40^{\circ}C$  to  $105^{\circ}C^{(1)}$  typical values are at  $T_A = 25^{\circ}C$  (unless otherwise noted),  $C_{IN} = 2.2\mu$ F,  $L = 2.2\mu$ H,  $C_{OUT} = 4.7\mu$ F, see parameter measurement information

|                        | PARAMETER                                                                                         | TEST CONDI                                                                                                        | TIONS                                     | MIN   | TYP   | MAX  | UNIT  |
|------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------|-------|------|-------|
| SUPPLY                 |                                                                                                   |                                                                                                                   |                                           |       |       |      |       |
| V <sub>IN</sub>        | Input voltage range (2)                                                                           |                                                                                                                   |                                           | 2.05  |       | 6    | V     |
|                        |                                                                                                   | I <sub>OUT</sub> = 0mA. PFM mode enab<br>device not switching                                                     | led (Mode = 0)                            |       | 22    | 40   | μA    |
| l <sub>Q</sub>         | Operating quiescent current                                                                       | $I_{OUT}$ = 0mA. PFM mode enable device switching, $V_{IN}$ = 3.6V,                                               | led (Mode = 0)<br>V <sub>OUT</sub> = 1.2V |       | 25    |      | μA    |
|                        |                                                                                                   | $I_{OUT} = 0$ mA. Switching with r<br>(MODE/DATA = V <sub>IN</sub> ), PWM o<br>V <sub>OUT</sub> = 1.8V, L = 2.2µH | no load<br>peration,                      |       | 3     |      | mA    |
| I <sub>SD</sub>        | Shutdown current                                                                                  | $EN = GND^{(3)}$                                                                                                  |                                           |       | 0.1   | 1    | μA    |
|                        | Lindon voltage lookeut threehold                                                                  | Falling                                                                                                           |                                           |       | 1.8   | 1.9  | V     |
| UVLO                   | Undervoltage lockout threshold                                                                    | Rising                                                                                                            |                                           |       | 1.9   | 2.05 | V     |
| ENABLE, I              | MODE THRESHOLD                                                                                    |                                                                                                                   |                                           |       |       |      |       |
| V <sub>IH TH</sub>     | Threshold for detecting high EN, MODE                                                             | 2.05 V $\leq$ V_{IN} $\leq$ 6V , rising edg                                                                       | e                                         |       | 0.8   | 1    | V     |
| V <sub>IL TH HYS</sub> | Threshold for detecting low EN, MODE                                                              | 2.05 V $\leq$ V <sub>IN</sub> $\leq$ 6V , falling edge                                                            | ge                                        | 0.4   | 0.6   |      | V     |
| I <sub>IN</sub>        | Input bias Current, EN, MODE                                                                      | EN, MODE = GND or $V_{IN}$ = 3.6V                                                                                 |                                           |       | 0.01  | 0.5  | μA    |
| POWER S                | WITCH                                                                                             |                                                                                                                   |                                           |       |       |      |       |
| Р                      | High side MOSFET on-resistance                                                                    | \/ _ 2.6\/ T _ 105°C· D                                                                                           | max valua                                 |       | 600   | 850  |       |
| RDS(ON)                | Low Side MOSFET on-resistance                                                                     | v Side MOSFET on-resistance                                                                                       |                                           |       |       | 480  | 11152 |
| I <sub>LIMF</sub>      | Forward current limit MOSFET<br>high-side                                                         | V <sub>IN</sub> = 3.6V, open loop                                                                                 | 690                                       | 850   | 1050  | mA   |       |
|                        | Forward current limit MOSFET low side                                                             |                                                                                                                   |                                           | 550   | 840   | 1220 | mA    |
| T <sub>SD</sub>        | Thermal shutdown                                                                                  | Increasing junction temperatu                                                                                     | ire                                       |       | 150   |      | °C    |
|                        | Thermal shutdown hysteresis                                                                       | Decreasing junction temperat                                                                                      | ure                                       |       | 20    |      | °C    |
| CONTROL                | LER                                                                                               |                                                                                                                   |                                           |       |       |      |       |
| t <sub>ONmin</sub>     | Minimum ON time                                                                                   | $V_{IN}$ 3.6V, $V_{OUT}$ = 1.8V, Mode                                                                             | = high, I <sub>OUT</sub> = 0 mA           |       | 135   |      | ns    |
| t <sub>OFFmin</sub>    | Minimum OFF time                                                                                  |                                                                                                                   |                                           |       | 40    |      | ns    |
| OUTPUT                 |                                                                                                   | •                                                                                                                 |                                           |       |       |      |       |
| V <sub>REF</sub>       | Internal Reference Voltage                                                                        |                                                                                                                   |                                           |       | 0.70  |      | V     |
|                        |                                                                                                   | $V_{IN} = 3.6V$ , Mode = GND, dev<br>Mode, $I_{OUT} = 0mA$                                                        | vice operating in PFM                     |       | 0%    |      |       |
|                        | Output voltage accuracy <sup>(4)</sup>                                                            | $V_{IN} = 3.6V$ , MODE = $V_{IN}$ ,                                                                               | $T_A = 25^{\circ}C$                       | -2.0% |       | 2.0% |       |
| V <sub>OUT</sub>       |                                                                                                   | I <sub>OUT</sub> = 0 mA                                                                                           | $T_A = -40^{\circ}C$ to<br>105°C          | -2.5% |       | 2.5% |       |
|                        | DC output voltage load regulation                                                                 | PWM operation, Mode = V <sub>IN</sub> =                                                                           | = 3.6V, V <sub>OUT</sub> = 1.8 V          |       | 0.001 |      | %/mA  |
|                        | DC output voltage line regulation $I_{OUT} = 0$ mA, Mode = $V_{IN}$ , 2.05V $\leq V_{IN} \leq 6V$ |                                                                                                                   |                                           |       | 0     |      | %/V   |
| t <sub>Start</sub>     | Start-up Time                                                                                     | Time from active EN to $V_{OUT}$ 10 $\Omega$ load                                                                 | = 1.8V, V <sub>IN</sub> = 3.6V,           |       | 100   |      | μs    |
| I <sub>LK_SW</sub>     | Leakage current into SW pin                                                                       | $V_{IN} = V_{OUT} = V_{SW} = 3.6 \text{ V}, \text{ EN}$                                                           | $N = GND^{(5)}$                           |       | 0.1   | 0.5  | μA    |

(1) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A(max)})$  is dependent on the maximum operating junction temperature  $(T_{J(max)})$ , the maximum power dissipation of the device in the application (PD(max)), and the junction-to-ambient thermal resistance of the part/package in the application  $(P_{U})$  as given by the following equation:  $T_{U} \rightarrow T_{U} \rightarrow T_{U$ 

part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ . (2) The minimum required supply voltage for startup is 2.05V. The part is functional down to the falling UVL (Under Voltage Lockout)

threshold(3) Shutdown current into VIN pin, includes internal leakage

(4)  $V_{IN} = V_O + 1.0 V$ 

(5) The internal resistor divider network is disconnected from FB pin.





#### **PIN FUNCTIONS**

| PIN  |    | 1/0 | DESCRIPTION                                                                                                                                                                                      |  |  |  |  |  |  |
|------|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME | NO | 1/0 | DESCRIPTION                                                                                                                                                                                      |  |  |  |  |  |  |
| VIN  | 3  | PWR | V <sub>IN</sub> power supply pin.                                                                                                                                                                |  |  |  |  |  |  |
| GND  | 4  | PWR | GND supply pin                                                                                                                                                                                   |  |  |  |  |  |  |
| EN   | 5  | IN  | This is the enable pin of the device. Pulling this pin to low forces the device into shutdown mode. Pulling this pin to high enables the device. This pin must be terminated.                    |  |  |  |  |  |  |
| SW   | 2  | OUT | This is the switch pin and is connected to the internal MOSFET switches. Connect the inductor to this terminal                                                                                   |  |  |  |  |  |  |
| FB   | 6  | IN  | Feedback Pin for the internal regulation loop. Connect this pin directly to the output capacitor.                                                                                                |  |  |  |  |  |  |
| MODE | 1  | IN  | MODE pin = high forces the device to operate in PWM mode. Mode = low enables the Power Save Mode with automatic transition from PFM (Pulse frequency mode) to PWM (pulse width modulation) mode. |  |  |  |  |  |  |

## FUNCTIONAL BLOCK DIAGRAM





www.ti.com.cn

## PARAMETER MEASUREMENT INFORMATION



C<sub>IN</sub>: Murata GRM155R60J225ME15D 2.2 μF 0402 size C<sub>OUT</sub>: Murata GRM188R60J475ME 4.7 μF 0603 size, VOUT >= 1.8 V C<sub>OUT</sub>: Taiyo Yuden AMK105BJ475MV 4.7 μF 0402 size, VOUT = 1.2 V I: Murata LQM2HPN1R0MJ0 1 μH, LQM2HPN2R2MJ0 2.2 μH, size 2.5x2.0x1.2mm<sup>3</sup>

## **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

|                 |                                              |                                           | FIGURE                                       |  |  |  |
|-----------------|----------------------------------------------|-------------------------------------------|----------------------------------------------|--|--|--|
| η               | Efficiency                                   | vs Load current                           | 1, 2, 3, 4, 5, 6, 7                          |  |  |  |
| η               | Efficiency                                   | vs Output Current                         | 8, 9, 10, 11                                 |  |  |  |
| Vo              | Output voltage                               | vs Output current                         | 12, 13, 14, 15,<br>16, 17                    |  |  |  |
|                 | Switching frequency                          | vs Output current                         | 18, 19, 20, 21,<br>22, 23, 24, 25,<br>26, 27 |  |  |  |
|                 | Output voltage peak to peak                  | vs Output current                         | 28,29                                        |  |  |  |
| l <sub>Q</sub>  | Quiescent current                            | vs Ambient temperature                    | 30                                           |  |  |  |
| I <sub>SD</sub> | Shutdown current                             | vs Ambient temperature                    | 31                                           |  |  |  |
| -               | PMOS Static drain-source on-state resistance | vs Supply voltage and ambient temperature | 32                                           |  |  |  |
| DS(ON)          | NMOS Static drain-source on-state resistance | vs Supply voltage and ambient temperature | 33                                           |  |  |  |
| PSRR            | Power supply rejection ratio                 | vs Frequency                              | 34                                           |  |  |  |
|                 | Typical operation                            |                                           | 35, 36, 37                                   |  |  |  |
|                 | Line transient response                      | PFM                                       | 38                                           |  |  |  |
|                 |                                              | PWM                                       | 39                                           |  |  |  |
|                 | Mode transition PFM / forced PWM             |                                           | 40                                           |  |  |  |
|                 | AC - load regulation performance             |                                           | 41 42, 43                                    |  |  |  |
|                 | Load transient response                      | int response                              |                                              |  |  |  |
|                 | Start-up                                     |                                           |                                              |  |  |  |
|                 | Spurious Output Noise, 12R Load              |                                           | 50                                           |  |  |  |
|                 | Spurious Output Noise, 100R Load             |                                           | 51                                           |  |  |  |



ZHCS628-DECEMBER 2011

#### www.ti.com.cn

**TYPICAL CHARACTERISTICS (continued)** 



Figure 1. Efficiency PFM/PWM Mode 2.5V Output Voltage



Figure 3. Efficiency PFM/PWM MODE 1.8V Output Voltage



Figure 2. Efficiency Forced PWM Mode 2.5V Output Voltage



Figure 4. Efficiency Forced PWM Mode 1.8V Output voltage

#### ZHCS628-DECEMBER 2011



Figure 5. Efficiency PFM/PWM Mode 1.2V Output voltage



Figure 7. Comparison Efficiency vs Inductor Value and Size



Figure 6. Efficiency Forced PWM Mode 1.2V Output Voltage



Figure 8. Comparison Efficiency vs I<sub>OUT</sub> – TPS62233

**ISTRUMENTS** 

EXAS

TYPICAL CHARACTERISTICS (continued)



## TPS62231-Q1 TPS622314-Q1

ZHCS628-DECEMBER 2011





Figure 9. Comparison Efficiency vs I<sub>OUT</sub> - TPS62235



Figure 11. Comparison Efficiency vs I<sub>OUT</sub> - TPS622311







Figure 12. 2.5V Output Voltage Accuracy forced PWM Mode

#### ZHCS628-DECEMBER 2011



TYPICAL CHARACTERISTICS (continued)



Figure 13. 2.5V Output Voltage Accuracy PFM/PWM Mode

Figure 15. 1.8V Output Voltage Accuracy Forced PWM MODE







## www.ti.com.cn

**NSTRUMENTS** 

Texas





Figure 17. 1.2V Output Voltage Accuracy PFM/PWM MODE



Figure 19. Switching Frequency vs Output Current, 1.8V Output Voltage MODE = GND



Figure 18. Switching Frequency vs Output Current, 1.8V Output Voltage MODE = GND



Figure 20. Switching Frequency vs Output Current, 1.8V Output Voltage MODE = V<sub>IN</sub>

## **TYPICAL CHARACTERISTICS (continued)**

ZHCS628-DECEMBER 2011

#### ZHCS628-DECEMBER 2011







Figure 23. Switching Frequency vs Output Current, 1.2V Output Voltage MODE = GND



Figure 22. Switching Frequency vs Output Current, 2.5V Output Voltage MODE = V<sub>IN</sub>



Figure 24. Switching Frequency vs Output Current, 1.2V Output Voltage MODE = V<sub>IN</sub>



www.ti.com.cn



2500

## TPS62231-Q1 TPS622314-Q1

ZHCS628-DECEMBER 2011

**TPS62236** 

L = 2.2  $\mu$ H,

MODE = GND,

V<sub>OUT</sub> = 1.85 V,

 $C_{OUT}$  = 4.7  $\mu$ F



V<sub>IN</sub> = 2.3 V

500

0

0







Figure 27. Switching Frequency vs Output Current, 1.1V Output Voltage MODE = PFM – TPS622311

Figure 26. Switching Frequency vs Output Current, 1.85V Output Voltage MODE = PFM –TPS62236

0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45

I<sub>O</sub> - Output Current - A

V<sub>IN</sub> = 2.7 V



Figure 28. Output Voltage, Peak-to-Peak vs Output Current - TPS62230

#### ZHCS628-DECEMBER 2011

Texas INSTRUMENTS

www.ti.com.cn



## **TYPICAL CHARACTERISTICS (continued)**



## TPS62231-Q1 TPS622314-Q1

ZHCS628-DECEMBER 2011





Figure 33. NMOS  $R_{DS(QN)}$  vs Supply Voltage  $V_{IN}$  and Ambient Temperature  $T_A$ 



Figure 35. PFM Mode Operation I<sub>OUT</sub> = 10mA







Figure 36. PFM Mode Operation I<sub>OUT</sub> = 10mA

Texas Instruments

www.ti.com.cn

## ZHCS628-DECEMBER 2011



## t - Time - 500 ns/div





Figure 39. Line Transient Response PWM Mode



#### t - Time - 10 μs/div

Figure 38. Line Transient Response PFM Mode



Figure 40. Mode Transition PFM / Forced PWM Mode











Figure 43. AC – Load Regulation Performance 1.8V  $V_{\text{OUT}}$  PFM Mode



**TPS62231-Q1** 

TPS622314-Q1

## **TYPICAL CHARACTERISTICS (continued)**



Figure 42. AC – Load Regulation Performance 2.5V  $V_{\text{OUT}}$  PWM Mode



Figure 44. Load Transient Response 5mA to 200mA PFM to PWM Mode, V<sub>OUT</sub> 2.5V

#### ZHCS628-DECEMBER 2011



t - Time - 5 μs/div





t - Time - 10  $\mu \text{s/div}$ 

Figure 47. Load Transient Response 5mA to 150mA, Forced PWM Mode, V<sub>OUT</sub> 1.8V



t - Time - 10 μs/div

Figure 46. Load Transient Response 5mA to 150mA, PFM to PWM Mode, V<sub>OUT</sub> 1.8V



Figure 48. Start Up into 20  $\Omega$  Load, V<sub>OUT</sub> 2.5V



**INSTRUMENTS** 

Texas



## **TYPICAL CHARACTERISTICS (continued)**



**TPS62231-Q1** 



0 Hz f - Frequency 10 MHz Figure 51. Spurious Output Noise, 100R Load, TPS62231-Q1



www.ti.com.cn

## **DETAILED DESCRIPTION**

The TPS6223x-Q1 synchronous step down converter family includes a unique hysteretic PWM controller scheme which enables switch frequencies over 3MHz, excellent transient and AC load regulation as well as operation with cost competitive external components.

The controller topology supports forced PWM Mode as well as Power Save Mode operation. Power Save Mode operation reduces the quiescent current consumption down to 22 µA and ensures high conversion efficiency at light loads by skipping switch pulses. In forced PWM Mode, the device operates on a quasi fixed frequency, avoids pulse skipping, and allows filtering of the switch noise by external filter components.

The TPS6223x-Q1 devices offer fixed output voltage options featuring smallest solution size by using only three external components.

The internal switch current limit of typical 850 mA supports output currents of up to 500 mA, depending on the operating condition.

A significant advantage of TPS6223x-Q1 compared to other hysteretic PWM controller topologies is its excellent DC and AC load regulation capability in combination with low output voltage ripple over the entire load range which makes this part well suited for audio and RF applications.

### OPERATION

Once the output voltage falls below the threshold of the error comparator, a switch pulse is initiated, and the high side switch is turned on. It remains turned on until a minimum on time of  $t_{ONmin}$  expires and the output voltage trips the threshold of the error comparator or the inductor current reaches the high side switch current limit. Once the high side switch turns off, the low side switch rectifier is turned on and the inductor current ramps down until the high side switch turns on again or the inductor current reaches zero.

In forced PWM Mode operation, negative inductor current is allowed to enable continuous conduction mode even at no load condition.

## POWER SAVE MODE

Connecting the MODE pin to GND enables the automatic PWM and power-save mode operation. The converter operates in quasi fixed frequency PWM mode at moderate to heavy loads and in the PFM (Pulse Frequency Modulation) mode during light loads, which maintains high efficiency over a wide load current range. In PFM Mode, the device starts to skip switch pulses and generates only single pulses with an on time of t<sub>ONmin</sub>. The PFM Mode frequency depends on the load current and the external inductor and output capacitor values. The PFM Mode of TPS6223x-Q1 is optimized for low output voltage ripple if small external components are used. Even at low output currents, the PFM frequency is above the audible noise spectrum and makes this operation mode suitable for audio applications.

The on time t<sub>ONmin</sub> can be estimated to:

$$t_{ONmin} = \frac{V_{OUT}}{V_{IN}} \times 260 \text{ ns}$$
<sup>(1)</sup>

Therefore, the peak inductor current in PFM mode is approximately:

$$I_{LPFMpeak} = \frac{(V_{IN} - V_{OUT})}{L} \times t_{ONmin}$$
(2)

The transition from PFM into PWM mode and vice versa can be estimated to:

$$I_{OUT PFM/PWM} = 0.5 \times I_{LPFMpeak}$$

(3)

With

t<sub>ON</sub>: High side switch on time [ns] V<sub>IN</sub>: Input voltage [V] V<sub>OUT</sub>: Output voltage [V] L : Inductance [μH] I<sub>LPFMpeak</sub> : PFM inductor peak current [mA] I<sub>OUT\_PFMPPWM</sub> : Output current for PFM to PWM mode transition and vice versa [mA]



## FORCED PWM MODE

Pulling the MODE pin high forces the converter to operate in a continuous conduction PWM mode even at light load currents. The advantage is that the converter operates with a quasi fixed frequency that allows simple filtering of the switching frequency for noise-sensitive applications. In this mode, the efficiency is lower compared to the power-save mode during light loads.

For additional flexibility, it is possible to switch from power-save mode to forced PWM mode during operation. This allows efficient power management by adjusting the operation of the converter to the specific system requirements.

## **100% DUTY CYCLE LOW DROPOUT OPERATION**

The device starts to enter 100% duty cycle mode once the input voltage comes close to the nominal output voltage. In order to maintain the output voltage, the High Side switch is turned on 100% for one or more cycles.

With further decreasing  $V_{IN}$  the High Side MOSFET switch is turned on completely. In this case the converter offers a low input-to-output voltage difference. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range.

The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated as:

$$V_{IN}min = V_{OUT}max + I_{OUT}max \times (R_{DS(on)}max + R_L)$$

(4)

With:

 $I_{OUT}$ max = maximum output current plus inductor ripple current  $R_{DS(on)}$ max = maximum P-channel switch RDSon.  $R_L$  = DC resistance of the inductor  $V_{OUT}$ max = nominal output voltage plus maximum output voltage tolerance

## UNDER VOLTAGE LOCKOUT

The under voltage lockout circuit prevents the device from misoperation at low input voltages. It prevents the converter from turning on the switch or rectifier MOSFET under undefined conditions. The TPS6223x-Q1 devices have a UVLO threshold set to 1.8V (typical). Fully functional operation is permitted for input voltage down to the falling UVLO threshold level. The converter starts operation again once the input voltage trips the rising UVLO threshold level.

## SOFT START

The TPS6223x-Q1 has an internal soft-start circuit that controls the ramp up of the output voltage and limits the inrush current during start-up. This limits input voltage drops when a battery or a high-impedance power source is connected to the input of the converter.

The soft-start system generates a monotonic ramp up of the output voltage and reaches the nominal output voltage typically 100µs after EN pin was pulled high.

Should the output voltage not have reached its target value by this time, such as in the case of heavy load, the converter then operates in a current limit mode set by its switch current limits.

TPS6223x-Q1 is able to start into a pre-biased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to its nominal value.

## **ENABLE / SHUTDOWN**

The device starts operation when EN is set high and starts up with the soft start as previously described. For proper operation, the EN pin must be terminated and must not be left floating.

Pulling the EN pin low forces the device into shutdown, with a shutdown quiescent current of typically 0.1 µA. In this mode, the P and N-channel MOSFETs are turned off, the internal resistor feedback divider is disconnected, and the entire internal-control circuitry is switched off.





The EN input can be used to control power sequencing in a system with various DC/DC converters. The EN pin can be connected to the output of another converter, to drive the EN pin high and getting a sequencing of supply rails.

### SHORT-CIRCUIT PROTECTION

The TPS6223x-Q1 integrates a High Side and Low Side MOSFET current limit to protect the device against heavy load or short circuit. The current in the switches is monitored by current limit comparators. When the current in the P-channel MOSFET reaches its current limit, the P-channel MOSFET is turned off and the N-channel MOSFET is turned on to ramp down the current in the inductor. The High Side MOSFET switch can only turn on again, once the current in the Low Side MOSFET switch has decreased below the threshold of its current limit comparator.

#### THERMAL SHUTDOWN

As soon as the junction temperature, T<sub>J</sub>, exceeds 150°C (typical) the device goes into thermal shutdown. In this mode, the High Side and Low Side MOSFETs are turned-off. The device continues its operation when the junction temperature falls below the thermal shutdown hysteresis.



ZHCS628-DECEMBER 2011

## **APPLICATION INFORMATION**



Figure 52. TPS62231 1.8V Output

## **OUTPUT FILTER DESIGN (INDUCTOR AND OUTPUT CAPACITOR)**

The TPS6223x-Q1 is optimized to operate with effective inductance values in the range of 0.7  $\mu$ H to 4.3  $\mu$ H and with effective output capacitance in the range of 2  $\mu$ F to 15  $\mu$ F. The internal compensation is optimized to operate with an output filter of L = 1  $\mu$ H/2.2  $\mu$ H and C<sub>OUT</sub> = 4.7  $\mu$ F. Larger or smaller inductor/capacitor values can be used to optimize the performance of the device for specific operation conditions. For more details, see the *CHECKING LOOP STABILITY* section.

### **INDUCTOR SELECTION**

The inductor value affects its peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple and the efficiency. The selected inductor has to be rated for its dc resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher  $V_{I N}$  or  $V_{O UT}$ . Equation 5 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 6. This is recommended because during heavy load transient the inductor current will rise above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$

$$I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$
(6)

With:

f = Switching FrequencyL = Inductor Value $\Delta I_L = Peak to Peak inductor ripple current$  $I_{Lmax} = Maximum Inductor current$ 

In high-frequency converter applications, the efficiency is essentially affected by the inductor AC resistance (i.e., quality factor) and to a smaller extent by the inductor DCR value. To achieve high efficiency operation, care should be taken in selecting inductors featuring a quality factor above 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current.

The total losses of the coil consist of both the losses in the DC resistance,  $R_{(DC)}$ , and the following frequency-dependent components:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- Magnetic field losses of the neighboring windings (proximity effect)
- Radiation losses

The following inductor series from different suppliers have been used with the TPS6223x-Q1 converters.

#### ZHCS628-DECEMBER 2011

| INDUCTANCE<br>[µH] | DIMENSIONS<br>[mm3] | INDUCTOR TYPE   | SUPPLIER      |  |  |  |  |  |  |  |
|--------------------|---------------------|-----------------|---------------|--|--|--|--|--|--|--|
| 1.0/2.2            | 2.5 × 2.0 × 1.2     | LQM2HPN1R0MJ0   | Murata        |  |  |  |  |  |  |  |
| 2.2                | 2.0 × 1.2 × 0.55    | LQM21PN2R2      | Murata        |  |  |  |  |  |  |  |
| 1.0/2.2            | 2.0 × 1.2 × 1.0     | MIPSZ2012       | FDK           |  |  |  |  |  |  |  |
| 1.0/2.2            | 2.0 × 2.5 × 1.2     | MIPSA2520       | FDK           |  |  |  |  |  |  |  |
| 1.0/2.2            | 2.0 × 1.2 × 1.0     | KSLI2012 series | Hitachi Metal |  |  |  |  |  |  |  |

#### Table 1. List of inductors

## **OUTPUT CAPACITOR SELECTION**

The unique hysteretic PWM control scheme of the TPS62230 allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies.

At light load currents the converter operate in Power Save Mode and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current. Higher output capacitor values minimize the voltage ripple in PFM Mode and tighten DC output accuracy in PFM Mode.

## INPUT CAPACITOR SELECTION

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. For most applications a 2.2  $\mu$ F to 4.7  $\mu$ F ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input voltage filtering. Because ceramic capacitor loses up to 80% of its initial capacitance at 5 V, it is recommended to use 4.7  $\mu$ F input capacitors for input voltages > 4.5 V.

Take care when using only small ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output or  $V_{IN}$  step on the input can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part by exceeding the maximum ratings.

AMK105BJ475MV

GRM155R60J475

CL05A475MQ5NRNC

GRM188R60J475

| Table 2. List of Capacitor           CAPACITANCE [µF]         SIZE         CAPACITOR TYPE |      |                |  |  |  |
|-------------------------------------------------------------------------------------------|------|----------------|--|--|--|
| CAPACITANCE [µF]                                                                          | SIZE | CAPACITOR TYPE |  |  |  |
| 2.2                                                                                       | 0402 | GRM155R60J225  |  |  |  |

0402

0402

0402

0603

Table 2 shows a list of tested input/output capacitors.

4.7

4.7

4.7

4.7

## CHECKING LOOP STABILITY

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, I<sub>L</sub>
- Output ripple voltage, V<sub>OUT(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.

As a next step in the evaluation of the regulation loop, the load transient response is tested. The time between

SUPPLIER Murata

Taiyo Yuden

Murata

Samsung

Murata



the application of the load transient and the turn on of the P-channel MOSFET, the output capacitor must supply all of the current required by the load.  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)} \times ESR$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_O$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. The results are most easily interpreted when the device operates in PWM mode.

During this recovery time,  $V_{OUT}$  can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin.

Because the damping factor of the circuitry is directly related to several resistive parameters (e.g., MOSFET  $r_{DS(on)}$ ) that are temperature dependant, the loop stability analysis has to be done over the input voltage range, load current range, and temperature range.

## LAYOUT CONSIDERATIONS

As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues as well as EMI problems. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor.

Use a common Power GND node and a different node for the Signal GND to minimize the effects of ground noise. Keep the common path to the GND PIN, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The FB line should be connected to the output capacitor and routed away from noisy components and traces (e.g. SW line).



Figure 53. Recommended PCB Layout for TPS6223x-Q1



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS622314TDRYRQ1 | ACTIVE        | SON          | DRY                | 6    | 5000           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 105   | 14                      | Samples |
| TPS62231TDRYRQ1  | ACTIVE        | SON          | DRY                | 6    | 5000           | RoHS & Green    | Call TI   NIPDAUAG                   | Level-2-260C-1 YEAR  | -40 to 105   | 31                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

# **GENERIC PACKAGE VIEW**

# USON - 0.6 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4207181/G

# **DRY0006A**



# **PACKAGE OUTLINE**

## USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# DRY0006A

# **EXAMPLE BOARD LAYOUT**

## USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



# DRY0006A

# **EXAMPLE STENCIL DESIGN**

## USON - 0.6 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司