











TPS81256 ZHCS996D – JUNE 2012 – REVISED FEBRUARY 2018

# TPS81256 3W 高效升压转换器,采用 MicroSiP™封装

### 1 特性

- 运行频率为 4MHz 时,效率 91%
- 2.5V 至 5.5V 的宽输入电压范围
- V<sub>OUT</sub>=5.0V, V<sub>IN</sub>≥3.3V 时, I<sub>OUT</sub>≥550mA
- 5.0V 固定输出电压
- 总直流电压精度为 ±2%
- 43µA 电源电流
- 同类产品中最佳的线路和负载瞬态
- V<sub>IN</sub>≥ V<sub>OUT</sub> 运行
- 低纹波轻负载脉冲频率调制 (PFM) 模式
- 关断期间的真正负载断开
- 热关断和过载保护
- 高度低于 1mm 的解决方案
- 总体解决方案尺寸 < 9mm²</li>
- 9 引脚 MicroSiP 封装

### 2 应用

- 手机、智能电话、平板电脑
- 单声道和立体声 APA 应用
- USB-OTG、HDMI 应用
- USB 充电端口 (5V)

### 3 说明

TPS81256 器件是一个完整的 MicroSiP 直流/直流升压电源解决方案,适用于电池供电的便携式应用。封装中包括开关稳压器、电感器和输入/输出电容器。只需一个极小的额外输出电容器即可完成此设计。

TPS81256 是一款基于高频同步升压直流/直流转换器 而构建的器件,经优化可适用于电池供电的便携式 应用。

该直流/直流转换器可在 4MHz 的稳定开关频率下工作,可在轻负载电流时进入省电模式,以保持整个负载电流范围内的高效率。

PFM 模式可在轻负载工作时将电源电流降至 43μA (典型值),从而延长电池使用寿命。TPS81256 适用于低功耗应用,在整个锂离子电池电压范围内支持3W 以上的输出功率。关断模式下的输入电流低于 1μA (典型值),最大程度地延长了电池寿命。

由于只需很少的外部组件,TPS81256 提供了一个小于 9mm<sup>2</sup> 的极小解决方案尺寸。此解决方案采用一个紧凑型 (2.6mm x 2.9mm) 且低厚度 (1.0mm) 的球状引脚栅格阵列 (BGA) 封装,此封装适合用于采用标准表面贴装设备的自动组装。

器件信息的

| 器件型号     | 封装       | 封装尺寸 (标称值)        |
|----------|----------|-------------------|
| TPS81256 | μSIP (9) | 2.925mm × 2.575mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附

效率与负载电流间的关系







| $\rightarrow$ | $\rightarrow$ |
|---------------|---------------|
| н             | -7-           |
| _             | `N.           |
|               |               |

| 1 | 特性1                                  | 9  | Application and Implementation           | . 12 |
|---|--------------------------------------|----|------------------------------------------|------|
| 2 | 应用 1                                 |    | 9.1 Application Information              | 12   |
| 3 | 说明 1                                 |    | 9.2 Typical Application                  | 12   |
| 4 | 修订历史记录 2                             |    | 9.3 System Examples                      | 15   |
| 5 | Device Options 3                     | 10 | Power Supply Recommendations             | . 17 |
| 6 | Pin Configuration and Functions      | 11 | Layout                                   | . 17 |
| 7 | Specifications4                      |    | 11.1 Layout Guidelines                   | 17   |
| • | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                      | 17   |
|   | 7.2 ESD Ratings                      |    | 11.3 Surface Mount Information           | 18   |
|   | 7.3 Recommended Operating Conditions |    | 11.4 Thermal and Reliability Information | 18   |
|   | 7.4 Thermal Information              | 12 | 器件和文档支持                                  | . 20 |
|   | 7.5 Electrical Characteristics       |    | 12.1 器件支持                                | 20   |
|   | 7.6 Typical Characteristics          |    | 12.2 社区资源                                | 20   |
| 8 | Detailed Description9                |    | 12.3 商标                                  | 20   |
| • | 8.1 Overview                         |    | 12.4 静电放电警告                              | 20   |
|   | 8.2 Functional Block Diagram9        |    | 12.5 Glossary                            |      |
|   | 8.3 Feature Description              | 13 | 机械、封装和可订购信息                              | . 21 |
|   | 8.4 Device Functional Modes          |    |                                          |      |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| CI       | nanges from Revision C (February 2016) to Revision D                                            |
|----------|-------------------------------------------------------------------------------------------------|
| •        | 更新了封装图                                                                                          |
| CI       | nanges from Revision B (February 2015) to Revision C Page                                       |
| •<br>•   | 调换了 D & E 尺寸以与"机械数据"制图相匹配;并将说明中的"8 凸点"改为 "9 凸点"。 21 己添加 社区资源 部分                                 |
| CI       | nanges from Revision A (August 2013) to Revision B Page                                         |
| •        | 添加了器件信息和 ESD 额定值表、特性 说明 部分、器件功能模式、应用和实施部分、系统示例、电源建议部分、器件和文档支持部分以及机械、封装和可订购信息部分。                 |
| •        | Changed the pinout drawing to match the device orientation shown on the MECHANICAL DATA drawing |
| <u>•</u> | 已更改 更改了 SIP 封装"俯视图"图像方向,使"YML LSB"符号和引脚 A1 正确匹配。                                                |
| CI       | nanges from Original (June 2012) to Revision A Page                                             |
| •        | Added animated performance characteristics table                                                |
| •        | Deleted MLCC capacitor B1 life documentation                                                    |



# 5 Device Options

| PART NUMBER | OUTPUT VOLTAGE | PACKAGE MARKING<br>CHIP CODE |
|-------------|----------------|------------------------------|
| TPS81256    | 5.0V           | TT                           |

# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN  |            | 1/0 | DESCRIPTION                                                                                                                                                                                                    |  |  |  |
|------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME | NO.        | 1/0 | DESCRIPTION                                                                                                                                                                                                    |  |  |  |
| EN   | B2         | I   | This is the enable pin of the device. Connecting this pin to ground forces the device into shutdown mode. Pulling this pin high enables the device. This pin must not be left floating and must be terminated. |  |  |  |
| GND  | A1, A2, B1 |     | Ground pin.                                                                                                                                                                                                    |  |  |  |
| VIN  | C1, C2     | I   | Power supply input.                                                                                                                                                                                            |  |  |  |
| VOUT | A3, B3, C3 | 0   | Boost converter output.                                                                                                                                                                                        |  |  |  |



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                            |                                                                         | М  | IN MAX         | UNIT |
|------------------------------------------------------------|-------------------------------------------------------------------------|----|----------------|------|
| Input voltage                                              | Voltage at VIN <sup>(2)</sup> , VOUT <sup>(2)</sup> , EN <sup>(2)</sup> | -0 | 0.3 6          | V    |
|                                                            | Continuous average current into VIN (3)                                 |    | 1.05           | Α    |
| Input current                                              | Pulsed current into VIN <sup>(4)</sup>                                  |    | 1.3            | А    |
| Power dissipation                                          |                                                                         |    | Internally lim | ited |
| Operating temperature, T <sub>A</sub> <sup>(3)(4)(5)</sup> |                                                                         |    | 40 85          | °C   |
| Operating virtual junction temperature, T <sub>J</sub>     |                                                                         |    | 150            | °C   |
| Storage temperature, T <sub>stg</sub>                      |                                                                         |    | 55 125         | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2) All voltages are with respect to network ground terminal.
- (3) Limit the junction and the (top side) inductor case temperature to 110°C, limit the (top side) capacitor case temperature to 85°C for 2000h operation at maximum output power. Contact TI for more details on lifetime estimation.
- (4) Limit the (top side) inductor case temperature to 140°C and the (top side) capacitor temperature to 115°C for 100h operation. Contact TI for more details on lifetime estimation.
- (5) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A(max)</sub>) is dependent on the maximum operating junction temperature (T<sub>J(max)</sub>), the maximum power dissipation of the device in the application (P<sub>D(max)</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A(max)</sub>= T<sub>J(max)</sub>-(θ<sub>JA</sub> X P<sub>D(max)</sub>). To achieve optimum performance, it is recommended to operate the device with a maximum junction temperature of 125°C, a maximum inductor case temperature of 125°C and a maximum capacitor case temperature of 85°C.

# 7.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |  |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|--|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±2000 |      |  |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |  |
|                    |                         | Machine Model - (MM)                                                          | ±200  |      |  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                             | MIN | NOM MA | X UNIT |
|-----------------------|-------------------------------------------------------------|-----|--------|--------|
| V <sub>I</sub>        | Input voltage range                                         | 2.5 | 5      | 5 V    |
| $R_L$                 | Minimum resistive load for start-up (V <sub>I</sub> ≤ 4.8V) | 65  |        | Ω      |
| C <sub>EXT</sub>      | Output capacitance                                          | 2   | 3      | 60 μF  |
| T <sub>A</sub>        | Ambient temperature                                         | -40 | 3      | 5 °C   |
| TJ                    | Operating junction temperature                              | -40 | 12     | .5 °C  |
| T <sub>CASE_IND</sub> | Operating inductor case temperature                         |     | 12     | .5 °C  |
| T <sub>CASE_CAP</sub> | Operating capacitor case temperature                        |     | 3      | 5 °C   |



### 7.4 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>                | TPS81256            | UNIT |
|-----------------|----------------------------------------------|---------------------|------|
|                 | I TERMAL METRIC                              | μSIP (SIP) – 9 PINS | UNII |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance       | 62                  |      |
| ΨЈВ             | Junction-to-board characterization parameter | 31                  | °C/W |
| ΨЈТ             | Junction-to-case (top) thermal resistance    | _                   |      |

<sup>(1)</sup> Thermal data have been simulated with high-K board (per JEDEC standard).

### 7.5 Electrical Characteristics

Minimum and maximum values are at  $V_{IN}$  = 2.5V to 5.5V,  $V_{OUT}$  = 5.0V (or  $V_{IN}$ , whichever is higher), EN = 1.8V,  $T_A$  = -40°C to 85°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are at  $V_{IN}$  = 3.6V,  $V_{OUT}$  = 5.0V, EN = 1.8V,  $T_A$  = 25°C (unless otherwise noted).

|                     | PARAMETER                                                        | TEST CONDITIONS                                                                                                                        | MIN  | TYP  | MAX  | UNIT |
|---------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY              | CURRENT                                                          |                                                                                                                                        |      |      |      |      |
|                     | Operating quiescent current into V <sub>IN</sub> <sup>(1)</sup>  | I <sub>OUT</sub> = 0mA, V <sub>OUT</sub> = 5.0V, V <sub>IN</sub> = 3.6V                                                                |      | 30   | 50   | μA   |
| IQ                  | Operating quiescent current into V <sub>OUT</sub> <sup>(1)</sup> | EN = V <sub>IN</sub> Device not switching                                                                                              |      | 7    | 20   | μΑ   |
| I <sub>SD</sub>     | Shutdown current <sup>(1)</sup>                                  | EN = GND                                                                                                                               |      | 0.85 | 5.0  | μА   |
|                     |                                                                  | Falling                                                                                                                                |      | 2.0  | 2.1  | V    |
| $V_{UVLO}$          | Under-voltage lockout threshold                                  | Hysteresis                                                                                                                             |      | 0.1  |      | V    |
| ENABLE              | Ε                                                                |                                                                                                                                        |      |      |      |      |
| V <sub>IL</sub>     | Low-level input voltage                                          |                                                                                                                                        |      |      | 0.4  | V    |
| V <sub>IH</sub>     | High-level input voltage                                         |                                                                                                                                        | 1.0  |      |      | V    |
| I <sub>lkg</sub>    | Input leakage current                                            | Input connected to GND or V <sub>IN</sub>                                                                                              |      |      | 0.5  | μA   |
| OUTPUT              | Т                                                                |                                                                                                                                        |      |      |      |      |
|                     |                                                                  | 2.5V ≤ V <sub>IN</sub> ≤ 4.85V, I <sub>OUT</sub> = 0mA<br>PWM operation. Open Loop                                                     | 4.92 | 5    | 5.08 | V    |
| $V_{\text{OUT}}$    | Regulated DC output voltage                                      | $3.3\text{V} \le \text{V}_{\text{IN}} \le 4.85\text{V}$ , $0\text{mA} \le \text{I}_{\text{OUT}} \le 550\text{mA}$<br>PFM/PWM operation | 4.85 | 5    | 5.2  | V    |
|                     |                                                                  | $2.9V \le V_{IN} \le 4.85V$ , $0mA \le I_{OUT} \le 450mA$<br>PFM/PWM operation                                                         | 4.85 | 5    | 5.2  | V    |
|                     | Power-save mode output ripple voltage                            | PFM operation, I <sub>OUT</sub> = 1mA                                                                                                  |      | 35   |      | mVpk |
| $\Delta V_{OUT}$    | PWM mode output ripple voltage                                   | PWM operation, I <sub>OUT</sub> = 200mA                                                                                                |      | 8    |      | mVpk |
| POWER               | SWITCH                                                           |                                                                                                                                        |      |      |      |      |
| r <sub>DS(on)</sub> | Input-to-output On-resistance                                    | V <sub>I</sub> = 5.25 V. Device not switching                                                                                          |      | 320  |      | mΩ   |
| I <sub>lkg</sub>    | Reverse leakage current into VOUT <sup>(1)</sup>                 | EN = GND                                                                                                                               |      |      | 5    | μA   |
| I <sub>LIM</sub>    | Average input current limit                                      | $EN = V_{IN}. V_{IN} = 3.3V$                                                                                                           |      | 1180 |      | mA   |
|                     | Overtemperature protection                                       |                                                                                                                                        |      | 140  |      | °C   |
|                     | Overtemperature hysteresis                                       |                                                                                                                                        |      | 20   |      | °C   |
| OSCILL              | ATOR                                                             | ,                                                                                                                                      | 1    |      | -    |      |
| fosc                | Oscillator frequency                                             | $V_{IN} = 3.6V, V_{OUT} = 5.0V, I_{OUT} = 500mA$                                                                                       |      | 4    |      | MHz  |
| TIMING              |                                                                  |                                                                                                                                        | 1    |      | -    |      |
|                     | 0                                                                | I <sub>OUT</sub> = 0mA Time from active EN to start switching                                                                          |      | 70   |      | μs   |
|                     | Start-up time                                                    | I <sub>OUT</sub> = 0mA Time from active EN to V <sub>OUT</sub>                                                                         |      | 400  |      | μs   |

<sup>(1)</sup> Maximum values can vary over lifetime due to intrinsic capacitor ageing effects. For more details, refer to *Thermal and Reliability Information* section.



# 7.6 Typical Characteristics

### **Table 1. Table of Graphs**

|                  |                                    |                   | FIGURE                          |
|------------------|------------------------------------|-------------------|---------------------------------|
|                  | <b>F</b> #:=:                      | vs Output current | Figure 1, Figure 3              |
| η                | Efficiency                         | vs Input voltage  | Figure 2                        |
| Vo               | DC output voltage                  | vs Output current | Figure 4, Figure 5,<br>Figure 6 |
|                  |                                    | vs Input voltage  | Figure 7                        |
| Io               | Maximum output current             | vs Input voltage  | Figure 8                        |
| $\Delta V_{O}$   | Peak-to-peak output ripple voltage | vs Output current | Figure 8                        |
| I <sub>CC</sub>  | Supply current                     | vs Input voltage  | Figure 10                       |
| I <sub>LIM</sub> | Input current                      | vs Output current | Figure 11                       |

**Table 2. Table of Animated Performance Characteristics** 

|                                             |                                                 | VIDEO    |
|---------------------------------------------|-------------------------------------------------|----------|
| AC Load Response                            | vs. Input Voltage                               | Video 1  |
| Load Transient Response (10mA to 400mA)     | vs. Input Voltage                               | Video 2  |
|                                             | vs. Base Load Current (2.9V <sub>IN</sub> )     | Video 3  |
| Load Transient Response (to 400mA)          | vs. Base Load Current (3.6V <sub>IN</sub> )     | Video 4  |
|                                             | vs. Base Load Current (4.2 <sub>VIN</sub> )     | Video 5  |
|                                             | vs. Delay to Load Current (2.9V <sub>IN</sub> ) | Video 6  |
| Start-Up Response                           | vs. Delay to Load Current (3.6V <sub>IN</sub> ) | Video 7  |
|                                             | vs. Delay to Load Current (4.2V <sub>IN</sub> ) | Video 8  |
| Start-Up Response (200mA I <sub>OUT</sub> ) | vs. Input Voltage                               | Video 9  |
| Overload Response                           | vs. Input Voltage                               | Video 10 |















### 8 Detailed Description

#### 8.1 Overview

The TPS81256 is a stand-alone, synchronous, step-up converter module. The converter operates at a quasi-constant 4-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents, the TPS81256 converter operates in power-save mode with pulse frequency modulation (PFM).

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Operation

During PWM operation, the converter uses a novel quasi-constant on-time valley current mode control scheme to achieve excellent line/load regulation and allows the use of a small ceramic inductor and capacitors. Based on the  $V_{\text{IN}}/V_{\text{OUT}}$  ratio, a simple circuit predicts the required on-time.

At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a peak current that is defined by the on-time and the inductance. In the second phase, once the on-timer has expired, the rectifier is turned-on and the inductor current decays to a preset valley current threshold. Finally, the switching cycle repeats by setting the on timer again and activating the low-side N-MOS switch.



### **Feature Description (continued)**

In general, a dc/dc step-up converter can only operate in "true" boost mode, i.e. the output "boosted" by a certain amount above the input voltage. The TPS81256 device operates differently as it can smoothly transition in and out of zero duty cycle operation. Therefore the output can be kept as close as possible to its regulation limits even though the converter is subject to an input voltage that tends to be excessive. In this operation mode, the output current capability of the regulator is limited to ca. 150mA. Refer to the typical characteristics section (DC Output Voltage vs. Input Voltage) for further details.

The current mode architecture with adaptive slope compensation provides excellent transient load response while requiring only one external tiny capacitor for output filtering and loop stability purposes. Internal soft-start and loop compensation simplifies the application design process.

#### 8.3.2 Power-Save Mode

The TPS81256 integrates a power-save mode to improve efficiency at light load. In power-save mode the converter only operates when the output voltage trips below a set threshold voltage.

It ramps up the output voltage with several pulses and goes into power save mode when the output voltage exceeds the set threshold voltage.

PFM mode is exited and the PWM mode entered in case the output current can no longer be supported in PFM mode.



Figure 12. Power-Save Example

### 8.3.3 Current Limit Operation, Maximum Output Current

The TPS81256 directly and accurately controls the average input current through intelligent adjustment of the valley current limit. The current limit circuit employs a valley current sensing scheme. Current limit detection occurs during the off-time by sensing of the voltage drop across the synchronous rectifier.

The output voltage is reduced as the power stage of the device operates in a constant current mode. The maximum continuous output current  $(I_{OUT(CL)})$ , before entering current limit (CL) operation, can be defined by Equation 1.

$$I_{OUT(DC)} = I_{IN(CL)} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \eta$$
 (1)

The output current,  $I_{OUT(DC)}$ , is the average of the rectifier ripple current waveform. When the load current is increased such that the lower peak is above the current limit threshold, the off-time is increased to allow the current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). When the current limit is reached the output voltage decreases during further load increase.



#### 8.4 Device Functional Modes

#### 8.4.1 Softstart, Enable

The TPS81256 device starts operation when EN is set high and starts up with the soft-start sequence. For proper operation, the EN pin must be terminated and must not be left floating.

The TPS81256 device has an internal softstart circuit that limits the inrush current during start-up. The first step in the start-up cycle is the pre-charge phase. During pre-charge, the rectifying switch is turned on until the output capacitor is charged to a value close to the input voltage. The rectifying switch is current limited (approx. 200mA) during this phase. This mechanism is used to limit the output current under short-circuit condition.

Once the output capacitor has been biased to the input voltage, the converter starts switching. The soft-start system progressively increases the on-time as a function of the input-to-output voltage ratio. As soon as the output voltage is reached, the regulation loop takes control and full current operation is permitted.

Pulling the EN pin low forces the device in shutdown, with a shutdown current of typically  $1\mu A$ . In this mode, true load disconnect between the battery and load prevents current flow from  $V_{IN}$  to  $V_{OUT}$ , as well as reverse flow from  $V_{OUT}$  to  $V_{IN}$ .

#### 8.4.2 Load Disconnect and Reverse Current Protection

Regular boost converters do not disconnect the load from the input supply and therefore a connected battery will be discharge during shutdown. The advantage of TPS81256 is that this converter is disconnecting the output from the input of the power supply when it is disabled (so called true shutdown mode). In case of a connected battery it prevents it from being discharge during shutdown of the converter.

### 8.4.3 Undervoltage Lockout

The under voltage lockout circuit prevents the device from malfunctioning at low input voltages and the battery from excessive discharge. It disables the output stage of the converter once the falling  $V_{IN}$  trips the under-voltage lockout threshold  $V_{UVLO}$  which is typically 2.0V. The device starts operation once the rising  $V_{IN}$  trips  $V_{UVLO}$  threshold plus its hysteresis of 100 mV at typically 2.1V.

### 8.4.4 Thermal Regulation

The TPS81256 device contains a thermal regulation loop that monitors the die temperature during the pre-charge phase. If the die temperature rises to high values of about 110°C, the device automatically reduces the current to prevent the die temperature from increasing further. Once the die temperature drops about 10°C below the threshold, the device will automatically increase the current to the target value. This function also reduces the current during a short-circuit condition.

### 8.4.5 Thermal Shutdown

As soon as the junction temperature,  $T_J$ , exceeds 140°C (typically) the device goes into thermal shutdown. In this mode, the high-side and low-side MOSFETs are turned-off. When the junction temperature falls below the thermal shutdown minus its hysteresis, the device continuous the operation.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS81256 device is a complete MicroSiP™ DC/DC step-up power solution intended for battery-powered portable applications.

### 9.2 Typical Application



Figure 13. 5-V Power Supply

### 9.2.1 Design Requirements

The following design guidelines provide a component selection process for the typical application circuit shown to operate the device within the *Recommended Operating Conditions*.

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Output Capacitor Selection $C_{EXT}$

Because of the pulsating output current nature of the boost converter, a low ESR output capacitor is required to maintain control loop stability, to enhance the converter's transient response and to reduce the output voltage ripple. For the output capacitor, it is recommended to use small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. The minimum capacitance is  $2\mu F$ .

To get an estimate of the steady ripple due to charging and discharging the output capacitance, Equation 2 can be used.

$$\Delta V = \frac{I_{OUT} \cdot (V_{OUT} - V_{IN})}{C \cdot V_{OUT} \cdot f}$$
(2)

Where f is the switching frequency which is 4MHz (typically.) and C is the effective output capacitance. Notice the TPS81256 device already incorporates ca.  $1.2\mu$ F effective output capacitance.

In practice, the total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using Equation 3:

$$V_{ESR} = I_{OUT} \cdot R_{ESR}$$
(3)



### **Typical Application (continued)**

An MLCC capacitor with twice the value of the calculated minimum should be used due to DC bias effects. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. There are no additional requirements regarding minimum ESR. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients but the total output capacitance value should not exceed ca. 30µF.

DC bias effect: high cap. ceramic capacitors exhibit DC bias effects, which have a strong influence on the device's effective capacitance. Therefore the right capacitor value has to be chosen very carefully. Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and it's effective capacitance. For instance, a 4.7µF X5R 16V 0603 MLCC capacitor would typically show an effective capacitance of less than 2.5µF (under 5V bias condition, high temperature and ageing effects).

Because the damping factor in the output path is directly related to several resistive parameters (e.g. inductor DCR, power-stage  $r_{DS(on)}$ , PWB DC resistance, load switches  $r_{DS(on)}$  ...) that are temperature dependant, the converter small and large signal behavior must be checked over the input voltage range, load current range and temperature range.

The easiest sanity test is to evaluate, directly at the converter's output, the following aspects:

- PFM/PWM efficiency
- PFM/PWM and PWM load transient response

During the recovery time from a load transient, the output voltage can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin.

Table 3. Recommended Capacitor C<sub>FYT</sub>

| REFERENCE | DESCRIPTION                   | PART NUMBER, MANUFACTURER <sup>(1)</sup> |
|-----------|-------------------------------|------------------------------------------|
| $C_{EXT}$ | 4.7μF, 16V, 0603, X5R ceramic | GRM188R61C475KAAJ, muRata                |

(1) See Third-Party Products Disclaimer

### 9.2.2.2 Input Capacitor Selection

In a dc/dc boost converter, since the input current is continuous, only minimum input capacitance is required. The TPS81256 device integrates a low ESR decoupling capacitor to prevent large voltage transients that can cause misbehavior of the device or interference in other circuits in the system.

For most applications, the input capacitor that is integrated into the TPS81256 should be sufficient. If the application exhibits a noisy or erratic switching frequency, experiment with additional input capacitance to find a remedy. Multilayer ceramic capacitors are an excellent choice for input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Additional input capacitors should be located as close as possible to the device.

The TPS81256 uses a tiny ceramic input capacitor. When a ceramic capacitor is combined with trace or cable inductance, such as from a wall adapter, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or can even damage the part. In this circumstance, additional "bulk" capacitance, such as electrolytic or tantalum, should be placed between the input of the converter and the power source lead to reduce ringing that can occur between the inductance of the power source leads and C<sub>1</sub>.

# TEXAS INSTRUMENTS

### 9.2.3 Application Curves







# 9.3 System Examples



<sup>(9)</sup> The capacitor is not only required to decouple the audio power amplifier, but is also required to stable operation of the SMPS converter.

The SMPS converter should be located in the close vicinity of the audio power amplifier.

Figure 21. "Boosted" Audio Power Supply



# **System Examples (continued)**





Figure 22. Battery Powered USB-DCP Power Supply



# 10 Power Supply Recommendations

The TPS81256 has no special requirements for its input power supply. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS81256

# 11 Layout

### 11.1 Layout Guidelines

In making the pad size for the  $\mu SiP$  LGA balls, it is recommended that the layout use non-solder-mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 23 shows the appropriate diameters for a MicroSiP layout.

# 11.2 Layout Example



Figure 23. Recommended Land Pattern Image and Dimensions

| SOLDER PAD<br>DEFINITIONS <sup>(1)(2)(3)(4)</sup> | COPPER PAD | SOLDER MASK <sup>(5)</sup><br>OPENING | COPPER<br>THICKNESS | STENCIL (6)<br>OPENING | STENCIL THICKNESS |  |
|---------------------------------------------------|------------|---------------------------------------|---------------------|------------------------|-------------------|--|
| Non-solder-mask defined (NSMD)                    | 0.30mm     | 0.360mm                               | 1oz max (0.032mm)   | 0.34mm diameter        | 0.1mm thick       |  |

- (1) Circuit traces from non-solder-mask defined PWB lands should be 75μm to 100μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and affect reliability.
- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- (3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less than 0.5mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 μm on top of the copper circuit pattern.
- (6) For best solder stencil performance use laser cut stencils with electro polishing. Chemically etched stencils give inferior solder paste volume control.

#### 11.3 Surface Mount Information

The TPS81256 MicroSiP DC/DC converter uses an open frame construction that is designed for a fully automated assembly process and that features a large surface area for pick and place operations. See the "Pick Area" in the package drawings.

Package height and weight have been kept to a minimum thereby to allow the MicroSiP device to be handled similarly to a 0805 component.

See JEDEC/IPC standard J-STD-20b for reflow recommendations.

### 11.4 Thermal and Reliability Information

The TPS81256 output current may need to be de-rated if it is required to operate in a high ambient temperature or deliver a large amount of continuous power. The amount of current de-rating is dependent upon the input voltage, output power and environmental thermal conditions. Care should especially be taken in applications where the localized PWB temperature exceeds 65°C.

The TPS81256 die and inductor temperature should be kept lower than the maximum rating of 125°C, so care should be taken in the circuit layout to ensure good heat sinking. Sufficient cooling should be provided to ensure reliable operation.

To estimate the junction temperature, approximate the power dissipation within the TPS81256 by applying the typical efficiency stated in this datasheet to the desired output power; or, by taking a power measurement if you have an actual TPS81256 device or a TPS81256EVM evaluation module. Then calculate the internal temperature rise of the TPS81256 above the surface of the printed circuit board by multiplying the TPS81256 power dissipation by the thermal resistance.

The thermal resistance numbers listed in the Thermal Information table are based on modeling the MicroSiP package mounted on a high-K test board specified per JEDEC standard. For increased accuracy and fidelity to the actual application, it is recommended to run a thermal image analysis of the actual system. Figure 24 and Figure 25 are thermal images of Tl's evaluation board with readings of the temperatures at specific locations on the device.



Figure 24. V<sub>IN</sub>=3.6v, V<sub>OUT</sub>=5v, I<sub>OUT</sub>=300ma 150mw Power Dissipation At Room Temperature



Figure 25. V<sub>IN</sub>=3.6v, V<sub>OUT</sub>=5v, I<sub>OUT</sub>=600ma 600mw Power Dissipation At Room Temperature

The TPS81256 is equipped with a thermal shutdown that will inhibit power switching at high junction temperatures. The activation threshold of this function, however, is above 125°C to avoid interfering with normal operation. Thus, it follows that prolonged or repetitive operation under a condition in which the thermal shutdown activates necessarily means that the components internal to the MicroSiP™ package are subjected to high temperatures for prolonged or repetitive intervals, which may damage or impair the reliability of the device.

MLCC capacitor reliability/lifetime is dependant on temperature and applied voltage conditions. At higher temperatures, MLCC capacitors are subject to stronger stress. On the basis of frequently evaluated failure rates determined at standardized test conditions, the reliability of all MLCC capacitors can be calculated for their actual operating temperature and voltage.



# Thermal and Reliability Information (continued)



Figure 26. Capacitor Lifetime vs Capacitor Case Temperature

Failures caused by systematic degradation can be described by the Arrhenius model. The most critical parameter (IR) is the Insulation Resistance (i.e. leakage current). The drop of IR below a lower limit (e.g. 1  $M\Omega$ ) is used as the failure criterion, see Figure 26. It should be noted that the wear-out mechanisms occurring in the MLCC capacitors are not reversible but cumulative over time.



# 12 器件和文档支持

### 12.1 器件支持

### 12.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 12.2 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### 12.3 商标

MicroSiP, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。

### MicroSiP 直流/直流模块封装尺寸

TPS81256 器件采用 9 凸点球栅阵列 (BGA) 封装。封装尺寸为:

- $D = 2.925 \pm 0.05$ mm
- $E = 2.575 \pm 0.05$ mm





#### 代码:

- CC 封装标记芯片代码(参阅"封装选项附录"获取更多详细信息)
- YML—Y: 年, M: 月, L: 批次跟踪码
- LSB—L: 批次跟踪码, S: 地点代码, B: 主板定位器

图 27. µSIP 9 引脚尺寸和标记

SIP0009A





# **PACKAGE OUTLINE**

# MicroSiP<sup>™</sup>- 1 mm max height

MICRO SYSTEM IN PACKAGE



### MicroSiP is a trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   For pick and place nozzle recommendation, see product datasheet.
   Location, size and quantity of each component are for reference only and may vary.





### **EXAMPLE BOARD LAYOUT**

# **SIP0009A**

# MicroSiP<sup>™</sup> - 1 mm max height

MICRO SYSTEM IN PACKAGE



NOTES: (continued)

5. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).





### **EXAMPLE STENCIL DESIGN**

# **SIP0009A**

# MicroSiP™- 1 mm max height

MICRO SYSTEM IN PACKAGE



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# PACKAGE OPTION ADDENDUM

17-Feb-2021

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                               | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS81256SIPR     | ACTIVE | uSiP         | SIP                | 9 | 3000           | RoHS (In<br>Work) & Green<br>(In Work) | OSP                           | Level-2-260C-1 YEAR | -40 to 85    | тт                      | Samples |
| TPS81256SIPT     | ACTIVE | uSiP         | SIP                | 9 | 250            | RoHS (In<br>Work) & Green<br>(In Work) | OSP                           | Level-2-260C-1 YEAR | -40 to 85    | Π                       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

17-Feb-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS81256SIPR | uSiP            | SIP                | 9 | 3000 | 178.0                    | 9.0                      | 2.83       | 3.18       | 1.2        | 4.0        | 8.0       | Q2               |
| TPS81256SIPT | uSiP            | SIP                | 9 | 250  | 178.0                    | 9.0                      | 2.83       | 3.18       | 1.2        | 4.0        | 8.0       | Q2               |

www.ti.com 10-Mar-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS81256SIPR | uSiP         | SIP             | 9    | 3000 | 223.0       | 194.0      | 35.0        |
| TPS81256SIPT | uSiP         | SIP             | 9    | 250  | 223.0       | 194.0      | 35.0        |

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司