



# 16-Channel, 12-Bit PWM LED Driver with 6-Bit Dot Correction and Pre-Charge FET

# FEATURES

www.ti.com

- 16 Channels, Constant Current Sink Output
- 60-mA Capability (Constant Current Sink)
- 12-Bit (4096 Steps) Grayscale Control with PWM
- 6-Bit (64 Steps) Dot Correction with Sink
  Current
- Internal Pre-Charge FET to Prevent LED Ghosting Phenomenon on Multiplexed LED Systems
- LED Power-Supply Voltage up to 15 V
- V<sub>CC</sub> = 3.0 V to 5.5 V
- Constant Current Accuracy:
  - Channel-to-Channel = ±1%
  - Device-to-Device = ±3%
- CMOS Logic Level I/O
- 30-MHz Data Transfer Rate
- 33-MHz Grayscale Control Clock
- Continuous Base LED Open Detection (LOD):
  - Detect LED opening and LED short to GND during display with auto output off function

- Thermal Shutdown (TSD):
  - Automatic shutdown at over-temperature conditions
  - Restart under normal temperature
- Pre-Thermal Warning (PTW):
  - High temperature operation alert
- Readable Error Information:
  - LED Open Detection (LOD)
  - Thermal Error Flag (TEF)
  - Pre-Thermal Warning (PTW)
- Noise Reduction:
  - 4-channel grouped delay to prevent inrush current
- Operating Temperature: –40°C to +85°C

### **APPLICATIONS**

- Monochrome, Multicolor, Full-Color LED Displays Using Multiplexing System
- LED Signboards Using Multiplexing System



Typical Application Circuit (Multiple Daisy-Chained TLC5944s)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments, Incorporated.

All other trademarks are the property of their respective owners.

# DESCRIPTION

The TLC5944 is a 16-channel, constant current sink driver. Each channel is individually adjustable with 4096 pulse-width modulated (PWM) steps and 64 constant sink current (dot correction) steps. The dot correction (DC) adjusts for brightness variations between LEDs. Both grayscale (GS) control and DC are accessible via a common serial interface port. The maximum current value of all 16 channels can be set by a single external resistor.

The TLC5944 has an internal pre-charge FET to prevent the ghost-lighting phenomenon that occurs on multiplexed LED systems. The TLC5944 has three error detection circuits for LED open detection (LOD), a thermal error flag (TEF), and a pre-thermal warning (PTW). The LOD detects a broken or disconnected LED, and a shorted LED to GND during the display period. The TEF indicates a too-high temperature condition; when the TEF is set, all output drivers are turned off by the thermal shutdown (TSD) protection. Additionally, when the TEF is cleared, all output drivers are restarted. The PTW indicates that the IC is operating in a high temperature condition. The output drivers remain on when PTW is set.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE-LEAD        | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|---------------------|-----------------|------------------------------|
| TLC5944 | HTSSOP-28 PowerPAD™ | TLC5944PWPR     | Tape and Reel, 2000          |
| 1203944 | HISSOF-26 FOWEIFAD  | TLC5944PWP      | Tube, 50                     |
| TLC5944 | 5 mm × 5 mm QFN-32  | TLC5944RHBR     | Tape and Reel, 3000          |
| 1205944 | 5 mm × 5 mm QFN-32  | TLC5944RHBT     | Tape and Reel, 250           |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                     | Р                                              | ARAMETER                   | TLC5944                                                                                                                                                                                                                                                                                          | UNIT |
|---------------------|------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>CC</sub>     | Supply voltage, V <sub>CC</sub>                |                            | -0.3 to +6.0                                                                                                                                                                                                                                                                                     | V    |
| V <sub>UP</sub>     | Pre-charge voltage                             |                            | -0.3 to +16                                                                                                                                                                                                                                                                                      | V    |
|                     | Output current (dc)                            | XERR                       | 6                                                                                                                                                                                                                                                                                                | mA   |
| I <sub>OUT</sub>    | Output current (dc)                            | OUT0 to OUT15              | -0.3 to +6.0<br>-0.3 to +16                                                                                                                                                                                                                                                                      | mA   |
| V <sub>IN</sub>     | Input voltage range:<br>SIN, SCLK, XLAT, BLANK | K, GSCLK, DCSEL, IREF      | –0.3 to V <sub>CC</sub> + 0.3                                                                                                                                                                                                                                                                    | V    |
|                     |                                                | SOUT, XERR                 | -0.3 to V <sub>CC</sub> + 0.3                                                                                                                                                                                                                                                                    | V    |
| V <sub>OUT</sub>    | Output voltage range                           | OUT0 to OUT15              | $\begin{array}{c c} -0.3 \text{ to } +6.0 \\ \hline -0.3 \text{ to } +16 \\ \hline 6 \\ \hline 70 \\ \hline -0.3 \text{ to } V_{CC} + 0.3 \\ \hline -0.3 \text{ to } V_{CC} + 0.3 \\ \hline -0.3 \text{ to } V_{UP} + 0.3 \\ \hline +150 \\ \hline -55 \text{ to } +150 \\ \hline 2 \end{array}$ | V    |
| T <sub>J(max)</sub> | Operating junction temper                      | ature                      | +150                                                                                                                                                                                                                                                                                             | °C   |
| T <sub>STG</sub>    | Storage temperature rang                       | e                          | -55 to +150                                                                                                                                                                                                                                                                                      | °C   |
|                     | ESD roting                                     | Human body model (HBM)     | 2                                                                                                                                                                                                                                                                                                | kV   |
|                     | ESD rating                                     | Charged device model (CDM) | 500                                                                                                                                                                                                                                                                                              | V    |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) All voltage values are with respect to network ground terminal.



### **RECOMMENDED OPERATING CONDITIONS**

At  $T_A = -40^{\circ}$ C to +85°C, unless otherwise noted.

|                                    |                                       |                                       | Т                                         | TLC5944 |                 |     |  |
|------------------------------------|---------------------------------------|---------------------------------------|-------------------------------------------|---------|-----------------|-----|--|
|                                    | PARAMETER                             | TEST CONDITIONS                       | MIN                                       | NOM M   | MAX             |     |  |
| DC Characteri                      | stics: V <sub>CC</sub> = 3 V to 5.5 V |                                       | Ш                                         |         |                 |     |  |
| V <sub>CC</sub>                    | Supply voltage                        |                                       | 3.0                                       |         | 5.5             | V   |  |
| V <sub>UP</sub>                    | Pre-charge voltage                    |                                       | 3.0                                       |         | 15              | V   |  |
| Vo                                 | Voltage applied to output             | OUT0 to OUT15                         |                                           |         | $V_{\text{UP}}$ | V   |  |
| V <sub>IH</sub>                    | High-level input voltage              |                                       | $0.7 \times V_{CC}$                       |         | $V_{CC}$        | V   |  |
| V <sub>IL</sub>                    | Low-level input voltage               |                                       | GND                                       | 0.3 ×   | $V_{CC}$        | V   |  |
| I <sub>OH</sub>                    | High-level output current             | SOUT                                  |                                           |         | -1              | mA  |  |
| 1                                  |                                       | SOUT                                  |                                           |         | 1               | mA  |  |
| I <sub>OL</sub>                    | Low-level output current              | XERR                                  |                                           |         | 5               | mA  |  |
| I <sub>OLC</sub>                   | Constant output sink current          | OUT0 to OUT15                         |                                           |         | 60              | mA  |  |
| T <sub>A</sub>                     | Operating free-air temperature        |                                       | -40                                       |         | +85             | °C  |  |
| TJ                                 | Operating junction temperature        |                                       | -40                                       | -       | -125            | °C  |  |
| AC Characteri                      | stics: V <sub>CC</sub> = 3 V to 5.5 V |                                       | ц. | I       |                 |     |  |
| f <sub>CLK (sclk)</sub>            | Data shift clock frequency            | SCLK                                  |                                           |         | 30              | MHz |  |
| f <sub>CLK (gsclk)</sub>           | Grayscale control clock frequency     | GSCLK                                 |                                           |         | 33              | MHz |  |
| T <sub>WH0</sub> /T <sub>WL0</sub> | Dulas duration                        | SCLK, GSCLK                           | 10                                        |         |                 | ns  |  |
| T <sub>WH1</sub>                   | Pulse duration                        | XLAT, BLANK                           | 15                                        |         |                 | ns  |  |
| T <sub>SU0</sub>                   |                                       | SIN–SCLK↑                             | 5                                         |         |                 | ns  |  |
| T <sub>SU1</sub>                   |                                       | BLANK↓–GSCLK↑                         | 15                                        |         |                 | ns  |  |
| T <sub>SU2</sub>                   |                                       | XLAT↑–SCLK↑                           | 100                                       |         |                 | ns  |  |
| T <sub>SU3</sub>                   | Setup time                            | XLAT↓–SCLK↑<br>(for SID reading only) | 20                                        |         |                 | ns  |  |
| T <sub>SU4</sub>                   |                                       | DCSEL–SCLK↑                           | 10                                        |         |                 | ns  |  |
| T <sub>SU5</sub>                   |                                       | DCSEL–XLAT↑                           | 10                                        |         |                 | ns  |  |
| T <sub>H0</sub>                    |                                       | SIN–SCLK↑                             | 3                                         |         |                 | ns  |  |
| T <sub>H1</sub>                    |                                       | XLAT∱–SCLK∱                           | 10                                        |         |                 | ns  |  |
| T <sub>H2</sub>                    | Hold time                             | DCSEL–SCLK↓                           | 10                                        |         |                 | ns  |  |
| T <sub>H3</sub>                    |                                       | DCSEL–XLAT↑                           | 100                                       |         |                 | ns  |  |

#### **DISSIPATION RATINGS**

| PACKAGE                                                | OPERATING FACTOR<br>ABOVE $T_A = +25^{\circ}C$ | T <sub>A</sub> < +25℃<br>POWER RATING | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|--------------------------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|
| HTSSOP-28 with<br>PowerPAD soldered <sup>(1)</sup>     | 31.67 mW/°C                                    | 3958 mW                               | 2533 mW                                | 2058 mW                                |
| HTSSOP-28 with<br>PowerPAD not soldered <sup>(2)</sup> | 16.21 mW/°C                                    | 2026 mW                               | 1296 mW                                | 1053 mW                                |
| QFN-32 <sup>(3)</sup>                                  | 27.86 mW/°C                                    | 3482 mW                               | 2228 mW                                | 1811 mW                                |

(1) With PowerPAD soldered onto copper area on printed circuit board (PCB); 2-oz. copper. For more information, see SLMA002 (available for download at www.ti.com).

(2) With PowerPAD not soldered onto copper area on PCB.

(3) The package thermal impedance is calculated in accordance with JESD51-5.



www.ti.com

# **ELECTRICAL CHARACTERISTICS**

At  $V_{CC}$  = 3.0 V to 5.5 V and  $T_A$  = -40°C to +85°C. Typical values at  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.

|                      |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                | TLC5944 |                 |      |  |
|----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|-----------------|------|--|
|                      | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIN            | TYP     | MAX             | UNIT |  |
| V <sub>он</sub>      | High-level output voltage                                     | I <sub>OH</sub> = −1 mA at SOUT                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} - 0.4$ |         | V <sub>CC</sub> | V    |  |
|                      |                                                               | I <sub>OL</sub> = 1 mA at SOUT                                                                                                                                                                                                                                                                                                                                                                                                                     | 0              |         | 0.4             | V    |  |
| V <sub>OL</sub>      | Low-level output voltage                                      | I <sub>OL</sub> = 5 mA at XERR                                                                                                                                                                                                                                                                                                                                                                                                                     | 0              |         | 0.4             | V    |  |
| I <sub>IN</sub>      | Input current                                                 | $V_{IN} = V_{CC}$ or GND at SIN, SCLK, XLAT, GSCLK, BLANK, DCSEL                                                                                                                                                                                                                                                                                                                                                                                   | -1             |         | 1               | μΑ   |  |
| I <sub>CC1</sub>     |                                                               | $\label{eq:SIN/SCLK/GSCLK/XLAT/DCSEL = low, BLANK = high, \\ DCn = 3Fh, V_{OUTn} = 1 V, R_{IREF} = 24 \ k\Omega$                                                                                                                                                                                                                                                                                                                                   |                | 1       | 2               | mA   |  |
| I <sub>CC2</sub>     |                                                               | $\label{eq:SIN/SCLK/GSCLK/XLAT/DCSEL = low, BLANK = high, \\ DCn = 3Fh, \ V_{OUTn} = 1 \ V, \ R_{IREF} = 1.6 \ k\Omega$                                                                                                                                                                                                                                                                                                                            |                | 5       | 10              | mA   |  |
| I <sub>CC3</sub>     | Supply current (V <sub>CC</sub> )                             | $\label{eq:scalar} \begin{array}{l} \text{SCLK} = 30 \text{ MHz}, \text{GSCLK} = 33 \text{ MHz}, \text{SIN} = 15 \text{ MHz}, \\ \text{XLAT/DCSEL} = \text{low}, \\ \text{BLANK} = \text{low} \text{ during } 4095 \text{ GSCLK} \text{ period and high} \\ \text{during 1 GSCLK period}, \\ \text{GSn} = \text{FFFh}, \text{DCn} = 3\text{Fh}, \text{V}_{\text{OUTn}} = 1 \text{ V}, \\ \text{R}_{\text{IREF}} = 1.6 \text{ k}\Omega \end{array}$ |                | 17      | 35              | mA   |  |
| I <sub>CC4</sub>     |                                                               | $\label{eq:scalar} \begin{array}{l} \text{SCLK} = 30 \text{ MHz}, \text{GSCLK} = 33 \text{ MHz}, \text{SIN} = 15 \text{ MHz}, \\ \text{XLAT/DCSEL} = \text{low}, \\ \text{BLANK} = \text{low} \text{ during } 4095 \text{ GSCLK} \text{ period and high} \\ \text{during 1 GSCLK period}, \\ \text{GSn} = \text{FFFh}, \text{DCn} = 3\text{Fh}, \text{V}_{\text{OUTn}} = 1 \text{ V}, \\ \text{R}_{\text{IREF}} = 820 \ \Omega \end{array}$        |                | 30      | 60              | mA   |  |
| I <sub>O(LC)</sub>   | Constant output current                                       | All OUTn = ON, DCn = 3Fh, $V_{OUTn} = V_{OUTfix} = 1 V$ , $R_{IREF} = 1 k\Omega$ (see Figure 9), at OUT0 to OUT15                                                                                                                                                                                                                                                                                                                                  | 54             | 60      | 66              | mA   |  |
| I <sub>O(LKG)</sub>  |                                                               | All OUTn for constant current driver, all output off,<br>BLANK = high, $V_{OUTn} = V_{OUTfix} = 15 V$ , $V_{UP} = 15 V$ ,<br>$R_{IREF} = 820 \Omega$ (see Figure 10), at OUT0 to OUT15                                                                                                                                                                                                                                                             |                |         | 0.1             | μΑ   |  |
| I <sub>O(LKG1)</sub> | Leakage output current                                        | All OUTn for pre-charge FET, all output off,<br>BLANK = low, $V_{OUTn} = V_{OUTfix} = 0 V$ , $V_{UP} = 15 V$ ,<br>$R_{IREF} = 820 \Omega$ (see Figure 10), at OUT0 to OUT15                                                                                                                                                                                                                                                                        |                |         | -10             | μΑ   |  |
| I <sub>O(LKG2)</sub> |                                                               | XERR, no error status, V <sub>OUTn</sub> = 5.5 V                                                                                                                                                                                                                                                                                                                                                                                                   |                |         | 1               | μΑ   |  |
| ΔI <sub>O(LC)</sub>  | Constant current error<br>(channel-to-channel) <sup>(1)</sup> | All OUTn = ON, DCn = 3Fh, V <sub>OUTn</sub> = 1 V,<br>R <sub>IREF</sub> = 820 $\Omega$ , at OUT0 to OUT15                                                                                                                                                                                                                                                                                                                                          |                | ±1      | ±3              | %    |  |
| ∆I <sub>O(LC1)</sub> | Constant current error (device-to-device) <sup>(2)</sup>      | All OUTn = ON, DCn = 3Fh, V <sub>OUTn</sub> = 1 V,<br>R <sub>IREF</sub> = 820 $\Omega$ , at OUT0 to OUT15                                                                                                                                                                                                                                                                                                                                          |                | ±3      | ±6              | %    |  |
| ΔI <sub>O(LC2)</sub> | Line regulation <sup>(3)</sup>                                | All OUTn = ON, DCn = 3Fh, $V_{OUTn}$ = 1 V,<br>R <sub>IREF</sub> = 820 $\Omega$ , at OUT0 to OUT15                                                                                                                                                                                                                                                                                                                                                 |                | ±0.5    | ±1              | %/V  |  |

(1) The deviation of each output from the average of OUT0–OUT15 constant current. Deviation is calculated by the formula:

$$\Delta (\%) = \left[ \frac{I_{OUTn}}{\underbrace{(I_{OUT0} + I_{OUT1} + \dots + I_{OUT14} + I_{OUT15})}_{16}} - 1 \right] \times 100$$

(2) The deviation of the OUT0–OUT15 constant current average from the ideal constant current value. Deviation is calculated by the following formula:

$$\Delta (\%) = \left( \begin{array}{c} \frac{(l_{OUT0} + l_{OUT1} + \dots + l_{OUT14} + l_{OUT15})}{16} - (\text{Ideal Output Current}) \\ \hline 16 \\ \hline 16 \\ \hline 16 \\ \hline 100 \\ \text{Ideal Output Current} \end{array} \right) \times 100$$
Ideal current is calculated by the formula:
$$l_{OUT(\text{IDEAL})} = 40.5 \times \left( \frac{1.20}{R_{\text{IREF}}} \right)$$
Line regulation is calculated by this equation:
$$\Delta (\%/\text{V}) = \left( \frac{(l_{OUTn} \text{ at } V_{CC} = 5.5 \text{ V}) - (l_{OUTn} \text{ at } V_{CC} = 3.0 \text{ V})}{(l_{OUTn} \text{ at } V_{CC} = 3.0 \text{ V})} \right) \times \frac{100}{5.5 \text{ V} - 3 \text{ V}}$$

(3)

#### www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

At  $V_{CC}$  = 3.0 V to 5.5 V and  $T_A$  = -40°C to +85°C. Typical values at  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.

|                     | TLC5944                        |                                                                                                 |      |      |      |      |
|---------------------|--------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
|                     | PARAMETER                      | TEST CONDITIONS                                                                                 | MIN  | TYP  | MAX  | UNIT |
| $\Delta I_{O(LC3)}$ | Load regulation <sup>(4)</sup> | All OUTn = ON, DCn = 3Fh, $V_{OUTn}$ = 1 V to 3 V, $R_{IREF}$ = 820 $\Omega$ , at OUT0 to OUT15 |      | ±1   | ±3   | %/V  |
| R <sub>PCHG</sub>   | Pre-charge FET on-resistance   | V <sub>UP</sub> = 3 V, V <sub>OUTn</sub> = 1 V, BLANK = high,<br>OUT0 to OUT15                  |      | 1    | 3    | kΩ   |
| T <sub>(TEF)</sub>  | Thermal error flag threshold   | Junction temperature <sup>(5)</sup>                                                             | +150 | +162 | +175 | °C   |
| T <sub>(HYST)</sub> | Thermal error flag hysteresis  | Junction temperature <sup>(5)</sup>                                                             | +5   | +10  | +20  | °C   |
| T <sub>(PTW)</sub>  | Pre-thermal warning threshold  | Junction temperature <sup>(5)</sup>                                                             | +105 | +120 | +135 | °C   |
| T <sub>(HYSP)</sub> | Pre-thermal warning hysteresis | Junction temperature <sup>(5)</sup>                                                             | +5   | +10  | +20  | °C   |
| $V_{LOD}$           | LED open detection threshold   | All OUTn = ON                                                                                   | 0.2  | 0.3  | 0.4  | V    |
| VIREF               | Reference voltage output       | R <sub>IREF</sub> = 820 Ω                                                                       | 1.16 | 1.20 | 1.24 | V    |

(4) Load regulation is calculated by the equation:

$$\Delta (\%/V) = \left( \frac{(I_{OUTn} \text{ at } V_{OUTn} = 3 \text{ V}) - (I_{OUTn} \text{ at } V_{OUTn} = 1 \text{ V})}{(I_{OUTn} \text{ at } V_{OUTn} = 1 \text{ V})} \right) \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$

(5) Not tested. Specified by design.

### SWITCHING CHARACTERISTICS

At  $V_{CC}$  = 3.0 V to 5.5 V,  $T_A$  = -40°C to +85°C,  $C_L$  = 15 pF,  $R_L$  = 68  $\Omega$ ,  $R_{IREF}$  = 820  $\Omega$ ,  $V_{LED}$  = 5.0 V, and  $V_{UP}$  = 5.0 V. Typical values at  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.

|                     |                                     |                                                                                                                           | TLC5944<br>MIN TYP MAX |    |     |      |
|---------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|----|-----|------|
|                     | PARAMETER                           | TEST CONDITIONS                                                                                                           |                        |    | MAX | UNIT |
| t <sub>R0</sub>     | Diag time                           | SOUT (see Figure 6)                                                                                                       |                        |    | 16  |      |
| t <sub>R1</sub>     | - Rise time                         | OUTn, DCn = 3Fh (see Figure 5)                                                                                            |                        | 10 | 30  | ns   |
| t <sub>F0</sub>     |                                     | SOUT (see Figure 6)                                                                                                       |                        |    | 16  |      |
| t <sub>F1</sub>     | Fall time                           | OUTn, DCn = 3Fh (see Figure 5)                                                                                            |                        | 10 | 30  | ns   |
| t <sub>F2</sub>     |                                     | XERR, $C_{L XERR}$ = 100 pF, $R_{L XERR}$ = 1 k $\Omega$ ,<br>V <sub>XERR</sub> = 5 V (see Figure 7)                      |                        |    | 50  | ns   |
| t <sub>D0</sub>     |                                     | SCLK↑ to SOUT                                                                                                             |                        |    | 25  | ns   |
| t <sub>D1</sub>     |                                     | DCSEL to SOUT                                                                                                             |                        |    | 25  | ns   |
| t <sub>D2</sub>     |                                     | BLANK↑ to OUT0 sink current off                                                                                           |                        | 20 | 40  | ns   |
| t <sub>D3</sub>     |                                     | GSCLK↑ to OUT0/4/8/12                                                                                                     | 5                      | 18 | 40  | ns   |
| t <sub>D4</sub>     | Propagation delay time              | GSCLK↑ to OUT1/5/9/13                                                                                                     | 20                     | 42 | 73  | ns   |
| t <sub>D5</sub>     |                                     | GSCLK↑ to OUT2/6/10/14                                                                                                    | 35                     | 66 | 106 | ns   |
| t <sub>D6</sub>     |                                     | GSCLK↑ to OUT3/7/11/15                                                                                                    | 50                     | 90 | 140 | ns   |
| t <sub>D7</sub>     |                                     | XLAT↑ to IOUT (dot correction)                                                                                            |                        |    | 50  | ns   |
| t <sub>D8</sub>     |                                     | BLANK <sup>↑</sup> to pre-charge FET on, $R_{L PRE} = 10 \text{ k}\Omega$ ,<br>constant current driver off (see Figure 8) | 10                     | 35 | 130 | ns   |
| t <sub>ON_ERR</sub> | Output on-time error <sup>(1)</sup> | GSn = 001h, GSCLK = 33 MHz                                                                                                | -20                    |    | 10  | ns   |

(1) Output on-time error is calculated by the following formula: T<sub>ON\_ERR</sub> (ns) = t<sub>OUTON</sub> - T<sub>GSCLK</sub>. t<sub>OUTON</sub> is the actual on-time of the constant current driver. T<sub>GSCLK</sub> is the period of GSCLK.



www.ti.com







www.ti.com

### **DEVICE INFORMATION**





### **TERMINAL FUNCTIONS**

| TERMINAL |     |                   |     |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|----------|-----|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | PWP | RHB               | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SIN      | 5   | 2                 | I   | Serial data input for grayscale and dot correction.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| SCLK     | 4   | 1                 | I   | Serial data shift clock for GS shift register and DC shift register. Schmitt buffer input. The sh register is selected by the DCSEL pin. Data present on the SIN pin are shifted into the shift register selected by DCSEL with the rising edge of the SCLK pin. Data in the selected shift register are shifted to the MSB side by 1-bit synchronizing to the rising edge of SCLK. The N data of the selected register appears on SOUT. |  |  |
| XLAT     | 3   | 32                | I   | Data in the GS and DC shift register are moved to the respective data latch with a low-to-high transition of this pin.                                                                                                                                                                                                                                                                                                                   |  |  |
| DCSEL    | 6   | 3                 | I   | Shift register and data latch select. When DCSEL is low, SCLK/XLAT/SOUT are connected to the GS shift register and data latch. When DCSEL is high, SCLK/XLAT/SOUT are connected to the DC shift register and data latch. DCSEL should not be changed while SCLK is high.                                                                                                                                                                 |  |  |
| GSCLK    | 25  | 24                | I   | Reference clock for grayscale PWM control. If BLANK is low, then each rising edge of GSCLK increments the grayscale counter for PWM control.                                                                                                                                                                                                                                                                                             |  |  |
| BLANK    | 2   | 31                | I   | Blank (all constant current outputs off). When BLANK is high, all constant current outputs (OUT0 through OUT15) are forced off, the grayscale counter is reset to '0', and the grayscale PWM timing controller is initialized. When BLANK is low, all constant current outputs are controlled by the grayscale PWM timing controller.                                                                                                    |  |  |
| IREF     | 27  | 26                | I/O | Constant current value setting. OUT0 through OUT15 sink constant current is set to the desired value by connecting an external resistor between IREF and GND.                                                                                                                                                                                                                                                                            |  |  |
| SOUT     | 24  | 23                | 0   | Serial data output for GS, DC, and status information data (SID). This output is connected to the MSB of the shift register selected by DCSEL.                                                                                                                                                                                                                                                                                           |  |  |
| XERR     | 23  | 22                | 0   | Error output. Open-drain output. XERR goes low when LOD or TEF are set. XERR is in high impedance when error free.                                                                                                                                                                                                                                                                                                                       |  |  |
| OUT0     | 7   | 4                 | 0   | Constant current output. Each output can be tied to other outputs to increase the constant current.                                                                                                                                                                                                                                                                                                                                      |  |  |
| OUT1     | 8   | 5                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT2     | 9   | 6                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT3     | 10  | 7                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT4     | 11  | 8                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT5     | 12  | 9                 | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT6     | 13  | 10                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT7     | 14  | 11                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT8     | 15  | 14                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT9     | 16  | 15                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT10    | 17  | 16                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT11    | 18  | 17                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT12    | 19  | 18                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT13    | 20  | 19                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT14    | 21  | 20                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| OUT15    | 22  | 21                | 0   | Constant current output                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| VCC      | 28  | 27                | _   | Power-supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| VUP      | 26  | 25                |     | Pre-charge FET power supply                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| GND      | 1   | 30                | - 1 | Power ground                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| NC       | _   | 12, 13,<br>28, 29 | -   | No internal connection                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |



### PARAMETER MEASUREMENT INFORMATION

### PIN EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



Figure 1. SIN, SCLK, XLAT, DCSEL, BLANK, GSCLK



### **TEST CIRCUITS**



 C<sub>L</sub> includes measurement probe and jig capacitance.
 Figure 5. Rise Time and Fall Time Test Circuit for OUTn



(1) C<sub>L XERR</sub> includes measurement probe and jig capacitance. Figure 7. Fall Time Test Circuit for XERR



Figure 9. Constant Current Test Circuit for OUTn





Figure 4. OUT0 Through OUT15



 C<sub>L</sub> includes measurement probe and jig capacitance.
 Figure 6. Rise Time and Fall Time Test Circuit for SOUT



Figure 8. Delay Time Test Circuit for Pre-Charge FET



SBVS112A-JUNE 2008-REVISED JULY 2009

## TIMING DIAGRAMS



(1) Input pulse rise and fall time is 1 ns to 3 ns.

#### Figure 11. Input Timing



(1) Input pulse rise and fall time is 1 ns to 3 ns.

#### Figure 12. Output Timing





<sup>(1)</sup> Input pulse rise and fall time is 1 ns to 3 ns.







# TLC5944

TEXAS INSTRUMENTS

www.ti.com

#### SBVS112A-JUNE 2008-REVISED JULY 2009







SID are entered in GS shift register at the first rising edge of SCLK with low level of DCSEL after XLAT. The SID readout consists of the saved LOD result at the 33rd GSCLK rising edge in the previous display period and the saved TEF data and TEF1 at the rising edge of the first of SCLK after XLAT goes low.

#### Figure 16. Status Information Data Read Timing



SBVS112A-JUNE 2008-REVISED JULY 2009

## **TYPICAL CHARACTERISTICS**

At  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.



(1) When the output voltage is less than the maximum voltage of the LED open detection threshold ( $V_{LOD} = 0.4 V_{MAX}$ ) while the LED is on, the LED is forced off by the auto output off function. Figure 19.





OUTPUT CURRENT vs OUTPUT VOLTAGE





# **TYPICAL CHARACTERISTICS (continued)**

At  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C, unless otherwise noted.



Figure 26.



### DETAILED DESCRIPTION

#### Setting for the Maximum Constant Sink Current Value

On the TLC5944, the maximum constant current sink value for each channel,  $I_{OLCMax}$ , is determined by an external resistor,  $R_{IREF}$ , and GND pins. The  $R_{IREF}$  resistor value is calculated with Equation 1:

$$\mathsf{R}_{\mathsf{IREF}}(\mathsf{k}\Omega) = \frac{\mathsf{V}_{\mathsf{IREF}}(\mathsf{V})}{\mathsf{I}_{\mathsf{OLCMax}}(\mathsf{mA})} \times 40.5$$

(1)

Where:

• V<sub>IREF</sub> = the internal reference voltage on the IREF pin (typically 1.20 V)

 $I_{OLCMax}$  is the largest current for all outputs. Each output sinks the  $I_{OLCMax}$  current when it is turned on and the dot correction is set to the maximum value of 3Fh (63d). The sink current for each output can be reduced by lowering the respective output dot correction data.

 $R_{IREF}$  must be between 810  $\Omega$  (typ) and 24.3 k $\Omega$  (typ) in order to keep  $I_{OLCMax}$  between 2 mA and 60 mA. The output may become unstable when  $I_{OLCMax}$  is set lower than 2 mA. However, output currents lower than 2 mA can be achieved by setting  $I_{OLCMax}$  to 2 mA or higher, and then using dot correction to lower the output current.

Figure 17 in the Typical Characteristics and Table 1 show the characteristics of the constant sink current versus the external resistor, R<sub>IREF</sub>.

| I <sub>OLCMax</sub> (mA, Typical) | R <sub>IREF</sub> (Ω) |
|-----------------------------------|-----------------------|
| 60                                | 810                   |
| 55                                | 884                   |
| 50                                | 972                   |
| 45                                | 1080                  |
| 40                                | 1215                  |
| 35                                | 1389                  |
| 30                                | 1620                  |
| 25                                | 1944                  |
| 20                                | 2430                  |
| 15                                | 3240                  |
| 10                                | 4860                  |
| 5                                 | 9720                  |
| 2                                 | 24300                 |

# Table 1. Maximum Constant Current Output versus External Resistor Value



# **Dot Correction (DC) Function**

The TLC5944 is able to individually adjust the output current of each channel (OUT0 to OUT15). This function is called *dot correction* (DC). The DC function allows users to individually adjust the brightness and color deviations of LEDs connected to the outputs OUT0 to OUT15. Each respective channel output current can be adjusted in 64 steps from 0% to 100% of the maximum output current, I<sub>OLCMax</sub>. Dot correction data are entered into the TLC5944 via the serial interface.

Equation 2 determines the sink current for each output (OUTn):

$$I_{OUTn}$$
 (mA) =  $I_{OLCMax}$  (mA) ×  $\frac{DCn}{63d}$ 

(2)

Where:

- $I_{OLCMax}$  = the maximum channel current for each channel determined by  $R_{IREF}$
- DCn = the programmed dot correction value for OUTn (DCn = 0 to 63d)

When the IC is powered on, the data in the dot correction shift register and data latch are not set to any default values. Therefore, DC data must be written to the DC latch before turning on the constant current output.

Table 2 summarizes the DC data versus current ratio and set current value.

#### Table 2. DC Data versus Current Ratio and Set Current Value

| DC DATA<br>(Binary) | DC DATA<br>(Decimal) | DC DATA<br>(Hex) | SET CURRENT<br>RATIO TO<br>MAX CURRENT (%) | OUTPUT CURRENT<br>(mA, Typical)<br>AT I <sub>OLCMax</sub> = 60 mA | OUTPUT CURRENT<br>(mA, Typical)<br>AT I <sub>OLCMax</sub> = 2 mA |
|---------------------|----------------------|------------------|--------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|
| 00 0000             | 0                    | 00               | 0.0                                        | 0.0                                                               | 0.000                                                            |
| 00 0001             | 1                    | 01               | 1.6                                        | 0.4                                                               | 0.032                                                            |
| 00 0010             | 2                    | 02               | 3.2                                        | 0.8                                                               | 0.064                                                            |
| _                   | —                    |                  | _                                          | _                                                                 | —                                                                |
| 11 1101             | 61                   | 3D               | 96.8                                       | 58.1                                                              | 1.937                                                            |
| 11 1110             | 62                   | 3E               | 98.4                                       | 59.0                                                              | 1.968                                                            |
| 11 1111             | 63                   | 3F               | 100.0                                      | 60.0                                                              | 2.000                                                            |



### Grayscale (GS) Function (PWM Operation)

The pulse width modulation (PWM) operation is controlled by a 12-bit grayscale counter that is clocked on each rising edge of the grayscale reference clock (GSCLK). The counter is reset to zero when BLANK is high. The counter value is held at zero while BLANK is high, even if the GSCLK input is toggled high and low. After the falling edge of BLANK, the counter increments with each rising edge of GSCLK. Any constant current sink output (OUT0 through OUT15) with a nonzero value in the corresponding grayscale latch starts to sink current after the first rising edge of GSCLK following a high-to-low transition of BLANK. The internal counter keeps track of the number of GSCLK pulses. Each output channel stays on as long as the internal counter is equal to or less than the respective output GSCLK. Each channel turns off at the rising edge of GSCLK when the grayscale counter value is larger than the grayscale latch value.

For example, an output that has a grayscale latch value of '1' turns on at the first rising edge of GSCLK after BLANK goes low. It turns off at the second rising edge of GSCLK. Figure 27 shows the PWM timing diagram.

| BLANK                   |           |                                                                                                                                     |                                                             |
|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
|                         |           | 2048<br>2049                                                                                                                        | 4094<br>4095                                                |
| GSCLK                   |           |                                                                                                                                     |                                                             |
| OUTn                    | OFF       | (V <sub>OUTn</sub> H) GSCLK counter starts to count GSCLK after BLANK goes low.                                                     |                                                             |
| (GSDATA = 000h)         | ON        | No driver turns on when Gray Scale data is zero                                                                                     |                                                             |
| OUTn<br>(GSDATA = 001h) | OFF<br>ON | $(V_{OUTn}H) \rightarrow T = GSCLK \times 1$ $(V_{OUTn}L)$                                                                          |                                                             |
| OUTn<br>(GSDATA = 002h) | OFF<br>ON | $(V_{OUTn}H) \rightarrow T = GSCLK \times 2$                                                                                        |                                                             |
|                         |           | $(V_{OUTn}H) \rightarrow T = GSCLK \times 3$                                                                                        |                                                             |
| OUTn<br>(GSDATA = 003h) | OFF<br>ON | (V <sub>OUTn</sub> L)                                                                                                               |                                                             |
|                         | :         |                                                                                                                                     |                                                             |
|                         | •         | (V <sub>OUTn</sub> H)                                                                                                               |                                                             |
| OUTn<br>(GSDATA = 7FFh) | OFF<br>ON | (V <sub>outn</sub> L)                                                                                                               |                                                             |
|                         |           | (V <sub>OUTn</sub> H)                                                                                                               |                                                             |
| OUTn<br>(GSDATA = 800h) | OFF<br>ON | (V <sub>outn</sub> L)                                                                                                               |                                                             |
| (,                      | ON        |                                                                                                                                     |                                                             |
| OUTn                    | OFF       | $(V_{OUTn}H) = GSCLK \times 2049 = $                                                                                                |                                                             |
| (GSDATA = 801h)         | ON        | (V <sub>OUTn</sub> L)                                                                                                               |                                                             |
|                         | ÷         |                                                                                                                                     |                                                             |
| OUTn                    | OFF       | (V <sub>OUTn</sub> H) T = GSCLK × 4093                                                                                              |                                                             |
| (GSDATA = FFDh)         | ON        | (V <sub>OUTn</sub> L)                                                                                                               |                                                             |
| OUTn                    | OFF       | (V <sub>OUTn</sub> H)                                                                                                               | <b>──</b> ►                                                 |
| (GSDATA = FFEh)         | ON        | (V <sub>OUTn</sub> L)                                                                                                               | J                                                           |
| OUTn                    | OFF       | (V <sub>OUTn</sub> H) T = GSCLK × 4095                                                                                              | <b></b>                                                     |
| (GSDATA = FFFh)         | OFF       | (V <sub>outn</sub> L)                                                                                                               | /                                                           |
|                         |           | OUTn does not turn on again until Bl oUTn does not turn on again until Bl after BLANK goes low except when Grayscale data are zero. | LANK goes high to reset the<br>loes low to enable all OUTn. |

Figure 27. PWM Operation Timing

(3)

SBVS112A-JUNE 2008-REVISED JULY 2009

When the IC powers on, the data in the grayscale shift register and latch are not set to any default value. Therefore, grayscale data must be written to the grayscale latch before turning on the constant current output. Additionally, BLANK should be held high when the device turns on, to prevent the outputs from turning on before the proper grayscale and dot correction values can be written. All constant current outputs are forced off when BLANK is high. Equation 3 determines the on time ( $t_{OUTON}$ ) for each output (OUTn).

#### $t_{OUTON}$ (ns) = $t_{GSCLK}$ (ns) × GSn

Where:

- $T_{GSCLK}$  = the period of GSCLK
- GSn = the programmed grayscale value for OUTn (GSn = 0 to 4095d)

If GS data change during a display period because XLAT goes high, and latches new GS data, the internal data latch registers are immediately updated. This action can cause the outputs to turn on or off unexpectedly. For proper operation, GS data should only be latched into the IC at the end of a display period when BLANK is high. Table 3 summarizes the GS data versus OUTn on duty and on time.

#### Table 3. GS Data versus OUTn On Duty and OUTn On Time

| GS DATA (Binary) | GS DATA (Decimal) | GS DATA (Hex) | OUTn ON DUTY RATIO<br>TO MAXIMUM CODE (%) | OUTn ON-TIME<br>(ns, Typical)<br>AT 33-MHz GSCLK |
|------------------|-------------------|---------------|-------------------------------------------|--------------------------------------------------|
| 0000 0000 0000   | 0                 | 000           | 0.00                                      | 0                                                |
| 0000 0000 0001   | 1                 | 001           | 0.02                                      | 30                                               |
| 0000 0000 0010   | 2                 | 002           | 0.05                                      | 61                                               |
| 0000 0000 0011   | 3                 | 003           | 0.07                                      | 91                                               |
| —                | —                 | _             | —                                         | —                                                |
| 0111 1111 1111   | 2047              | 7FF           | 49.99                                     | 62030                                            |
| 1000 0000 0000   | 2048              | 800           | 50.01                                     | 62061                                            |
| 1000 0000 0001   | 2049              | 801           | 50.04                                     | 62091                                            |
| —                | —                 | _             | —                                         | —                                                |
| 1111 1111 1101   | 4093              | FFD           | 99.95                                     | 124030                                           |
| 1111 1111 1110   | 4094              | FFE           | 99.98                                     | 124061                                           |
| 1111 1111 1111   | 4095              | FFF           | 100.00                                    | 124091                                           |



**TLC5944** 

#### www.ti.com

#### Grayscale (GS) Shift Register and Data Latch

The grayscale (GS) shift registers and data latches are each 192 bits in length, and set the PWM timing for each constant current driver. See Table 3 for the ON time duty of each GS data bit. Figure 28 shows the shift register and latch configuration. Refer to Figure 14 for the timing diagram for writing data into the GS shift register and latch.

The driver on time is controlled by the data in the GS data latch. GS data present on the SIN pin are clocked into the GS shift register with each rising edge of the GSCLK pin when DCSEL is low. Data are shifted in MSB first. Data are latched from the shift register into the GS data latch with a rising edge on the XLAT pin. A DCSEL level change is allowed when SCLK is low and 100 ns after the rising edge of XLAT.

When the device powers up, the data in the GS shift register and latches are not set to any default value. Therefore, GS data must be written to the GS latch before turning on the constant current output. Also, BLANK should be at a high level when powering on the device, because the constant current may be turned on as well. All constant current output is off when BLANK is at a high level. The status information data (SID) byte is overwritten on the most significant 18 bits of the grayscale shift register at the first rising edge of GSCLK after XLAT goes low.



Figure 28. Grayscale Shift Register and Data Latch Configuration



#### Dot Correction (DC) Shift Register and Data Latch

The dot correction (DC) shift register and latches are each 96 bits long and are used to individually adjust the constant current value for each constant current driver. Each channel can be adjusted from 0% to 100% of the maximum LED current with 6-bit resolution. Table 2 describes the percentage of maximum current for each dot correction data. Figure 29 shows the shift register and latch configuration for DC data. Figure 15 illustrates the timing for writing data into the DC shift registers and latches. Each LED channel current is dot-corrected by the percentage value that corresponds to the data in the respective DC data latch. DC data present on the SIN pin are clocked, MSB first, into the DC shift register at each rising edge of the SCLK pin when DCSEL is high. Data are latched from the shift register into the DC data latch with a rising edge on the XLAT pin when DCSEL is high. A DCSEL level change is allowed when SCLK is low and 100 ns after the rising edge of XLAT.

When the IC is powered on, the data in the DC shift register and data latch are not set to any default value. Therefore, dot correction data must be written to the DC latch before turning on the constant current output.



Figure 29. Dot Correction Shift Register and Latch Configuration



TLC5944

#### www.ti.com

#### Status Information Data (SID)

Status information data (SID) are 18-bit, read-only data. The 16-bit LED open detection (LOD) error, the thermal error flag (TEF), and the pre-thermal warning (PTW) are shifted out onto the SOUT pin with each rising edge of the serial data shift clock, SCLK. The 16 LOD bits for each channel and the two TEF bits are written into the 18 most significant bits of the grayscale shift register at the rising edge of the first SCLK after XLAT goes low. As a result, the previous data in the 18 most significant bits of the grayscale shift so f the grayscale information are lost at the same time. No data are loaded into the other 174 bits. Figure 30 shows the bit assignments. Figure 16 illustrates the read timing for the status information data.



Figure 30. Status Information Data Configuration

The LOD data update at the rising edge of the next 33rd GSCLK of the subsequent PWM cycle; the LOD data are retained until the next 33rd GSCLK. LOD data are only checked for outputs that are turned on during the rising edge of the 33rd GSCLK pulse. A '1' in an LOD bit indicates an open LED condition for the corresponding channel. A '0' indicates normal operation. It is possible for LOD data to show a '0' even if the LED is open when the grayscale data are less than 20h (32d).

The PTW and TEF bits indicate that the IC temperature is high and too high, respectively. The TEF flag also indicates that the IC has turned off all drivers to avoid damage by overheating the device. A '1' in the TEF bit means that the IC temperature has exceeded the detect temperature threshold of high side ( $T_{(TEF)}$ ) and the driver is forced off. A '0' in the TEF bit indicates the driver has not exceeded the high temperature. The PTW flag indicates that the IC temperature has exceeded the detect temperature threshold, but does not force the driver off. A '1' in the PTW bit indicates that the IC temperature has exceeded the pre-thermal warning threshold ( $T_{(PTW)}$ ) but does not force the driver off. A '0' in the PTW bit indicates normal operation with low-side temperature conditions. When the PTW is set, the IC temperature should be reduced by lowering the power dissipated in the driver to avoid a forced shutdown by the thermal shutdown circuit. This reduction can be accomplished by lowering the values of the GS or DC data.

When the IC powers on, LOD data do not show correct values. Therefore, LOD data must be read from the 33rd GSCLK pulse input after BLANK goes low. Table 4 shows a truth table for both LOD and TEF.

|          | CONDITION                                                                |                                                                                                                                       |                                                                                                      |  |  |  |  |  |  |
|----------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| SID DATA | LED OPEN DETECTION (LODn)                                                | THERMAL ERROR FLAG (TEF)                                                                                                              | PRE-THERMAL WARNING (PTW)                                                                            |  |  |  |  |  |  |
| 0        | LED is connected<br>(V <sub>OUTn</sub> > V <sub>LOD</sub> )              | Device temperature is lower than the high-side detect temperature $(temp \le T_{(TEF)} - T_{(HYST)})$                                 | Device temperature is lower than the low-side detect temperature $(temp < T_{(PTW)} - T_{(HYSP)})$   |  |  |  |  |  |  |
| 1        | LED is open or shorted to GND<br>(V <sub>OUTn</sub> ≤ V <sub>LOD</sub> ) | Device temperature is higher than the<br>high-side detect temperature and the<br>driver is forced off<br>(temp > T <sub>(TEF)</sub> ) | Device temperature is higher than the<br>low-side detect temperature<br>(temp ≥ T <sub>(PTW)</sub> ) |  |  |  |  |  |  |

#### Table 4. LOD and TEF Truth Table



#### **Continuous Base LED Open Detection**

At the rising edge of the 33rd GSCLK after the falling edge of BLANK, the LED open detection (LOD) circuit checks the voltage of each constant current output (OUT0 through OUT15 = OUTn) that is turned on to detect open LEDs and short LEDs to GND. The channels corresponding to the LOD bit in the status information data (SID) register are set to '1' if the voltage of the OUTn pin ( $V_{OUTn}$ ) is less than the LED open detection threshold ( $V_{LOD} = 0.3 V_{TYP}$ ). This status information can be read from the SOUT pin when DCSEL is low. No special test sequence is required for LED open detection.

The LOD function automatically checks for open LEDs and short LEDs to GND during each grayscale PWM cycle. The SID information of LOD is latched into the LED open detection data latch and does not change until the rising edge of the 33rd GSCLK pulse following the next falling edge of BLANK. To eliminate false detection of open LEDs, the LED driver design must ensure that the TLC5944 output voltage is greater than  $V_{LOD}$  when the outputs are on. The GS data must be 21h (33d) or more to get the LOD result. Figure 31 shows the LED open detection timing.



Figure 31. LED Open Detection (LOD) Timing



**TLC5944** 

#### www.ti.com

### Thermal Shutdown and Thermal Error Flag

The thermal shutdown (TSD) function turns off all of the constant current outputs on the IC immediately when the junction temperature (T<sub>J</sub>) exceeds the threshold (T<sub>(TEF)</sub> = +162°C, typ) and sets the thermal error flag (TEF) to '1'. All outputs are latched off when TEF is set to '1'; TEF and PTW remain off until the next grayscale cycle after T<sub>J</sub> drops below (T<sub>(TEF)</sub> – T<sub>(HYST)</sub>). TEF is set to '0' once T<sub>J</sub> drops below (T<sub>(TEF)</sub> – T<sub>(HYST)</sub>), but the output does not turn on until the first GSCLK after BLANK goes low while TEF is set to '0'. Figure 32 illustrates the TEF/TSD/XERR timing sequence.



Figure 32. TEF/TSD/XERR Timing

### **Internal Pre-Charge FET**

The internal pre-charge FET can prevent ghosting of multiplexed LED modules. One cause of this phenomenon is the charging current for parasitic capacitance of the constant current output line and driver through the LED. One of the mechanisms is shown in Figure 33.

In Figure 33, the constant current driver turns LED0-0 on at (1) and off at (2). After LED0-0 is turned off, OUT0 voltage is pulled up to  $V_{CHG}$  by LED0-0. This OUT0 node has some parasitic capacitance (such as the constant current driver output capacitance, and the board layout capacitance shown as C0-2). After LED0-0 turns off, SWPMOS0 is turned off and SWNMOS0 is turned on for LINE0, then LINE0 is pulled down to GND. Because there is a parasitic capacitance between LINE0 and OUT0, OUT0 voltage is also pulled down to GND. After that, SWPMOS1 is turned on for next line (LINE1). When SWPMOS1 turns on, OUT0 voltage is pulled up from the ground voltage to  $V_{LED} - V_F$ . The charge current ( $I_{CHRG}$ ) flows to the parasitic capacitor (C0) through LED1-0, causing the LED to briefly turn on and creating the ghosting effect of LED1-0.

The TLC5944 has an internal pre-charge FET to prevent ghosting. The power supply of the pre-charge FET must be connected to  $V_{LED}$  (LED anode voltage). After a small delay after BLANK goes high, this FET pulls OUTn (OUT0 to OUT15) up to  $V_{LED}$ . The charge current does not flow to C0 through LED1-0 when SWMOS1 is turned on and the ghosting is eliminated at (3). The pre-charge FET turns off as soon as BLANK goes low to avoid current flowing from  $V_{LED}$  through the pre-charge FET.

Copyright © 2008–2009, Texas Instruments Incorporated



#### SBVS112A-JUNE 2008-REVISED JULY 2009











**TLC5944** 

#### www.ti.com

#### Auto Output Off

The TLC5944 current consumption increases if any output (OUTn) is turned on and no LED is connected, the LED is an open circuit, or the output is shorted to GND. The TLC5944 has the auto output off function to reduce consumption current in these cases. This function turns off any OUTn where LED open has been detected to reduce the current into the VCC pin during error conditions. Figure 35 illustrates the auto output off function. Therefore, the LED anode voltage must be held over the LED forward voltage (V<sub>F</sub>) plus the maximum voltage of the LED open detection threshold (V<sub>LOD</sub> = 0.4 V<sub>MAX</sub>) while the LED is on, in any case. Otherwise, the LED is forced off by the auto output off function.



Figure 35. Auto Output Off Function

#### **Noise Reduction**

Large surge currents may flow through the IC and the printed circuit board (PCB) on which the device is mounted if all 16 LED channels turn on simultaneously at the start of each grayscale cycle. This large current surge could introduce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5944 turns on the LED channels in a series delay to provide a circuit soft-start feature. The output current sinks are grouped into four groups of four channels each. The first group is OUT0/4/8/12; the second group is OUT1/5/9/13; the third group is OUT2/6/10/14; and the fourth group is OUT3/7/11/15. Each group is turned on sequentially with a small delay between groups; Figure 14 shows this delay. Both turn-on and turn-off are delayed.

# $P_{D} = (V_{CC} \times I_{CC}) + \left(V_{OUT} \times I_{OLCMax} \times N \times \frac{DCn}{63d} \times d_{PWM}\right)$

Where:

• V<sub>CC</sub> = device supply voltage

SBVS112A-JUNE 2008-REVISED JULY 2009

**POWER DISSIPATION CALCULATION** 

- I<sub>CC</sub> = device supply current
- $V_{OUT} = OUTn$  voltage when driving LED current
- I<sub>MAX</sub> = LED current adjusted by R<sub>IREF</sub> resistor
- DCn = maximum DC value for OUTn
- N = number of OUTn driving LED at the same time
- $d_{PWM}$  = duty ratio defined by BLANK pin or GS PWM value

Copyright © 2008–2009, Texas Instruments Incorporated

The device power dissipation must be below the power dissipation rate of the device package (illustrated in

Figure 18) to ensure correct operation. Equation 4 calculates the power dissipation of the device:

#### (4)



SBVS112A-JUNE 2008-REVISED JULY 2009

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (June 2008) to Revision A P | <b>age</b> |
|----|--------------------------------------------------|------------|
| •  | Changed Figure 14                                | . 11       |
| •  | Changed Figure 34                                | . 24       |



### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TLC5944PWP       | ACTIVE        | HTSSOP       | PWP                | 28   | 50             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | TLC5944                 | Samples |
| TLC5944PWPR      | ACTIVE        | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | TLC5944                 | Samples |
| TLC5944PWPRG4    | ACTIVE        | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | TLC5944                 | Samples |
| TLC5944RHBT      | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | TLC<br>5944             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLC5944PWPR                 | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| TLC5944RHBT                 | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Dec-2020



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5944PWPR | HTSSOP       | PWP             | 28   | 2000 | 853.0       | 449.0      | 35.0        |
| TLC5944RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# **PWP 28**

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224765/B

PWP (R-PDSO-G28)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



DTE: A. All linear dimensions are in millimeters B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <htp://www.ti.com>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **RHB 32**

5 x 5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RHB0032E**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHB0032E**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated