



ZHCSBJ0-AUGUST 2013

具有数字基准控制的非隔离、降压功率因数控制器 (PFC) 发光二极管

(LED) 驱动器

查询样品**: TPS92074** 

说明

### 特性

- 取自 PFC 的受控基准
- 数字 50/60Hz 同步
- 恒定 LED 电流运行
- 单绕组磁性配置
- 低典型运行电流
- 快速启动
- 过压保护
- 反馈短路保护
- 宽温度运行范围
- 低物料清单 (BOM) 成本和小型印刷电路板 (PCB) 封装尺寸
- 正在申请专利的数字架构
- 提供8引脚小外形尺寸集成电路(SOIC)封装和6 引脚薄小外形晶体管封装(TSOT)

### 应用范围

- 非相位可调光 LED 灯
- 灯泡替换
- 大面积照明

### 简化的应用图

AA.

TPS92074 是一款混合功率因数控制器 (PFC),此控制器针对无需相位调光兼容性的 LED 照明解决方案而进行了优化。此器件使用一个内部、低功耗、数字控制器来监视转换器已整流交流波形。此控制器和数模转换器 (DAC) 生成一个已同步三角基准来调节输出电流。通过在线路周期上允许 LED 电流的变化,并且保持一个已调节总平均电流,可实现高功率因数解决方案。

通过使用一个恒定关闭时间控制,这个解决方案实现了 低组件数量、高效率并自然提供了开关频率的变化。 这个变化创建了一个仿真展频效应,从而简化了转换器 电磁干扰 (EMI) 签名并可使用一个更小的输出滤波 器。

**TPS92074** 还包含一些标准特性:电流限制、过压保 护、热关断和 VCC 欠压闭锁,所有这些都采用仅有 6 引脚的封装。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TPS92074



#### ZHCSBJ0-AUGUST 2013

www.ti.com.cn



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

All voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ , all currents are positive into and negative out of the specified terminal (unless otherwise noted)

|                              |                                                     | VALU       | E         | LINIT |  |
|------------------------------|-----------------------------------------------------|------------|-----------|-------|--|
|                              |                                                     | MIN        | MAX       | UNIT  |  |
| Input voltage range          | VCC                                                 | -0.3       | 22        | V     |  |
|                              | VSEN, COFF                                          | -0.3       | 6.0       |       |  |
| Bias and ISNS                | I <sub>Q</sub> bias current (non-switching)         |            | 2.5       | mA    |  |
|                              | ISNS <sup>(2)</sup> to Ground                       | -0.3       | 2.5       | V     |  |
| Gate                         | GATE - continuous                                   | -0.3       | 18        | V     |  |
|                              | GATE - 100 ns                                       | -2.5       | 20.5      | V     |  |
| Continuous power dissipatio  | n                                                   | Internally | y Limited | 1     |  |
| Electrostatic discharge      | Human Body Model (HBM)                              |            | 2         | kV    |  |
|                              | Field Induced Charged Device Model (FICDM)          |            | 750       | V     |  |
| Operating junction temperate | tion temperature, T <sub>J</sub> <sup>(3)</sup> 160 |            |           | °C    |  |
| Storage temperature range,   | e temperature range, T <sub>stg</sub> –65 150       |            | 150       | °C    |  |
| Lead temperature, soldering  | , 10s                                               |            | 260       |       |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) ISNS can sustain -2 V for 100 ns without damage.

(3) Maximum junction temperature is internally limited.

#### THERMAL INFORMATION

|                  |                                                             | TPS         | TPS92074      |        |  |  |
|------------------|-------------------------------------------------------------|-------------|---------------|--------|--|--|
|                  | THERMAL METRIC <sup>(1)</sup>                               | SOIC<br>(D) | TSOT<br>(DDC) | UNITS  |  |  |
|                  |                                                             | 8 PINS      | 6 PINS        |        |  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 112.3       | 165.5         |        |  |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 58.4        | 28.8          |        |  |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>(4)</sup>         | 52.5        | 24.6          | 8C AA/ |  |  |
| $\Psi_{JT}$      | Junction-to-top characterization parameter <sup>(5)</sup>   | 12.5        | 0.3           | °C/W   |  |  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter <sup>(6)</sup> | 51.9        | 23.8          |        |  |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | NA          | NA            |        |  |  |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



## TPS92074

ZHCSBJ0-AUGUST 2013

www.ti.com.cn

### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

Unless otherwise noted, all voltages are with respect to GND,  $-40^{\circ}C < T_J = T_A < 125^{\circ}C$ .

|                                | MIN | TYP | MAX | UNIT |
|--------------------------------|-----|-----|-----|------|
| Supply input voltage range VCC |     | 11  | 18  | V    |
| Operating junction temperature | -40 |     | 125 | °C   |

(1) Operating Ratings are conditions under which operation of the device is specified and do not imply assured performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified –40°C ≤  $T_J = T_A \le 125$ °C,  $V_{CC} = 14$  V,  $C_{VCC} = 10 \ \mu F \ C_{GATE} = 2.2 \ nF$ 

|                        | PARAMETER                               | TEST CONDITIONS          | MIN   | TYP   | MAX   | UNIT |
|------------------------|-----------------------------------------|--------------------------|-------|-------|-------|------|
| SUPPLY VO              | LTAGE INPUT (VCC)                       |                          |       |       |       |      |
| lq                     | V <sub>VCC</sub> quiescent current      | Not switching            |       | 1.3   | 2.5   | mA   |
| I <sub>Q_SD</sub>      | V <sub>VCC</sub> low power mode current | $V_{CC} < V_{CC(UVLO)}$  |       | 120   | 250   | μA   |
| V <sub>VCC</sub>       | Input range                             | $V_{CC} \le V_{CC(OVP)}$ |       |       | 18    | V    |
| V <sub>VCC(OVP)</sub>  | Overvoltage protection threshold        | $V_{CC} > V_{CC(OVP)}$   | 18.0  |       | 20.0  | V    |
| M                      | V IV/I O threshold                      | V <sub>CC</sub> rising   |       | 9.8   | 10.5  | V    |
| VVCC(UVLO)             | V <sub>VCC</sub> UVLO Intesnoid         | V <sub>CC</sub> falling  | 5.75  | 6.40  |       | V    |
| V <sub>VCC(HYS)</sub>  | V <sub>VCC</sub> UVLO hysteresis        |                          |       | 3.3   |       | V    |
| LINE SYNCH             | IRONIZATION                             |                          |       |       |       |      |
| VSEN <sub>TH-Hi</sub>  | VSEN line detect rising threshold       |                          | 0.9   | 1.0   | 1.1   | V    |
| VSEN <sub>TH-Low</sub> | VSEN line detect falling threshold      |                          | 0.465 | 0.500 | 0.540 | V    |
| OFF-TIME C             | ONTROL                                  |                          |       |       |       |      |
| V <sub>COFF</sub>      | OFF capacitor threshold                 |                          | 1.14  | 1.20  | 1.285 | V    |
| R <sub>COFF</sub>      | OFF capacitor pull-down resistance      |                          |       | 33    | 60    | Ω    |
| t <sub>OFF(max)</sub>  | Maximum off-time                        |                          |       | 280   |       | μs   |
| GATE DRIVE             | ER OUTPUT (GATE)                        |                          |       |       |       |      |
| R <sub>GATE(H)</sub>   | Gate sourcing resistance                |                          |       | 3     | 8     | Ω    |
| R <sub>GATE(L)</sub>   | Gate sinking resistance                 |                          |       | 3     | 8     | Ω    |
| CURRENT S              | ENSE                                    |                          |       |       |       |      |
| VISNS                  | Average ISNS limit threshold            | DAC: 63/127              | 445   | 500   | 555   | mV   |
| V <sub>CL</sub>        | Current limit                           |                          |       | 1.2   |       | V    |
|                        | Leading edge blanking                   |                          |       | 240   |       | ns   |
| t <sub>ISNS</sub>      | Current limit reset delay               |                          |       | 280   |       | μs   |
|                        | ISNS limit to GATE delay                |                          |       | 33    |       | ns   |
| t <sub>COFF_DLY</sub>  | OFF capacitor limit to GATE delay       |                          |       | 33    |       | ns   |
| THERMAL S              | HUTDOWN                                 |                          |       |       |       |      |
| T <sub>SD</sub>        | Thermal limit threshold                 |                          |       | 160   |       | °C   |
| T <sub>HYS</sub>       | Thermal limit hysteresis                |                          |       | 20    |       | °C   |



TEXAS INSTRUMENTS

www.ti.com.cn

ZHCSBJ0-AUGUST 2013

**DEVICE INFORMATION** 

#### FUNCTIONAL BLOCK DIAGRAM





www.ti.com.cn

# SOIC (D) PACKAGE 8 PINS (TOP VIEW)



#### **PIN DESCRIPTIONS**

|      | PIN NUMBERS |               |     |                                                                                                                                                                                                                                                                                                                                                             |
|------|-------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | SIOC<br>(D) | TSOT<br>(DDC) | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |
| COFF | 2           | 6             | Ι   | Used to set the converter constant off-time. A current and capacitor connected from the output to this pin sets the constant off-time of the switching controller.                                                                                                                                                                                          |
| GATE | 4           | 4             | 0   | Power MOSFET driver pin. This output provides the gate drive for the power switching MOSFET.                                                                                                                                                                                                                                                                |
| GND  | 1           | 2             | —   | Circuit ground connection                                                                                                                                                                                                                                                                                                                                   |
| ISNS | 5           | 3             | I   | LED current sense pin. Connect a resistor from main switching MOSFET source to GND to set the maximum switching cycle LED current. Connect ISNS to the switching FET source.                                                                                                                                                                                |
| VCC  | 3           | 5             | _   | Input voltage pin. This pin provides the power for the internal control circuitry and gate driver. $V_{CC}$ undervoltage lockout has been implemented with a wide range: 10V rising, 6V falling to ensure operation with start-up methods that allow elimination of the linear pass device. This includes using a coupled inductor with resistive start-up. |
| VSEN | 8           | 1             | I   | The line voltage and frequency are detected through this pin and fed to the digital decoder. Sensing thresholds are 1V rising and 0.5V falling – nominal.                                                                                                                                                                                                   |

## TPS92074

Texas Instruments

ZHCSBJ0-AUGUST 2013

www.ti.com.cn





www.ti.com.cn

### **APPLICATION INFORMATION**

The TPS92074 is an AC-DC power factor correction (PFC) controller for LED lighting applications. A hysteretic, peak current, constant off-time approach implements the conversion.



Figure 6. Simplified TPS92074 Schematic

The TPS92074 controls the inductor current by controlling two features: (A) The peak inductor current, and (B) The cycle off-time. The following items summarize the basics of the switch operation in this hysteretic controller.

- The main switch Q2 turns on and current ramps in the inductor.
- The Q2 current flows through the sense resistor R7. The R7 voltage is compared to a reference voltage at ISNS. The Q2 on-time ends when the voltage on R7 is equal to a controlled reference voltage and the inductor current has reached its set peak current level for that switching cycle.
- Q2 is turned off and a constant off-time timer begins. Voltage begins ramping on C8.
- The next cycle begins when the voltage on C8 reaches 1.2 V. This ends the constant off-time and discharges C8.
- Capacitor C3 eliminates most of the ripple current seen in the LEDs.



Figure 7. Current Regulation Method

The TPS92074 incorporates a patent-pending control methodology to generate the reference for the conversion stage.



#### **Initial Start-Up**

The TPS92074 is designed to achieve instant turn-on using an external linear regulator circuit. The start-up sequence is internally controlled by a  $V_{CC}$  under-voltage lockout (UVLO) circuit. Sufficient headroom has been incorporated to support the use of an auxiliary winding with start-up linear, resistive or coupled capacitor start-up methods.

#### VCC Bias Supply

The TPS92074 can be configured to use a linear regulator with or without the use of an auxiliary winding. Using a linear regulator to provide  $V_{CC}$  incurs more losses than an auxiliary winding, but has several advantages:

- · allows the use of inexpensive off-the-shelf inductors as the main magnetic
- can reduce the size of the required VCC capacitor to as low as 0.1uF

Another consideration when selecting a bias method involves the OVP configuration. Because the feature is enabled via the VCC pin, an auxiliary winding provides the simplest implementation of output over-voltage protection.

A typical start-up sequence begins with  $V_{VCC}$  input voltage below the UVLO threshold and the device operating in low-power, shut-down mode. The  $V_{VCC}$  input voltage increases to the UVLO threshold of 9.8V typical. At this point all of the device features are enabled. The device loads the initial start-up value as the output reference and switching begins. The device operates until the  $V_{VCC}$  level falls below the  $V_{CC(UVLO)}$  falling threshold. (6.4V typical) When  $V_{VCC}$  is below this threshold, the device enters low-power shut-down mode.

#### Voltage Sense Operation

The VSEN (voltage sense) pin is the only input to the digital controller. The time between the rising edge and the falling edge of the signal determines converter functions. The pin incorporates internal analog and digital filtering so that any transition that remains beyond the threshold for more than approximately 150  $\mu$ s will cause the device to record a change-of-state.



#### Controller

#### **Basic Operation**

The controller continuously monitors the line cycle period. Control algorithms use a normalized line period of 256 samples from VSEN fall to VSEN fall and a normalized converter reference control of 127 levels over a range of 0V to 1V.

The two main controller states are:

- Start-Up
- Normal Operation

After the initial start-up period where the reference is a DC level, the reference is changed to a triangular ramp to achieve a high power factor. The ramp generates gradually over several cycles ensuring the change is undetectable. The controller maintains the ramp between the rising and falling VSEN signals.

| Table 1. Control States and Controlled Reference Values |  |  |                  |  |  |  |
|---------------------------------------------------------|--|--|------------------|--|--|--|
| MODE                                                    |  |  | CONTROLLED REFER |  |  |  |

| MODE             | LINE DUTY CYCLE    | (value / 127) X 1 V = reference |  |  |  |
|------------------|--------------------|---------------------------------|--|--|--|
| Start-up         | Any                | 50                              |  |  |  |
| Name Or cretice  | Typical Average    | 55                              |  |  |  |
| Normal Operation | Typical Ramp Range | 22 to 127                       |  |  |  |
| No VSEN          | Any                | 42                              |  |  |  |

#### Initial Start-up

#### Line Synchronization

When the device reaches the turn-on UVLO threshold, the output current reference resets to 0.393 V (50/127) and switching begins. The controller samples the line for approximately 80 ms ( $t_1$  to  $t_2$ , Figure 8) to determine the line frequency and establish the present state of operation. After determining the line frequency, the controller uses the information to calibrate the internal oscillator. The controller supports line frequencies from 45 Hz to 65 Hz. After determining frequency and duty cycle, the controller enters normal operation.



Figure 8. Line Synchronization

#### Triangular Ramp Creation

After the start-up period, the controller creates a triangular ramp that is synchronized to the line and is centered between rising and falling edges of the VSEN signal as shown in Figure 9.

TEXAS INSTRUMENTS

ZHCSBJ0-AUGUST 2013

www.ti.com.cn



Figure 9. Controlled Reference Output

At start-up the ramp is created over 127 line cycles (see Figure 10) or approximately 1 second ( $t_2$  to  $t_3 \approx 1$  second). Because the output level before and after the change is very similar and the change very gradual, it is impossible for the user to perceive a change in output level. The ramp converts from a DC level to a ramp using a method that further ensures transparency to the user.



Figure 10. Transition Stages of the Controlled Reference during Start-Up

#### Loss of Voltage Sense

If a circuit malfunction or failure occurs causing the VSEN singal to become too narrow or to be lost completely, the controller simply sets the reference to a default value 0.33 V (42/127) and waits for the VSEN signal to return.

#### Not Using Voltage Sense

A simplified version of the TPS92074 circuit can be implemented by grounding the VSEN signal if minimum component count and size are essential design criteria. In this configuration, the triangular ramp reference is not implemented. The output is controlled with a default, static reference of 0.394 V (50/127). If used in conjunction with an on-time clamp and the appropriate LED stack voltage, power factors (> 0.9) can still be achieved, but THD is higher without the ramp waveform.

#### **Thermal Shutdown**

The TPS92074 includes thermal shutdown protection. If the die temperature reaches approximately 160°C the device stops switching (GATE pin low). When the die temperature cools to approximately 140°C, the device resumes normal operation.

If thermal foldback is desired at levels below the device thermal shut down limit, application circuit design features implement this protection. The most simple of these design features is the addition of a thermistor in the off-time circuitry.

#### **Thermal Foldback**

To implement thermal foldback, adjust the resistance of an existing circuit resistor with the use of an NTC (negative temperature coefficient) thermistor.



For example, a resistor combination creating a dominant effect when the thermistor reaches the desired temperature and resistance can be incorporated by paralleling a thermistor and another resistor like R10 with the suggested On-Time clamp (see Figure 12.). This circuit option creates a shorter on-time as the temperature increases, reducing the output current. The use of a thermistor (NTC or PTC) in these types of circuit implementations is simple and saves costly added circuitry and additional device pins.

#### Overvoltage Protection (OVP)

The implementation of overvoltage protection is simple and built-in if using a two-coil magnetic (coupled inductor) to derive  $V_{CC}$ . If the LED string is opened the auxiliary  $V_{CC}$  rises and reaches the  $V_{CC(OVP)}$  trip point. This action disables and grounds the gate pin, preventing the converter from switching. The converter remains disabled until  $V_{CC}$  drops 0.5 V after a 1 second time-out. If an inductor is used, implement other discrete circuits to disable the converter.

#### Output Bulk Capacitor

The required output bulk capacitor,  $C_{\text{BULK}}$ , stores energy during the input voltage zero crossing interval and limits twice the line frequency ripple component flowing through the LEDs. Equation 1 describes the calculation of the of output capacitor value.

$$C_{BULK} \geq \frac{P_{IN}}{4\pi \times f_{L} \times R_{LED} \times V_{LED} \times I_{LED(ripple)}}$$

where

- R<sub>LED</sub> is the dynamic resistance of LED string
- I<sub>LED(ripple)</sub> is the peak to peak LED ripple current
- and f<sub>L</sub> is line frequency

(1)

Compute  $R_{LED}$  as the difference in LED forward voltage divided by the difference in LED current for a given LED using the manufacturer's  $V_F$  vs.  $I_F$  curve. For an initial estimate, a typical value of 0.25  $\Omega$  per LED can be used. More detail can be found in the Application Report Design Challenges of Switching LED Drivers (AN-1656).

In typical applications, the solution size becomes a limiting factor and dictates the maximum dimensions of the bulk capacitor. When selecting an electrolytic capacitor, manufacturer recommended de-rating factors should be applied based on the worst case capacitor ripple current, output voltage and operating temperature to achieve the desired operating lifetime. It should also be a consideration to provide a minimum load at the output of the driver to discharge the capacitor after the power is switched off or during LED open circuit failures.

#### **Design Guidelines**

This TPS92074 application design requires the selection of components for the power conversion stage and line sensing. Output inductor, sense resistor and switching frequency are the key aspects of the power stage design. Another important consideration is the inclusion of an on-time clamp. The combination of the line voltage going to zero at each cycle and the hysteretic control method can lead to large increases in current draw at the start and end of each cycle. The components required for the on-time clamp are very inexpensive and they return results that make their inclusion a common choice for LED driver designers. This simplified design procedure assumes the use of an on-time clamp in the design.





The device uses the controller reference during every switching cycle. This controller reference sets the peak current through the main switch and sense resistor. The average value of this reference and the inductor ripple current can be used to calculate the average output current. Also consider the length of time the converter provides power to the LEDs based on the LED stack voltage. A conversion factor (CF) that accounts for a lower level of power conversion in these areas also helps to increase the power factor. For the R<sub>SENSE</sub> calculation use  $V_{ISNS (ave)} = 0.433$  V (55/127). The CF calculation involves computing the normalized time length of the voltage sense pulse using a formula shown in Equation 3. See the simplified design expressions in Equation 2 through Equation 6. For a more comprehensive approach refer to the TPS92074 Design Spreadsheet.

To calculate R<sub>SENSE</sub>, use Equation 2.

I

$$\mathsf{R}_{\mathsf{SENSE}} = \left(\frac{\mathsf{V}_{\mathsf{ISNS}(\mathsf{ave})}}{\mathsf{I}_{\mathsf{LED}} + \frac{\Delta \mathsf{i}_{\mathsf{L}}(\mathsf{P}-\mathsf{P})}{2}}\right) \times \mathsf{CF}$$

To calculate the conversion factor, use Equation 3.

$$CF = 1 - \left(\frac{\sin^{-1}\left(\frac{V_{LED}}{\sqrt{2} \times V_{RMS}}\right)}{90} \times \frac{3}{2}\right)$$

To calculate inductance ripple, use Equation 4.

$$\Delta i_{L(P-P)} = \left(\frac{V_{LED} \times t_{OFF}}{L}\right)$$

To calculate the constant off-time, use Equation 5

(2)

(4)

(3)



www.ti.com.cn



/

$$t_{OFF} = \left( In \left( - \left( \frac{1.2}{V_{VCC}} - 1 \right) \right) \right) \times \left( -C_{TOFF} \times R_{COFF} \right)$$

To calculate the average switching frequency, use Equation 6.

$$f_{SW} = \left(\frac{1}{t_{OFF} + (t_{OFF} \times CF)}\right)$$
(6)

#### General Approach to Buck and Buck-Boost PFC Design

To maintain a high power factor and low THD, create an input current waveform equivalent to what would be seen in a purely resistive load. A resistive load (like an incandescent light bulb) can draw power until the line zero cross. A buck converter driving an LED load can provide power only while the input line is greater than the LED stack voltage. This situation creates a limitation in the selection of LED stack voltage. Currently in non-LED load, buck PFC applications, a commonly accepted output voltage that maintains acceptable THD and PFC levels is one that maintains a 50% conduction angle each line cycle. See the TI Application Report Power Factor Correction Using the Buck Topology(SLUP264) In practical terms this equates to 90 VDC for a 90 VAC minimum input. For LED driver solutions this rule can be followed if the goal is simply a power factor ≥0.9. If the goal is also THD less than 20% then stricter requirements must be followed. In general, designs with an LED stack voltage beyond 45 V have difficulty achieving < 20% THD. For these solutions, a buck-boost topology should be used so that the circuit has the capability to draw current from the line below the LED stack voltage.

#### **On-Time Clamp**

The use of an on-time clamp (see Figure 12) provides soft-start and soft-stop functionality to the conversion during each line cycle. The clamp also allows an opportunity to control the energy in these conversion areas to optimize THD. For example, reducing the energy conversion in these areas helps to create an input current that is more sinusoidal in shape. Without it, the current can rise quickly at the start and end of each cycle as the converter goes in and out of drop-out. Solutions having a power factor ≥0.9 are still achievable, but the design must use the on-time clamp to obtain very low THD.



Figure 12. On-time Clamp Circuitry

The circuit uses the gate drive output to generate a ramp. The ramp increases at a rate to reach the current sense trip point at the desired maximum conduction time. The gate signal, resistor R10 and capacitor C10 create the ramp. Diode D5b resets the ramp for each switching cycle. Resistor R11 provides an impedance so this signal can override ISNS.

In the regions at the start and end of a line cycle the current sense reference is controlled to 0.173 V (22/127). To select an R-C to reach this point in the desired time use Equation 7. A good starting estimate for the maximum on-time clamp is approximately one-half of toFF . For example, choosing 33 nF as the value of capacitor C10, and assuming  $V_{GATE} \approx V_{CC}$ , R10 (R<sub>ton(max)</sub>) is calculated in Equation 7.

$$R_{ton(max)} = \frac{t_{OFF}}{2 \times \left[ ln \left( - \left( \frac{0.173}{V_{GATE}} - 1 \right) \right) \right] \times - C_{ton(max)}}$$

(5)

(7)

#### ZHCSBJ0-AUGUST 2013

### Voltage Sense Circuitry and Minimum VSEN Signal Length

If the design topology is a buck converter, select the divider so the falling 0.5-V VSEN threshold is reached when the rectified AC voltage is at the LED stack voltage. For example, if the LED stack is 20 V and the top resistor is 400 k $\Omega$ , the bottom resistor should be 10.25 k $\Omega$  to provide a falling VSEN signal at 0.5 V when the rectified AC reaches 20 V. A 20-V VSEN falling signal corresponds to a 40-V VSEN rising threshold because of the 2:1 hysteresis. These thresholds provide a VSEN signal length of approximately 7.4 ms. This length is adequate to activate the ramp mode. Regardless of the VSEN connection method used, the divider must ensure an adequate voltage sense time (t<sub>VSEN</sub> > 5.9 ms) to activate the creation of the triangular reference. For example, if a straight resistor divider ( as shown in Figure 13) is implemented and the design LED stack is more than 42 V, the VSEN conduction time may not be adequate to ensure use of the ramp reference by the controller.



For LED stack voltages between 3 V and 65 V, use an alternate method that senses from LED(–). Because LED(–) reaches ground each line cycle, the absolute VSEN comparison limits of 0.5 V and 1 V can be used, providing extra conduction time for the VSEN signal as shown in Figure 14. When using an LED stack, with an approximate voltage of more than 65-V, use an alternate VSEN methods such as a bridge tap. For buck-boost applications, implement the circuit shown in Figure 15.

A capacitor on the VSEN pin may be required, depending on operating conditions.

#### EMI Filtering: AC versus DC side of the rectifier bridge

The TPS92074 requires a minimal amount of EMI filtering to pass conducted and radiated emissions levels to comply with agency requirements. Applications have been tested with the filter on the AC or DC side of the diode bridge and have obtained passing results. The use of an R-C snubber to damp filter resonances is strongly recommended. The EMI filter design involves optimizing several factors and design considerations, including:

- the use of 'X' versus non-X rated filter capacitors
- the use of ceramic versus film capacitors
- · component rating requirements when on the AC or DC side of the diode bridge
- snubber time constant and position in the design schematic
- filter design choices and audible noise



### **Application Circuits**

ZHCSBJ0-AUGUST 2013



Figure 16. TPS92074 Buck Topology with AC Side Filter



Figure 17. TPS92074 Buck-Boost Topology with DC Side Filter



www.ti.com.cn



Figure 18. TPS92074 Buck-Boost Topology with Resistive Start-up and AUX Supply



Figure 19. TPS92074 Buck Topology with Thermal Foldback and Analog Dimming (0 to 100%)



### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS92074D        | ACTIVE        | SOIC         | D                  | 8    | 95             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | T92074                  | Samples |
| TPS92074DDCR     | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | PC5Q                    | Samples |
| TPS92074DDCT     | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | PC5Q                    | Samples |
| TPS92074DR       | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | T92074                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **DDC0006A**



## **PACKAGE OUTLINE**

## SOT - 1.1 max height

SOT



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



## **DDC0006A**

## **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SOT



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **DDC0006A**

## **EXAMPLE STENCIL DESIGN**

### SOT - 1.1 max height

SOT



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design.



## D0008A



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司