



🕳 Order

Now





### DLPC900

ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019

# DLPC900 用于高级照明控制的数字控制器

# 1 特性

Texas

INSTRUMENTS

- 单一可扩展控制器支持 DLP6500 (1080p) 和 DLP9000 (WQXGA) 数字微镜器件 (DMD),从而 支持高分辨率工业和显示 应用
- 支持多种高速图形速率
  - 高达 9523Hz(使用预存储或动态图形模式的 1 位二进制图形)
  - 高达 1031Hz(使用预存储或动态图形模式的 8 位灰度图形)
  - 外部输入高达 360Hz(使用视频图形模式的 8 位灰度图形)
- 128 Mbit 内部 DRAM
- 48 Mbit 外部闪存存储最高 400 个 1 位二进制图形
   或 50 个 8 位灰度图形(取决于图形压缩率)
- 输入与微镜 1 对 1 映射
- 支持多位深度和图形模式中的发光二极管
- 与摄像头和传感器轻松同步
  - 两个可配置输入触发器
  - 两个可配置输出触发器
- 完全可编程的通用输入输出 (GPIO) 和脉宽调制 (PWM) 信号
- 多个控制接口
  - 一个 USB 1.1 受控端口和三个 I<sup>2</sup>C 端口
- LED 使能和 PWM 发生器
- 视频模式
  - 24 位 RGB 速率高达 120Hz
  - YUV、YCrCb 或 RGB 数据格式
  - 两个 24 位输入像素端口
  - 标准视频从 SVGA 更改为 1080p
  - WQXGA (DLP9000) 需要两个 DLPC900 控制
     器
- 集成时钟和微镜驱动器

- 2 应用
- 工业
  - 3D 机器视觉和自动光学检测
  - 3D 打印和增材制造
  - 直接成像平版印刷
  - 激光打标和修复
- 医疗
  - 眼科
  - 针对四肢和皮肤测量的 3D 扫描仪
- 高光谱扫描
- 显示屏
  - 智能和自适应照明
  - 3D 成像显微镜
  - 抬头显示

# 3 说明

DLPC900 是单一可扩展 DMD 控制器,支持以下三种高分辨率 DMD 芯片可靠运行:DLP6500FLQ、 DLP6500FYE 和 DLP9000FLS。这款高性能 DMD 控制器为高级照明控制提供了多种可编程高速模式速率,特别适用于工业、医疗和科学 应用。DLPC900 模式速率支持快速精确的 3D 扫描和 3D 打印,以及高分辨率和智能成像 应用。DLPC900 提供 128 Mbit 嵌入式 DRAM,可便捷地缓存多达 400 个 1 位图形。输入和输出触发器可轻松连接并与各种摄像机、传感器和其他外设实现同步。该器件还提供有多个端口和连接选件,提升了系统灵活性,便于将芯片集成到各种终端设备中。

器件信息 <sup>(1)</sup>

| 器件型号       | 封装        | 封装尺寸(标称值)         |
|------------|-----------|-------------------|
| DLPC900ZPC | BGA (516) | 27.00mm × 27.00mm |
|            |           |                   |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

简化图表





1 2

3

4

5 6

6.1

6.2

6.3

6.4

6.5

6.8

特性......1

应用......1

说明......1

修订历史记录 ...... 2 Pin Configuration and Functions ...... 4

Absolute Maximum Ratings ...... 22 ESD Ratings...... 22

Recommended Operating Conditions ...... 23

Thermal Information ...... 23

Characteristics ...... 31

Requirements...... 32

DMD LVDS Interface Switching Characteristics ... 36

Source Input Blanking Requirements ...... 37

6.6 System Oscillators Timing Requirements ...... 26 6.7 Power-Up and Power-Down Timing Requirements 27 JTAG Interface: I/O Boundary Scan Application

6.9 JTAG Interface: I/O Boundary Scan Application

6.10 Programmable Output Clocks Switching

6.11 Port 1 and 2 Input Pixel Interface Timing

6.12 Two Pixels Per Clock (48-Bit Bus) Timing

# 目录

| 7  | Deta | iled Description                | . 38 |
|----|------|---------------------------------|------|
|    | 7.1  | Overview                        | 38   |
|    | 7.2  | Functional Block Diagram        | 38   |
|    | 7.3  | Feature Description             | 39   |
|    | 7.4  | Device Functional Modes         | 48   |
| 8  | App  | lication and Implementation     | . 51 |
|    | 8.1  | Application Information         | 51   |
|    | 8.2  | Typical Applications            | 51   |
| 9  | Pow  | er Supply Recommendations       | . 59 |
|    | 9.1  | System Power Regulation         | 59   |
|    | 9.2  | System Environment and Defaults | 60   |
|    | 9.3  | System Power-Up Sequence        | 60   |
|    | 9.4  | System Reset Operation          | 62   |
| 10 | Laye | out                             | . 63 |
|    | 10.1 | Layout Guidelines               | 63   |
|    | 10.2 | Layout Example                  | 74   |
|    | 10.3 | Thermal Considerations          | 76   |
| 11 | 器件   | 和文档支持                           | . 77 |
|    | 11.1 | 器件支持                            | 77   |
|    | 11.2 | 文档支持                            | 78   |
|    | 11.3 | 社区资源                            | 78   |
|    | 11.4 | 商标                              | 78   |
|    | 11.5 | 静电放电警告                          | 78   |
|    | 11.6 | 术语表                             | 79   |
| 12 | 机械   | 、封装和可订购信息                       | . 79 |
|    |      |                                 |      |

# 4 修订历史记录

2

6.14 6.15

6.16

### Changes from Revision C (October 2016) to Revision D

| • 已更改"预载"更改为"使用预存储图形模式"                                                                                                                    | 1        |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------|
| • 己添加 "使用视频图形模式的 8 位灰度图形"更改为"外部输入高达 360Hz"                                                                                                 | 1        |
| • 己删除 存储来自 128 Mbit 内部 DRAM 的最多 400 个 1 位二进制图形或 50 个 8 位灰度图形                                                                               | 1        |
| • 己更改 将通篇的 DRAM 和外部闪存单位从"MB"更改为"Mbit"                                                                                                      | 1        |
| • 己更改 将 中的"质量控制"更改为"自动光学检测""应用"中进行了删除                                                                                                      | 1        |
| • 己添加 增材制造                                                                                                                                 | 1        |
| • 己添加 中的抬头显示"应用"中进行了删除                                                                                                                     | 1        |
| <ul> <li>Updated R<sub>θJC</sub> description from 'Junction-to-air thermal resistance' to 'Junction-to-case thermal resistance'</li> </ul> | ance' 23 |
| Changed Firmware compatibility information to version 4 for all DMDs                                                                       | 27       |
| Deleted Power-Down Method "A" to have one Method                                                                                           | 28       |
| Changed the DMD Full-Bus Connections reference link from the DLPC900 Programmer's Guide to t                                               | he DLP   |
| LightCrafter 6500 & 9000 EVM User's Guide                                                                                                  | 40       |
| Added note clarifying number of patterns storable in External Flash memory                                                                 | 48       |
| <ul> <li>已删除 器件命名规则 的"制造商信息"列</li> </ul>                                                                                                   | 77       |
| • 己更改 器件标记 TI 专有信息第 3-5 行                                                                                                                  |          |

| Deta | iled Description                | 38 |
|------|---------------------------------|----|
| 7.1  | Overview                        | 38 |
| 7.2  | Functional Block Diagram        | 38 |
| 7.3  | Feature Description             | 39 |
| 7.4  | Device Functional Modes         | 48 |
| \pp  | lication and Implementation     | 51 |
| 3.1  | Application Information         | 51 |
| 3.2  | Typical Applications            | 51 |
| ow   | er Supply Recommendations       | 59 |
| 9.1  | System Power Regulation         | 59 |
| 9.2  | System Environment and Defaults | 60 |
| 9.3  | System Power-Up Sequence        | 60 |
| 9.4  | System Reset Operation          | 62 |
| Lay  | out                             | 63 |
| 10.1 | Layout Guidelines               | 63 |
| 10.2 | Layout Example                  | 74 |
| 10.3 | Thermal Considerations          | 76 |
| 器件   | 和文档支持                           | 77 |
| 11.1 | 器件支持                            | 77 |
|      |                                 |    |

STRUMENTS

www.ti.com.cn

Page



| CI | Changes from Revision B (September 2016) to Revision C P                                                                                             |    |  |  |  |  |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|--|--|
| •  | Updated description of POSENSE and PWRGOOD                                                                                                           | 5  |  |  |  |  |  |  |  |
| •  | Changed Reset Timing Requirements to Power-Up and Power-Down Timing Requirements.                                                                    | 27 |  |  |  |  |  |  |  |
| •  | Added power-up and power-down requirements for revision "B" DMDs                                                                                     | 27 |  |  |  |  |  |  |  |
| •  | Updated the description of <i>Power-On Sense (POSENSE) Support</i> and added cross-reference to <i>Power-Up and Power-Down Timing Requirements</i> . | 61 |  |  |  |  |  |  |  |
| •  | Updated the description of Power Good (PWRGOOD) Support and added cross-reference to Power-Up and Power-<br>Down Timing Requirements.                | 61 |  |  |  |  |  |  |  |

### Changes from Revision A (August 2015) to Revision B

| • | 己更改 "DLP9500"至"DLP9000"                                                                   | . 1 |
|---|-------------------------------------------------------------------------------------------|-----|
| • | 己更改 "247Hz"更改为"1031Hz";添加了"外部输入高达 360Hz"                                                  | 1   |
| • | 已更改 48Mbit 外部闪存的图形数量                                                                      | . 1 |
| • | 已添加 "或 50 个 8 位灰度图形"                                                                      | . 1 |
| • | Added Memory Design Considerations section                                                | 42  |
| • | Added "(pre-stored pattern mode, pattern on-the-fly mode, or video pattern mode),"        | 48  |
| • | Added "pattern on-the-fly mode."                                                          | 48  |
| • | Changed to "In video pattern mode, pre-stored pattern mode, and pattern on-the-fly mode," | 48  |
| • | Added "For faster 8-bit pattern speeds,"                                                  | 49  |
| • | Added link to "DLP6500 & 9000 EVM User's Guide"                                           | 49  |
| • | Added row to "Minimum Exposure in Any Pattern Mode"                                       | 49  |

### Changes from Original (October 2014) to Revision A

### Page

Page

| • | 更改了图形速率特性 的措辞                                                               | . 1       |
|---|-----------------------------------------------------------------------------|-----------|
| • | 已将输入像素端口的宽度更正为 <b>24</b> 位                                                  | . 1       |
| • | Added I/O Type and Subscript Definition table                               | . 5       |
| • | Corrected maximum port width of Ports 1 and 2 in table note                 | 11        |
| • | Updated ESD Ratings table title and value column                            | 22        |
| • | ESD sensitivity machine model was removed                                   | 22        |
| • | Added note to clarify that Ports 1 and 2 are used as 24-bit buses           | 32        |
| • | Changed section title to correct bus size to 48-bits                        | 33        |
| • | Removed references to 30-bit RGB video                                      | 39        |
| • | Corrected minor typos                                                       | 48        |
| • | Corrected video pattern mode timing diagram and description                 | 48        |
| • | Corrected pre-stored pattern mode timing diagram and description            | 48        |
| • | Corrected pre-stored pattern mode 3 pattern example diagram and description | 48        |
| • | Removed Allowed Pattern Combinations table                                  | 49        |
| • | Added Minimum Exposure in Any Pattern Mode table                            | 49        |
| • | Added Minimum Exposures for Number of Active DMD Blocks table               | <b>50</b> |
| • | Updated Boot Flash Memory Layout image to reflect firmware version 2.0      | 52        |
| • | Corrected video data interface size to 24-bits                              | 53        |
| • | Corrected video mode port maximum size to 24 bits                           | 54        |
| • | Corrected P1 and P2 signal description regarding 24-bit bus width           | 54        |
| • | Corrected spacing and formatting                                            | 62        |
| • | Corrected minor typo                                                        | 71        |
|   |                                                                             |           |

•



www.ti.com.cn



# 5 Pin Configuration and Functions

|    |    |    |    |    |    |    |    |    |    |    |    | ZP<br>51<br>Bo | C Pa<br>6-Pi<br>otton | acka<br>n BG<br>n Vie | ge<br>SA<br>Sw |   |    |   |    |   |   |   |   |   |   |   |    |
|----|----|----|----|----|----|----|----|----|----|----|----|----------------|-----------------------|-----------------------|----------------|---|----|---|----|---|---|---|---|---|---|---|----|
| -  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15             | 14                    | 13                    | 12             | ; | 10 | 6 | 8  | 4 | 9 | 5 | 4 | ю | 7 | - | -  |
| ٨  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | ο | A  |
| в  | о  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ο              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | в  |
| ပ  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U  |
| ۵  | о  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | о  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |    |
| ш  | ο  | 0  | 0  | 0  | ο  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ш  |
| ш  | 0  | о  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ш  |
| U  | о  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | U  |
| т  | o  | 0  | 0  | о  | о  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | т  |
| ٦  | о  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | -  |
| ¥  | o  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ×  |
| _  | о  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | -  |
| Σ  | o  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | Σ  |
| z  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | z  |
| ٩  | ο  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ٩  |
| ¥  | ο  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | ο | ο | 0 | 0 | ۳  |
| ⊢  | о  | 0  | 0  | 0  | 0  | 0  |    |    |    |    | 0  | 0              | 0                     | 0                     | 0              | 0 |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ⊢  |
| ∍  | о  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ⊳  |
| >  | ο  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | >  |
| 8  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ≥  |
| ≻  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |                |                       |                       |                |   |    |   |    |   | 0 | 0 | 0 | 0 | 0 | 0 | ≻  |
| AA | ο  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AA |
| AB | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AB |
| AC | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AC |
| AD | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AD |
| AE | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AE |
| AF | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              | 0                     | 0                     | 0              | 0 | 0  | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AF |
| L  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15             | 14                    | 13                    | 12             | 1 | 10 | o | 80 | 7 | 9 | 5 | 4 | ю | 7 | ~ | L  |

www.ti.com.cn

NSTRUMENTS

**Texas** 

| Initialization Pin Functions |        |       |                     |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|------------------------------|--------|-------|---------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| PIN                          |        | I/O   | I/O                 | CLK    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| NAME                         | NUMBER | POWER | TYPE <sup>(1)</sup> | SYSTEM |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| POSENSE                      | P22    | VDD33 | l <sub>4</sub><br>H | Async  | Power-On Sense is an active high signal with hysteresis, that<br>is generated from an external voltage monitor circuit. This<br>signal should be driven active high when all the controller<br>supply voltages have reached 90% of their specified<br>minimum voltage. This signal should be driven inactive low<br>after the falling edge of PWRGOOD as shown in . Refer to<br><i>Power-Up and Power-Down Timing Requirements</i> for more<br>details.                                               |  |  |  |  |  |  |  |
| PWRGOOD                      | T26    | VDD33 | l <sub>4</sub><br>H | Async  | Power Good is an active high signal with hysteresis that is<br>provided from an external voltage monitor circuit. A high<br>value indicates all power is within operating voltage<br>specifications and the system is safe to exit its RESET state.<br>Refer to <i>Power-Up and Power-Down Timing Requirements</i><br>for more details.                                                                                                                                                               |  |  |  |  |  |  |  |
| EXT_ARSTZ                    | T24    | VDD33 | O <sub>2</sub>      | Async  | General purpose active low reset output signal. This output is driven low immediately after POSENSE is externally driven low, placing the system in RESET and remains low while POSENSE remains low. EXT_ARSTZ will continue to be held low after POSENSE is driven high and released by the controller firmware. EXT_ARSTZ is also driven low approximately 5 $\mu$ s after the detection of a PWRGOOD or any internally generated reset. In all cases, it will remain active for a minimum of 2 ms. |  |  |  |  |  |  |  |
| CTRL_ARSTZ                   | T25    | VDD33 | O <sub>2</sub>      | Async  | Controller active low reset output signal. This output is driven<br>low immediately after POSENSE is externally driven low and<br>remains low while POSENSE remains low. CTRL_ARSTZ<br>will continue to be held low after POSENSE is driven high<br>and released by the controller firmware. CTRL_ARSTZ is<br>also optionally asserted low approximately 5 µs after the<br>detection of a PWRGOOD or any internally generated reset.<br>In all cases it will remain active for a minimum of 2 ms.     |  |  |  |  |  |  |  |

(1) Refer to I/O Type and Subscript Definition (Table 1).



### **DMD Control Pin Functions**

| PIN                                              | I/O                      | I/O TYPE |                     | DESCRIPTION (2) |                                                                                                                                                                                                                     |  |  |  |
|--------------------------------------------------|--------------------------|----------|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                             | NUMBER                   | POWER    | (1)                 | CLKSTSTEW       | DESCRIPTION                                                                                                                                                                                                         |  |  |  |
| DADOEZ                                           | AE7                      | VDD33    | 0 <sub>5</sub>      | Async           | DMD output-enable (active low). This signal does not apply to<br>the slave controller in a two-controller system configuration.<br>On the slave controller, this pin is reserved and should be left<br>unconnected. |  |  |  |
| DADADDR_3<br>DADADDR_2<br>DADADDR_1<br>DADADDR_0 | AD6<br>AE5<br>AF4<br>AB8 | VDD33    | 0 <sub>5</sub>      | Async           | DMD address. This signal does not apply to the slave<br>controller in a two-controller system configuration. On the<br>slave controller, this pin is reserved and should be left<br>unconnected.                    |  |  |  |
| DADMODE_1<br>DADMODE_0                           | AD7<br>AE6               | VDD33    | O <sub>5</sub>      | Async           | DMD mode. This signal does not apply to the slave controller<br>in a two-controller system configuration. On the slave<br>controller, this pin is reserved and should be left<br>unconnected.                       |  |  |  |
| DADSEL_1<br>DADSEL_0                             | AE4<br>AC7               | VDD33    | O <sub>5</sub>      | Async           | DMD select. This signal does not apply to the slave controller<br>in a two-controller system configuration. On the slave<br>controller, this pin is reserved and should be left<br>unconnected.                     |  |  |  |
| DADSTRB                                          | AF5                      | VDD33    | O <sub>5</sub>      | Async           | DMD strobe. This signal does not apply to the slave controller<br>in a two-controller system configuration. On the slave<br>controller, this pin is reserved and should be left<br>unconnected.                     |  |  |  |
| DAD_INTZ                                         | AC8                      | VDD33    | l <sub>4</sub><br>H | Async           | DMD interrupt (active low). Requires an external $1-k\Omega$ pullup resistor.                                                                                                                                       |  |  |  |

Refer to I/O Type and Subscript Definition (Table 1).
 Refer to the *Typical Single Controller Chipset* and the *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

PIN<sup>(1)(2)</sup>

**DLPC900** 

| DMD LVDS Interface Pin Functions |          |                |                  |                                        |  |  |  |  |  |  |  |  |  |
|----------------------------------|----------|----------------|------------------|----------------------------------------|--|--|--|--|--|--|--|--|--|
|                                  |          |                | CLK              | DESCRIPTION                            |  |  |  |  |  |  |  |  |  |
| IMBER                            | VO FOWER | VOTIFE V       | SYSTEM           | DESCRIPTION                            |  |  |  |  |  |  |  |  |  |
| V4<br>V3                         | VDD18    | 0 <sub>7</sub> | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differe |  |  |  |  |  |  |  |  |  |
| \/2                              |          |                |                  | DMD LVDS interface channel A different |  |  |  |  |  |  |  |  |  |

Several options allow reconfiguration of the DMD interface in order to better optimize board layout. The DLPC900 can swap channel A with channel B. The DLPC900 can also swap the data bit order within each channel independent of swapping the A and B channels.
 The DLPC900 is a full-bus DMD signaling interface. Figure 18 shows the controller connections for this configuration.

(3) Refer to I/O Type and Subscript Definition (Table 1).

8

| NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NUMBER                                                                                                                                                                                                                       | VOT OWER | NOTHE          | SYSTEM           | DESCRIPTION                                                 |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|------------------|-------------------------------------------------------------|--|--|--|
| DCKA_P<br>DCKA_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V4<br>V3                                                                                                                                                                                                                     | VDD18    | 0 <sub>7</sub> | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential clock.          |  |  |  |
| SCA_P<br>SCA_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V2<br>V1                                                                                                                                                                                                                     | VDD18    | 0 <sub>7</sub> | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential serial control. |  |  |  |
| DDA_P_15<br>DDA_P_14<br>DDA_P_14<br>DDA_P_13<br>DDA_P_13<br>DDA_P_12<br>DDA_P_12<br>DDA_P_11<br>DDA_P_11<br>DDA_P_10<br>DDA_P_10<br>DDA_P_10<br>DDA_P_10<br>DDA_P_10<br>DDA_P_9<br>DDA_P_9<br>DDA_P_9<br>DDA_P_9<br>DDA_P_8<br>DDA_P_8<br>DDA_P_8<br>DDA_P_8<br>DDA_P_7<br>DDA_P_6<br>DDA_P_6<br>DDA_N_6<br>DDA_P_5<br>DDA_N_6<br>DDA_P_5<br>DDA_N_5<br>DDA_P_5<br>DDA_N_5<br>DDA_P_4<br>DDA_P_3<br>DDA_P_3<br>DDA_P_2<br>DDA_N_3<br>DDA_P_2<br>DDA_N_2<br>DDA_P_1<br>DDA_N_1<br>DDA_P_1<br>DDA_P_1<br>DDA_N_2<br>DDA_P_1<br>DDA_N_2<br>DDA_P_2<br>DDA_P_1<br>DDA_N_1<br>DDA_P_0<br>DDA_N_0 | P4<br>P3<br>P2<br>P1<br>R4<br>R3<br>R2<br>R1<br>T4<br>T3<br>T2<br>T1<br>U4<br>U3<br>U2<br>U1<br>W4<br>W3<br>W2<br>U1<br>W4<br>W3<br>W2<br>W1<br>Y2<br>Y1<br>Y4<br>Y3<br>AA2<br>AA1<br>AA4<br>AA3<br>AB2<br>AB1<br>AC2<br>AC1 | VDD18    | O7             | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential serial data.    |  |  |  |
| DCKB_P<br>DCKB_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | J3<br>J4                                                                                                                                                                                                                     | VDD18    | O <sub>7</sub> | DCKB_P<br>DCKB_N | DMD, LVDS interface channel B, differential clock.          |  |  |  |
| SCB_P<br>SCB_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | J1<br>J2                                                                                                                                                                                                                     | VDD18    | 0 <sub>7</sub> | DCKB_P<br>DCKB_N | DMD, LVDS interface channel B, differential serial control. |  |  |  |



www.ti.com.cn



DMD LVDS Interface Pin Functions (continued)

| PIN <sup>(1)(2</sup>                                                                                                                                                                                          | PIN <sup>(1)(2)</sup>                                                                        |           |             | CLK    | DESCRIPTION                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------|-------------|--------|----------------------------------------------------------|
| NAME                                                                                                                                                                                                          | NUMBER                                                                                       | 1/0 POWER | I/O TTPE () | SYSTEM | DESCRIPTION                                              |
| DDB_P_15<br>DDB_N_15<br>DDB_P_14<br>DDB_N_14<br>DDB_P_13<br>DDB_N_13<br>DDB_P_12<br>DDB_N_12<br>DDB_P_12<br>DDB_P_11<br>DDB_P_11<br>DDB_P_10<br>DDB_P_10<br>DDB_P_9<br>DDB_N_9<br>DDB_P_8<br>DDB_N_8          | N1<br>N2<br>N4<br>M1<br>M3<br>M4<br>L1<br>L2<br>L3<br>L4<br>K1<br>K2<br>K3<br>K4             |           | 2           | DCKB P |                                                          |
| DDB_P_7<br>DDB_N_7<br>DDB_P_6<br>DDB_N_6<br>DDB_P_5<br>DDB_N_5<br>DDB_P_4<br>DDB_N_4<br>DDB_P_3<br>DDB_P_3<br>DDB_P_3<br>DDB_N_3<br>DDB_P_2<br>DDB_N_2<br>DDB_P_1<br>DDB_P_1<br>DDB_N_1<br>DDB_P_0<br>DDB_N_0 | H1<br>H2<br>H3<br>H4<br>G1<br>G2<br>G3<br>G4<br>F1<br>F2<br>F3<br>F4<br>E1<br>E2<br>D1<br>D2 | - VD18    | 07          | DCKB_N | DMD, LVDS Interrace channel B, differential serial data. |

#### www.ti.com.cn

| Program Memory Flash Interface Pin Functions |        |              |                 |            |                                           |                                                         |                                           |  |
|----------------------------------------------|--------|--------------|-----------------|------------|-------------------------------------------|---------------------------------------------------------|-------------------------------------------|--|
| PIN <sup>(1)</sup>                           |        |              |                 |            |                                           | DESCRIPTION                                             |                                           |  |
| NAME                                         | NUMBER | I/O<br>POWER | I/O TYPE<br>(2) | CLK SYSTEM | CHIP SELECT 0<br>(ADDITIONAL<br>FLASH)    | CHIP SELECT<br>1<br>(BOOT FLASH<br>ONLY) <sup>(3)</sup> | CHIP SELECT 2<br>(ADDITIONAL<br>FLASH)    |  |
| PM_CSZ_0 <sup>(4)</sup>                      | D13    | VDD33        | O <sub>5</sub>  | Async      | Chip select<br>(active low)               | N/A                                                     | N/A                                       |  |
| PM_CSZ_1 <sup>(4)</sup>                      | E12    | VDD33        | 0 <sub>5</sub>  | Async      | N/A                                       | Boot flash chip<br>select<br>(active low)               | N/A                                       |  |
| PM_CSZ_2 (4)                                 | A13    | VDD33        | O <sub>5</sub>  | Async      | N/A                                       | N/A                                                     | Chip select<br>(active low)               |  |
| PM_ADDR_22 <sup>(5)</sup>                    | A12    | VDD33        | В <sub>5</sub>  | Async      | Address bit (MSB)                         | Address bit<br>(MSB)                                    | Address bit (MSB)                         |  |
| PM_ADDR_21 (5)                               | E11    | VDD33        | B <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_20                                   | D12    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_19                                   | C12    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_18                                   | B11    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_17                                   | A11    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_16                                   | D11    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_15                                   | C11    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_14                                   | E10    | VDD33        | O5              | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_13                                   | D10    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_12                                   | C10    | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_11                                   | B9     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_10                                   | A9     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_9                                    | E9     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_8                                    | D9     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_7                                    | C9     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_6                                    | B8     | VDD33        | O5              | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_5                                    | A8     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_4                                    | D8     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_3                                    | C8     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_2                                    | B7     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_1                                    | A7     | VDD33        | O <sub>5</sub>  | Async      | Address bit                               | Address bit                                             | Address bit                               |  |
| PM_ADDR_0                                    | C7     | VDD33        | 0 <sub>5</sub>  | Async      | Address bit (LSB)                         | Address bit<br>(LSB)                                    | Address bit (LSB)                         |  |
| PM_WEZ                                       | B12    | VDD33        | $O_5$           | Async      | Write-enable<br>(active low)              | Write-enable<br>(active low)                            | Write-enable<br>(active low)              |  |
| PM_OEZ                                       | C13    | VDD33        | O <sub>5</sub>  | Async      | Output-enable<br>(active low)             | Output-enable<br>(active low)                           | Output-enable<br>(active low)             |  |
| PM_BLSZ_1                                    | B6     | VDD33        | O <sub>5</sub>  | Async      | UpperByte(15:8)<br>enable<br>(active low) | N/A                                                     | UpperByte(15:8)<br>Enable<br>(active low) |  |
| PM_BLSZ_0                                    | A6     | VDD33        | O <sub>5</sub>  | Async      | LowerByte(7:0)<br>enable<br>(active low)  | N/A                                                     | LowerByte(7:0)<br>Enable<br>(active low)  |  |
| PM_DATA_15                                   | C17    | VDD33        | B <sub>5</sub>  | Async      | Data bit (15)                             | Data bit (15)                                           | Data bit (15)                             |  |
| PM_DATA_14                                   | B16    | VDD33        | B <sub>5</sub>  | Async      | Data bit (14)                             | Data bit (14)                                           | Data bit (14)                             |  |

The default wait-state is set for a flash device of 120 ns access time. Therefore, the slowest flash access time supported is 120 ns. Refer to the *Program Memory Flash Interface* on how to program new wait-state values.
 Refer to I/O Type and Subscript Definition (Table 1).
 Refer to the Figure 32 for the memory layout of the boot flash.
 Requires an external 10-kΩ pullup resistor.
 Requires an external 10-kΩ pulldown resistor.





### www.ti.com.cn

| PIN <sup>(1)</sup> |        |              |                 |            |                                        | DESCRIPTION                                             |                                        |
|--------------------|--------|--------------|-----------------|------------|----------------------------------------|---------------------------------------------------------|----------------------------------------|
| NAME               | NUMBER | I/O<br>POWER | I/O TYPE<br>(2) | CLK SYSTEM | CHIP SELECT 0<br>(ADDITIONAL<br>FLASH) | CHIP SELECT<br>1<br>(BOOT FLASH<br>ONLY) <sup>(3)</sup> | CHIP SELECT 2<br>(ADDITIONAL<br>FLASH) |
| PM_DATA_13         | A16    | VDD33        | B <sub>5</sub>  | Async      | Data bit (13)                          | Data bit (13)                                           | Data bit (13)                          |
| PM_DATA_12         | A15    | VDD33        | B <sub>5</sub>  | Async      | Data bit (12)                          | Data bit (12)                                           | Data bit (12)                          |
| PM_DATA_11         | B15    | VDD33        | B <sub>5</sub>  | Async      | Data bit (11)                          | Data bit (11)                                           | Data bit (11)                          |
| PM_DATA_10         | D16    | VDD33        | B <sub>5</sub>  | Async      | Data bit (10)                          | Data bit (10)                                           | Data bit (10)                          |
| PM_DATA_9          | C16    | VDD33        | B <sub>5</sub>  | Async      | Data bit (9)                           | Data bit (9)                                            | Data bit (9)                           |
| PM_DATA_8          | E14    | VDD33        | B <sub>5</sub>  | Async      | Data bit (8)                           | Data bit (8)                                            | Data bit (8)                           |
| PM_DATA_7          | D15    | VDD33        | B <sub>5</sub>  | Async      | Data bit (7)                           | Data bit (7)                                            | Data bit (7)                           |
| PM_DATA_6          | C15    | VDD33        | B <sub>5</sub>  | Async      | Data bit (6)                           | Data bit (6)                                            | Data bit (6)                           |
| PM_DATA_5          | B14    | VDD33        | B <sub>5</sub>  | Async      | Data bit (5)                           | Data bit (5)                                            | Data bit (5)                           |
| PM_DATA_4          | A14    | VDD33        | B <sub>5</sub>  | Async      | Data bit (4)                           | Data bit (4)                                            | Data bit (4)                           |
| PM_DATA_3          | E13    | VDD33        | B <sub>5</sub>  | Async      | Data bit (3)                           | Data bit (3)                                            | Data bit (3)                           |
| PM_DATA_2          | D14    | VDD33        | B <sub>5</sub>  | Async      | Data bit (2)                           | Data bit (2)                                            | Data bit (2)                           |
| PM_DATA_1          | C14    | VDD33        | B <sub>5</sub>  | Async      | Data bit (1)                           | Data bit (1)                                            | Data bit (1)                           |
| PM_DATA_0          | B13    | VDD33        | B <sub>5</sub>  | Async      | Data bit (0)                           | Data bit (0)                                            | Data bit (0)                           |

# Program Memory Flash Interface Pin Functions (continued)

### www.ti.com.cn

STRUMENTS

XAS

| PIN <sup>(1)</sup> <sup>(2)</sup> (3                                                                                          | PIN <sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup>                                     |       |                     |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------|---------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                                          | NUMBER                                                                               | POWER | (4)                 | CLK SYSTEM                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| P_CLK1                                                                                                                        | AE22                                                                                 | VDD33 | l <sub>4</sub><br>D | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated (Port 1 or Port 2 or (Port 1 and Port 2))).                                                                                                                                                                                                                                                                                                       |
| P_CLK2                                                                                                                        | W25                                                                                  | VDD33 | I <sub>4</sub><br>D | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated (Port 1 or Port 2 or (Port 1 and Port 2))).                                                                                                                                                                                                                                                                                                       |
| P_CLK3                                                                                                                        | AF23                                                                                 | VDD33 | I <sub>4</sub><br>D | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated (Port 1 or Port 2 or (Port 1 and Port 2))).                                                                                                                                                                                                                                                                                                       |
| P_DATEN1                                                                                                                      | AF22                                                                                 | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Active high data enable. Selectable as to which port it is associated with (Port 1 or Port 2 or (Port 1 and Port 2)).                                                                                                                                                                                                                                                                                                                                                     |
| P_DATEN2                                                                                                                      | W24                                                                                  | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Active high data enable. Selectable as to which port it is associated with (Port 1 or Port 2 or (Port 1 and Port 2)).                                                                                                                                                                                                                                                                                                                                                     |
| P1_A9<br>P1_A8<br>P1_A7<br>P1_A6<br>P1_A5<br>P1_A4<br>P1_A3<br>P1_A2<br>P1_A1 <sup>(5)</sup><br>P1_A0 <sup>(5)</sup>          | AD15<br>AE15<br>AE14<br>AE13<br>AD13<br>AC13<br>AF14<br>AF13<br>AF12<br>AE12         | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 A channel input pixel data (bit weight 128)<br>Port 1 A channel input pixel data (bit weight 64)<br>Port 1 A channel input pixel data (bit weight 32)<br>Port 1 A channel input pixel data (bit weight 16)<br>Port 1 A channel input pixel data (bit weight 8)<br>Port 1 A channel input pixel data (bit weight 4)<br>Port 1 A channel input pixel data (bit weight 2)<br>Port 1 A channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0 |
| P1_B9<br>P1_B8<br>P1_B7<br>P1_B6<br>P1_B5<br>P1_B4<br>P1_B3<br>P1_B3<br>P1_B2<br>P1_B1 <sup>(5)</sup><br>P1_B0 <sup>(5)</sup> | AF18<br>AB18<br>AC15<br>AC16<br>AD16<br>AE16<br>AF16<br>AF16<br>AF15<br>AC14<br>AD14 | VDD33 | l <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 B channel input pixel data (bit weight 128)<br>Port 1 B channel input pixel data (bit weight 64)<br>Port 1 B channel input pixel data (bit weight 32)<br>Port 1 B channel input pixel data (bit weight 16)<br>Port 1 B channel input pixel data (bit weight 8)<br>Port 1 B channel input pixel data (bit weight 4)<br>Port 1 B channel input pixel data (bit weight 2)<br>Port 1 B channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0 |
| P1_C9<br>P1_C8<br>P1_C7<br>P1_C6<br>P1_C5<br>P1_C4<br>P1_C3<br>P1_C2<br>P1_C2<br>P1_C1 <sup>(5)</sup><br>P1_C0 <sup>(5)</sup> | AD20<br>AE20<br>AE21<br>AF21<br>AD19<br>AE19<br>AF19<br>AF20<br>AC19<br>AE18         | VDD33 | l <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 C channel input pixel data (bit weight 128)<br>Port 1 C channel input pixel data (bit weight 64)<br>Port 1 C channel input pixel data (bit weight 32)<br>Port 1 C channel input pixel data (bit weight 16)<br>Port 1 C channel input pixel data (bit weight 8)<br>Port 1 C channel input pixel data (bit weight 4)<br>Port 1 C channel input pixel data (bit weight 2)<br>Port 1 C channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0 |
| P1_VSYNC                                                                                                                      | AC20                                                                                 | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 vertical sync. While intended to be associated with port 1, it can be programmed for use with port 2.                                                                                                                                                                                                                                                                                                                                                              |

Port 1 and Port 2 Channel Data and Control Pin Functions

(1) Port 1 and Port 2 are capable of 24-bits each. A maximum of 8-bits is available in each of the A, B, and C channels. The 8-bit color input should be connected to bits [9:2] of the corresponding A, B, C input channels. Sources feeding 8-bits or less per color component channel should be MSB justified when connected to the DLPC900, and the LSBs tied to ground along with the data lines 0 and 1 from every channel. Three port clocks options (1, 2, and 3) are provided to improve the signal integrity.

(2) Ports 1 and 2 can be used separately as two 24-bit ports, or can be combined into one 48-bit port (typically, for high data rate sources) for transmission of two pixels per clock.

(3) The A, B, C input data channels of ports 1 and 2 can be internally reconfigured or remapped for optimum board layout. Specifically each channel can individually remapped to the internal GBR/ YCbCr channels. For example, G data can be connected to channel A, B, or C and remapped to be appropriate channel internally. Port configuration and channel multiplexing is handled in the API software.
 (4) Pefer to I/O Type and Subscript Definition (Table 1)

(4) Refer to I/O Type and Subscript Definition (Table 1).

(5) Port 1 and Port 2 are capable of 24-bits each. A maximum of 8-bits is available in each of the A, B, and C channels. The 8-bit color input should be connected to bits [9:2] of the corresponding A, B, C input channels. Sources feeding 8-bits or less per color component channel should be MSB justified when connected to the DLPC900, and the LSBs tied to ground along with the data lines 0 and 1 from every channel. Three port clocks options (1, 2, and 3) are provided to improve the signal integrity.



#### www.ti.com.cn

Port 1 and Port 2 Channel Data and Control Pin Functions (continued)

| PIN <sup>(1)</sup> <sup>(2)</sup> <sup>(3)</sup>                                                                              |                                                                                              | I/O   | I/O TYPE            |                                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------|---------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                                          | NUMBER                                                                                       | POWER | (4)                 | CLKSTSTEM                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P1_HSYNC                                                                                                                      | AD21                                                                                         | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 horizontal sync. While intended to be associated with port 1, it can be programmed for use with port 2.                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2_A9<br>P2_A8<br>P2_A7<br>P2_A6<br>P2_A5<br>P2_A4<br>P2_A3<br>P2_A2<br>P2_A2<br>P2_A1 <sup>(5)</sup><br>P2_A0 <sup>(5)</sup> | AD26<br>AD25<br>AB21<br>AC22<br>AD23<br>AB20<br>AC21<br>AD22<br>AC21<br>AD22<br>AE23<br>AB19 | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 A channel input pixel data (bit weight 128)<br>Port 2 A channel input pixel data (bit weight 64)<br>Port 2 A channel input pixel data (bit weight 32)<br>Port 2 A channel input pixel data (bit weight 16)<br>Port 2 A channel input pixel data (bit weight 8)<br>Port 2 A channel input pixel data (bit weight 4)<br>Port 2 A channel input pixel data (bit weight 2)<br>Port 2 A channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0                                                     |
| P2_B9<br>P2_B8<br>P2_B7<br>P2_B6<br>P2_B5<br>P2_B4<br>P2_B3<br>P2_B2<br>P2_B1 <sup>(5)</sup><br>P2_B0 <sup>(5)</sup>          | Y22<br>AB26<br>AA23<br>AB25<br>AA22<br>AB24<br>AC26<br>AB23<br>AC25<br>AC24                  | VDD33 | l4<br>D             | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 B channel input pixel data (bit weight 128)<br>Port 2 B channel input pixel data (bit weight 64)<br>Port 2 B channel input pixel data (bit weight 32)<br>Port 2 B channel input pixel data (bit weight 16)<br>Port 2 B channel input pixel data (bit weight 8)<br>Port 2 B channel input pixel data (bit weight 4)<br>Port 2 B channel input pixel data (bit weight 2)<br>Port 2 B channel input pixel data (bit weight 2)<br>Port 2 B channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0 |
| P2_C9<br>P2_C8<br>P2_C7<br>P2_C6<br>P2_C5<br>P2_C4<br>P2_C3<br>P2_C2<br>P2_C2<br>P2_C1 <sup>(5)</sup><br>P2_C0 <sup>(5)</sup> | W23<br>V22<br>Y26<br>Y25<br>Y24<br>Y23<br>W22<br>AA26<br>AA25<br>AA24                        | VDD33 | l <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 C channel input pixel data (bit weight 128)<br>Port 2 C channel input pixel data (bit weight 64)<br>Port 2 C channel input pixel data (bit weight 32)<br>Port 2 C channel input pixel data (bit weight 16)<br>Port 2 C channel input pixel data (bit weight 8)<br>Port 2 C channel input pixel data (bit weight 4)<br>Port 2 C channel input pixel data (bit weight 2)<br>Port 2 C channel input pixel data (bit weight 1)<br>Unused, tie to 0<br>Unused, tie to 0                                                     |
| P2_VSYNC                                                                                                                      | U22                                                                                          | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 vertical sync. While intended to be associated with port 2, it can be programmed for use with port 1.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P2_HSYNC                                                                                                                      | W26                                                                                          | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 horizontal sync. While intended to be associated with port 2, it can be programmed for use with port 1.                                                                                                                                                                                                                                                                                                                                                                                                                |

### **Clock and PLL Support Pin Functions**

| PIN                  |        |       | I/O TYPE        |            | DESCRIPTION                                                                                                                                                                                              |
|----------------------|--------|-------|-----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                 | NUMBER | POWER | (1)             | CLK STSTEW | DESCRIPTION                                                                                                                                                                                              |
| MOSC                 | M26    | VDD33 | I <sub>10</sub> | N/A        | System clock oscillator input (3.3-V LVTTL). MOSC must be stable a maximum of 25 ms after POSENSE transitions from low to high.                                                                          |
| MOSCN                | N26    | VDD33 | O <sub>10</sub> | N/A        | MOSC crystal return.                                                                                                                                                                                     |
| OCLKA <sup>(2)</sup> | AF6    | VDD33 | O <sub>5</sub>  | Async      | General-purpose output clock A. The frequency is software<br>programmable. Power-up default is 787 kHz and the output<br>frequency is maintained through all operations, except<br>power loss and reset. |

(1)

Refer to I/O Type and Subscript Definition (Table 1). This signal does not apply to the slave controller in a two controller system configuration. On the slave controller, this pin is reserved (2) and should be left unconnected. Refer to the *Typical Single Controller Chipset* and the *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

| PIN    |        | I/O   | I/O TYPE                 | CLK    | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
|--------|--------|-------|--------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NUMBER | POWER | (2)                      | SYSTEM | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
| TDI    | N25    | VDD33 | I <sub>4</sub><br>U      | тск    | JTAG serial data in. Used in both Boundary Scan and ICE modes.                                                                                                                                                                                                                                                                |
| тск    | N24    | VDD33 | I <sub>4</sub><br>D      | N/A    | JTAG serial data clock. Used in both Boundary Scan and ICE modes.                                                                                                                                                                                                                                                             |
| TMS1   | P25    | VDD33 | I <sub>4</sub><br>U      | тск    | JTAG test mode select. Used in Boundary Scan mode.                                                                                                                                                                                                                                                                            |
| TMS2   | P26    | VDD33 | I <sub>4</sub><br>U      | тск    | JTAG-ICE test mode select. Used in ICE mode.                                                                                                                                                                                                                                                                                  |
| TDO1   | N23    | VDD33 | O <sub>5</sub>           | ТСК    | JTAG serial data out. Used in Boundary Scan mode.                                                                                                                                                                                                                                                                             |
| TDO2   | N22    | VDD33 | O <sub>5</sub>           | ТСК    | JTAG-ICE serial data out. Used in ICE mode.                                                                                                                                                                                                                                                                                   |
| TRSTZ  | M23    | VDD33 | I <sub>4</sub><br>H<br>U | Async  | JTAG Reset. Used in both Boundary Scan and ICE modes.<br>This pin should be pulled high (or left unconnected) when the<br>JTAG interface is in use for boundary scan or debug.<br>Connect this to ground otherwise. Failure to tie this pin low<br>during normal operation will cause startup and initialization<br>problems. |
| RTCK   | E4     | VDD33 | O <sub>2</sub>           | N/A    | JTAG return clock. Used in ICE mode.                                                                                                                                                                                                                                                                                          |
| ICTSEN | M24    | VDD33 | l <sub>4</sub><br>H<br>D | Async  | IC tri-state enable (active high). Asserting high will tri-state all outputs except the JTAG interface. Requires an external 4.7 k $\Omega$ pulldown resistor.                                                                                                                                                                |

### Board-Level Test and Debug Pin Functions <sup>(1)</sup>

All JTAG signals are LVTTL compatible. (1)

Refer to I/O Type and Subscript Definition (Table 1). (2)

### **Device Test Pin Functions**

| PIN        |        | I/O   | I/O TYPE                 | CLK | DESCRIPTION                                                                                                 |
|------------|--------|-------|--------------------------|-----|-------------------------------------------------------------------------------------------------------------|
| NAME       | NUMBER | POWER | <sup>(1)</sup> SYSTEM    |     |                                                                                                             |
| HW_TEST_EN | M25    | VDD33 | I <sub>4</sub><br>H<br>D | N/A | Device manufacturing test enable. This signal must be connected to an external ground for normal operation. |

(1) Refer to I/O Type and Subscript Definition (Table 1).



### **Peripheral Interface Pin Functions**

| PIN                                   |          | I/O   | I/O TYPE       |           | DECODIDITION                                                                                                                                                                                                               |
|---------------------------------------|----------|-------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                  | NUMBER   | POWER | (1)            | CLKSTSTEM | DESCRIPTION                                                                                                                                                                                                                |
| I2C0_SCL                              | A10      | VDD33 | B <sub>8</sub> | N/A       | $I^2C$ bus 0, clock. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 k $\Omega$ resistor. |
| I2C0_SDA                              | B10      | VDD33 | B <sub>8</sub> | I2C0_SCL  | $I^2C$ bus 0, data. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 k $\Omega$ resistor.  |
| I2C1_SDA (2)                          | E19      | VDD33 | B <sub>2</sub> | I2C1_SCL  | $I^2C$ bus 1, data. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 kΩ resistor.          |
| I2C1_SCL (2)                          | D20      | VDD33 | B <sub>2</sub> | N/A       | $I^2C$ bus 1, clock. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 k $\Omega$ resistor. |
| I2C2_SDA (2)                          | C21      | VDD33 | B <sub>2</sub> | I2C2_SCL  | $I^2C$ bus 2, data. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 $k\Omega$ resistor.   |
| I2C2_SCL (2)                          | B22      | VDD33 | B <sub>2</sub> | N/A       | $I^2$ C bus 2, clock. This bus supports 400 kHz, fast mode operation. This input is not 5 V tolerant. This pin requires an external pullup resistor to 3.3 V. The minimum acceptable pullup value is 1 kΩ resistor.        |
| SSP0_CLK                              | AD4      | VDD33 | B <sub>5</sub> | N/A       | Synchronous serial port 0, clock                                                                                                                                                                                           |
| SSP0_RXD                              | AD5      | VDD33 | I <sub>4</sub> | SSP0_CLK  | Synchronous serial port 0, receive data in                                                                                                                                                                                 |
| SSP0_TXD                              | AB7      | VDD33 | O <sub>5</sub> | SSP0_CLK  | Synchronous serial port 0, transmit data out                                                                                                                                                                               |
| SSP0_CSZ_0 <sup>(2)</sup>             | AC5      | VDD33 | B <sub>5</sub> | SSP0_CLK  | Synchronous serial port 0, chip select 0 (active low)                                                                                                                                                                      |
| SSP0_CSZ_1 (2)                        | AB6      | VDD33 | В <sub>5</sub> | SSP0_CLK  | Synchronous serial port 0, chip select 1 (active low)<br>This signal connects to the DMD SCP_ENZ input                                                                                                                     |
| SSP0_CSZ_2 <sup>(2)</sup>             | AC3      | VDD33 | B <sub>5</sub> | SSP0_CLK  | Synchronous serial port 0, chip select 2 (active low)                                                                                                                                                                      |
| UART0_TXD                             | AB3      | VDD33 | O <sub>5</sub> | Async     | UART0, UART transmit data output. The firmware only outputs debug messages on this port.                                                                                                                                   |
| UART0_RXD                             | AD1      | VDD33 | I <sub>4</sub> | Async     | UART0, UART receive data input. The firmware does not support receiving data on this port.                                                                                                                                 |
| UART0_RTSZ                            | AD2      | VDD33 | O <sub>5</sub> | Async     | UART0, UART ready to send hardware flow control output (active low)                                                                                                                                                        |
| UART0_CTSZ                            | AE2      | VDD33 | I <sub>4</sub> | Async     | UART0, UART clear to send hardware flow control input (active low). This pin requires an external 10 k $\Omega$ pulldown resistor.                                                                                         |
| USB_DAT_N <sup>(2)</sup><br>USB_DAT_P | C5<br>D6 | VDD33 | B <sub>9</sub> | Async     | USB D– I/O<br>USB D+ I/O                                                                                                                                                                                                   |
| HOLD_BOOTZ                            | F24      | VDD33 | B <sub>2</sub> | Async     | Boot mode. When this pin is held low, the firmware boots-<br>up in bootload mode. When pin is held high, the firmware<br>boots-up in normal operating mode. This pin requires an<br>external 1 k $\Omega$ pullup resistor. |
| USB_ENZ <sup>(2)</sup>                | E25      | VDD33 | B <sub>2</sub> | Async     | The firmware will use this pin to enable an external buffer<br>on the USB data lines after it has completed initialization.                                                                                                |
| FAULT_STATUS                          | AC11     | VDD33 | O <sub>2</sub> | Async     | This signal toggles or held high to indicate status faults.                                                                                                                                                                |
| HEARTBEAT                             | AB12     | VDD33 | 0 <sub>2</sub> | Async     | This signal toggles to indicate the system is operational.<br>Period is approximately 1 second.                                                                                                                            |
| SEQ_INT2                              | H26      | VDD33 | I <sub>2</sub> | Async     | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_AUX6.                                                                                                                               |

 Refer to I/O Type and Subscript Definition (Table 1).
 This signal does not apply to the slave controller in a two controller system configuration. On the slave controller, this pin is reserved and should be left unconnected. Refer to *Typical Single Controller Chipset* and *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

#### www.ti.com.cn

**ISTRUMENTS** 

EXAS

### Peripheral Interface Pin Functions (continued)

| PIN                        |        | I/O I/O TYPE |                | DECODIDION |                                                                                                                                                                                                                                                                                       |
|----------------------------|--------|--------------|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                       | NUMBER | POWER        | (1)            | CLK SYSTEM | DESCRIPTION                                                                                                                                                                                                                                                                           |
| SEQ_INT1                   | G26    | VDD33        | l <sub>2</sub> | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_AUX7.                                                                                                                                                                                          |
| SEQ_AUX7                   | F26    | VDD33        | O <sub>2</sub> | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_INT1.                                                                                                                                                                                          |
| SEQ_AUX6                   | E26    | VDD33        | O <sub>2</sub> | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_INT2.                                                                                                                                                                                          |
| TEST_FUNC_5 <sup>(2)</sup> | K22    | VDD33        | B <sub>2</sub> | Async      | On DLP <sup>®</sup> LightCrafter™ 9000 evaluation module (EVM),<br>this pin connects to FPGA and could serve as a<br>configuration pin. Otherwise can be left unconnected.                                                                                                            |
| TEST_FUNC_4 <sup>(2)</sup> | J26    | VDD33        | B <sub>2</sub> | Async      | On DLP LightCrafter 9000 EVM, this pin connects to FPGA and could serve as a configuration pin. Otherwise can be left unconnected.                                                                                                                                                    |
| TEST_FUNC_3 <sup>(2)</sup> | J25    | VDD33        | B <sub>2</sub> | Async      | On DLP LightCrafter 9000 EVM, this pin connects to FPGA<br>and serves as a configuration pin. This function configures<br>the 24-bit parallel data output of the FPGA to be split<br>between the master and the slave controllers. The firmware<br>will set this pin high by default. |
| TEST_FUNC_2 <sup>(2)</sup> | J24    | VDD33        | B <sub>2</sub> | Async      | On DLP LightCrafter 9000 EVM, this pin connects to FPGA and could serve as a configuration pin. Otherwise can be left unconnected.                                                                                                                                                    |
| TEST_FUNC_1 (2)            | J23    | VDD33        | B <sub>2</sub> | Async      | On DLP LightCrafter 9000 EVM, this pin connects to FPGA and could serve as a configuration pin. Otherwise can be left unconnected.                                                                                                                                                    |
| GPIO_08 <sup>(2)</sup>     | E21    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 8. An external pullup resistor is required when this pin is configured as open-<br>drain. $^{(3)}$                                                                                                                                                 |
| GPIO_07 <sup>(2)</sup>     | V23    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 7. An external pullup resistor is required when this pin is configured as open-<br>drain. $^{(3)}$                                                                                                                                                 |
| GPIO_06 (2)                | V24    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 6. An external pullup resistor is required when this pin is configured as open-<br>drain. $^{(3)}$                                                                                                                                                 |
| GPIO_05 <sup>(2)</sup>     | U24    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 5. An external pullup resistor is required when this pin is configured as open-<br>drain. <sup>(3)</sup>                                                                                                                                           |
| GPIO_04 <sup>(2)</sup>     | U25    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 4. An external pullup resistor is required when this pin is configured as open-<br>drain. $^{(3)}$                                                                                                                                                 |
| GPIO_PWM_03 <sup>(2)</sup> | A23    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 3 or PWM 3. An external pullup resistor is required when this pin is configured as open-drain. <sup>(3)</sup>                                                                                                                                      |
| GPIO_PWM_02 <sup>(2)</sup> | A22    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 2 or PWM 2. An external pullup resistor is required when this pin is configured as open-drain. <sup>(3)</sup>                                                                                                                                      |
| GPIO_PWM_01 <sup>(2)</sup> | B21    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 1 or PWM 1. An external pullup resistor is required when this pin is configured as open-drain. <sup>(3)</sup>                                                                                                                                      |
| GPIO_PWM_00 <sup>(2)</sup> | A21    | VDD33        | B <sub>2</sub> | Async      | This pin can be configured as GPIO 0 or PWM 0. An external pullup resistor is required when this pin is configured as open-drain. <sup>(3)</sup>                                                                                                                                      |

(3) GPIO signals must be configured through software for input, output, bidirectional, or open-drain. Some GPIO have one or more alternative use modes, which are also software-configurable. The reset default for all GPIO signals is as an input signal. Refer to the *DLPC900 Programmer's Guide* (DLPU018).



### **Trigger Control Pin Functions**

| PIN <sup>(1)</sup> |        | I/O I/O <sup>-</sup> |                | DESCRIPTION |                                                                                                                                                                                                                             |
|--------------------|--------|----------------------|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NUMBER | POWER                | (2)            | CLK STSTEM  | DESCRIPTION                                                                                                                                                                                                                 |
| TRIG_IN_1          | AF7    | VDD33                | I <sub>4</sub> | Async       | In video pattern mode, this signal is used for advancing the pattern display.                                                                                                                                               |
| TRIG_IN_2          | H25    | VDD33                | I <sub>2</sub> | Async       | In video pattern mode, the rising edge of this signal is used<br>for starting the pattern display and the falling edge is used<br>for stopping the pattern display. It works along with the<br>software start stop command. |
| TRIG_OUT_1         | E20    | VDD33                | O <sub>2</sub> | Async       | Active high trigger output signal during pattern exposure.                                                                                                                                                                  |
| TRIG_OUT_2         | D22    | VDD33                | O <sub>2</sub> | Async       | Active high trigger output to indicate first pattern display.                                                                                                                                                               |

(1) These signals do not apply to the slave controller in a two controller system configuration. On the slave controller, these pins are reserved and should be left unconnected. Refer to the *Typical Single Controller Chipset* and the *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

(2) Refer to I/O Type and Subscript Definition (Table 1).

### LED Control Pin Functions

| PIN <sup>(1)</sup> |        | I/O   | I/O TYPE       |           | DESCRIPTION                           |
|--------------------|--------|-------|----------------|-----------|---------------------------------------|
| NAME               | NUMBER | POWER | (2)            | CLKSTSTEW | DESCRIPTION                           |
| BLU_LED_PWM        | C20    | VDD33 | O <sub>2</sub> | Async     | Blue LED PWM current control signal.  |
| GRN_LED_PWM        | B20    | VDD33 | O <sub>2</sub> | Async     | Green LED PWM current control signal. |
| RED_LED_PWM        | B19    | VDD33 | O <sub>2</sub> | Async     | Red LED PWM current control signal.   |
| BLU_LED_EN         | D24    | VDD33 | O <sub>2</sub> | Async     | Blue LED enable signal.               |
| GRN_LED_EN         | C25    | VDD33 | O <sub>2</sub> | Async     | Green LED enable signal.              |
| RED_LED_EN         | B26    | VDD33 | O <sub>2</sub> | Async     | Red LED enable signal.                |

(1) These signals do not apply to the slave controller in a two controller system configuration. On the slave controller, these pins are reserved and should be left unconnected. Refer to the *Typical Single Controller Chipset* and the *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

(2) Refer to I/O Type and Subscript Definition (Table 1).

| PIN               |        | I/O   | I/O TYPE       |           |                                                                                                                                                                                                                                                                                                                |
|-------------------|--------|-------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NUMBER | POWER | (1)            | CLKSYSTEM | DESCRIPTION (*)                                                                                                                                                                                                                                                                                                |
| SEQ_SYNC          | AB9    | VDD33 | B <sub>3</sub> | Async     | Sequence sync. This signal must be connected between the master and slave controller in a two controller configuration. Do not leave unconnected. This pin requires an external 10- $k\Omega$ pullup resistor.                                                                                                 |
| SSP0_CSZ4_SLV     | U26    | VDD33 | B <sub>2</sub> | SSP0_CLK  | This signal is used by the master controller to communicate with the slave controller over the SSP interface. This pin requires an external $4.7$ -k $\Omega$ pullup resistor.                                                                                                                                 |
| FSD12_OUTPUT      | T23    | VDD33 | B <sub>2</sub> | Async     | This pin must be connected to DA_SYNC_INPUT <sup>(3)</sup>                                                                                                                                                                                                                                                     |
| DA_SYNC_INPUT     | R22    | VDD33 | B <sub>2</sub> | Async     | This pin must be connected to FSD12_OUTPUT <sup>(4)</sup>                                                                                                                                                                                                                                                      |
| SLV_CTRL_PRST     | V25    | VDD33 | B <sub>2</sub> | Async     | This signal must be connected between the master and slave controller in a two controller configuration. The slave controller will pull this signal high to inform the master controller that it is present and ready. This pin requires an external $10-k\Omega$ pulldown resistor. Do not leave unconnected. |
| CTRL_MODE_CF<br>G | V26    | VDD33 | B <sub>2</sub> | Async     | When this pin is high, the controller operates as the master controller. When this pin is low the controller operates as the slave controller. Use an external $4.7$ -k $\Omega$ pullup or pulldown resistor to identify the controller. Do not leave unconnected.                                             |

### **Two Controller Support Pin Functions**

(1) Refer to I/O Type and Subscript Definition (Table 1).

(2) Refer to the *Typical Single Controller Chipset* and the *Typical Two Controller Chipset* for a description between a one controller and a two controller configuration.

(3) The FSD12\_OUTPUT of the slave controller must be left unconnected.

(4) The DA\_SYNC\_INPUT of the slave controller must be connected to the FSD12\_OUTPUT of the master controller.

www.ti.com.cn

NSTRUMENTS

**FEXAS** 

### **Reserved Pin Functions**

| PIN           | PIN I/O |       | I/O TYPE       |            |                                                                          |  |  |
|---------------|---------|-------|----------------|------------|--------------------------------------------------------------------------|--|--|
| NAME          | NUMBER  | POWER | (1)            | CLK SYSTEM | DESCRIPTION                                                              |  |  |
| AFE_ARSTZ     | AC12    | VDD33 | 0 <sub>2</sub> | Async      | Reserved. This pin requires an external 4.7-k $\Omega$ pullup resistor.  |  |  |
| RESERVED_AD12 | AD12    | VDD33 | 0 <sub>6</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| AFE_IRQ       | AB13    | VDD33 | I 4            | Async      | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AF11 | AF11    | VDD33 | $I_4$          | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AD11 | AD11    | VDD33 | $I_4$          | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AE11 | AE11    | VDD33 | I <sub>4</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AE8  | AE8     | VDD33 | I <sub>4</sub> | N/A        | Reserved. This pin requires an external 10-k $\Omega$ pullup resistor.   |  |  |
| RESERVED_AD8  | AD8     | VDD33 | O <sub>5</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AC9  | AC9     | VDD33 | O <sub>5</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AF8  | AF8     | VDD33 | I <sub>4</sub> | N/A        | Reserved. This pin Requires an external 10-k $\Omega$ pulldown resistor. |  |  |
| RESERVED_E3   | E3      | VDD33 | $B_5$          | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AB10 | AB10    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AD9  | AD9     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AE9  | AE9     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AF9  | AF9     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AB11 | AB11    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AC10 | AC10    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AD10 | AD10    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AE10 | AE10    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AF10 | AF10    | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_K24  | K24     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_K23  | K23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_J22  | J22     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_H24  | H24     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_H23  | H23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_H22  | H22     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_G25  | G25     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_F25  | F25     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_G24  | G24     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_G23  | G23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_T22  | T22     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_U23  | U23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_G22  | G22     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_F23  | F23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_D26  | D26     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_E24  | E24     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_F22  | F22     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_D25  | D25     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_E23  | E23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_C26  | C26     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_AB4  | AB4     | VDD33 | $B_5$          | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_C23  | C23     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |
| RESERVED_D21  | D21     | VDD33 | B <sub>2</sub> | N/A        | Reserved. Should be left unconnected.                                    |  |  |

(1) Refer to I/O Type and Subscript Definition (Table 1).



### DLPC900 ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019

# **Reserved Pin Functions (continued)**

| PIN          |        | I/O   | I/O TYPE            |           | DECODIDITION                          |
|--------------|--------|-------|---------------------|-----------|---------------------------------------|
| NAME         | NUMBER | POWER | (1)                 | CLKSYSTEM | DESCRIPTION                           |
| RESERVED_B24 | B24    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_C22 | C22    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_B23 | B23    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_A20 | A20    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_A19 | A19    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_E18 | E18    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_D19 | D19    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_C19 | C19    | VDD33 | B <sub>2</sub>      | N/A       | Reserved. Should be left unconnected. |
| RESERVED_E8  | E8     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_B4  | B4     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_C4  | C4     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_E7  | E7     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_D5  | D5     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_E6  | E6     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_D3  | D3     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_C2  | C2     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_A4  | A4     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_B5  | B5     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_C6  | C6     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_A5  | A5     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |
| RESERVED_D7  | D7     | VDD33 | B <sub>2</sub><br>D | N/A       | Reserved. Should be left unconnected. |

www.ti.com.cn

NSTRUMENTS

ÈXAS

### Power and Ground Pin Functions

|                                   | PIN                                                                                                                           |     | DECODIDITION                                                                                                                                       |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                              | NUMBER                                                                                                                        |     | DESCRIPTION                                                                                                                                        |  |  |
| VDD33                             | F20, F17, F11, F8, L21, R21, Y21,<br>AA19, AA16, AA10, AA7                                                                    | PWR | 3.3-V I/O power                                                                                                                                    |  |  |
| VDD18                             | C1, F5, G6, K6, M5, P5, T5,<br>W6, AA5, AE1, H5, N6, T6,<br>AA13, U21, P21, H21, F14                                          | PWR | 1.8-V internal DRAMVDD and LVDSAVD I/O power<br>(To shut this power down in a system low-power mode, see<br>the <i>System Power-Up Sequence</i> .) |  |  |
| VDDC                              | F19, F16, F13, F10, F7, H6, L6,<br>P6, U6, Y6, AA8, AA11, AA14, AA17,<br>AA20, W21, T21, N21, K21, G21, L11,<br>T11, T16, L16 | PWR | 1.15-V core power                                                                                                                                  |  |  |
| PLLD_VDD                          | L22                                                                                                                           | PWR | 1.15-V DMD clock generator PLL<br>Digital power                                                                                                    |  |  |
| PLLD_VSS                          | L23                                                                                                                           | GND | 1.15-V DMD clock generator PLL<br>Digital GND                                                                                                      |  |  |
| PLLD_VAD                          | K25                                                                                                                           | PWR | 1.8-V DMD clock generator PLL<br>Analog power                                                                                                      |  |  |
| PLLD_VAS                          | K26                                                                                                                           | GND | 1.8-V DMD clock generator PLL<br>Analog GND                                                                                                        |  |  |
| PLLM1_VDD                         | L26                                                                                                                           | PWR | 1.15-V master-LS clock generator PLL<br>Digital power                                                                                              |  |  |
| PLLM1_VSS                         | M22                                                                                                                           | GND | 1.15-V master-LS clock generator PLL<br>Digital GND                                                                                                |  |  |
| PLLM1_VAD                         | L24                                                                                                                           | PWR | 1.8-V master-LS clock generator PLL<br>Analog power                                                                                                |  |  |
| PLLM1_VAS                         | L25                                                                                                                           | GND | 1.8-V master-LS clock generator PLL<br>Analog GND                                                                                                  |  |  |
| PLLM2_VDD                         | P23                                                                                                                           | PWR | 1.15-V master-HS clock generator PLL<br>Digital power                                                                                              |  |  |
| PLLM2_VSS                         | P24                                                                                                                           | GND | 1.15-V master-HS clock generator PLL<br>Digital GND                                                                                                |  |  |
| PLLM2_VAD                         | R25                                                                                                                           | PWR | 1.8-V master-HS clock generator PLL<br>Analog power                                                                                                |  |  |
| PLLM2_VAS                         | R26                                                                                                                           | GND | 1.8-V master-HS clock generator PLL<br>Analog GND                                                                                                  |  |  |
| PLLS_VAD                          | R23                                                                                                                           | PWR | 1.15-V video-2X clock generator PLL<br>Analog power                                                                                                |  |  |
| PLLS_VAS                          | R24                                                                                                                           | GND | 1.15-V video-2X clock generator PLL<br>Analog GND                                                                                                  |  |  |
| L_VDQPAD_[7:0],<br>R_VDQPAD_[7:0] | B18, D18, B17, E17, A18, C18, A17,<br>D17, AE17, AC17, AF17, AC18, AB16,<br>AD17,<br>AB17, AD18                               | RES | DRAM direct test pins (for manufacturing use only). These pins should be tied directly to ground for normal operation.                             |  |  |
| CFO_VDD33                         | AE26                                                                                                                          | RES | DRAM direct test control pin (for manufacturing use only).<br>This pin should be tied directly to 3.3 I/O power (VDD33) for<br>normal operation.   |  |  |
| VTEST1, VTEST2,<br>VTEST3, VTEST4 | AB14, AB15, E15, E16                                                                                                          | RES | DRAM direct test control pins (for manufacturing use only).<br>These pins should be tied directly to ground for normal<br>operation.               |  |  |
| LVDS_AVS1,<br>LVDS_AVS2           | V5, K5                                                                                                                        | PWR | Dedicated ground for LVDS bandgap reference. These pins should be tied directly to ground for normal operation.                                    |  |  |
| VPGM                              | AC6                                                                                                                           | PWR | Fuse programming pin (for manufacturing use only). This pin should be tied directly to ground for normal operation.                                |  |  |



#### www.<u>ti.com.cn</u>

#### PIN I/O TYPE <sup>(1)</sup> DESCRIPTION NAME NUMBER A26, A25, A24, B25, C24, D23, E22, F21, F18, F15, F12, F9, F6, E5, D4, C3, B3, A3, B2, A2, B1, A1, G5, J5, J6, L5, M6, N5, R5, R6, U5, V6, W5, Y5, AA6, AB5, AC4, AD3, AE3, AF3, AF2, AF1, AA9, AA12, AA15, AA18, AA21, GND GND Common ground AB22, AC23, AD24, AE24, AF24, AE25, AF25, AF26, V21, M21, J21, L15, L14, L13, L12, M16, M15, M14, M13, M12, M11, N16, N15, N14, N13, N12, N11, P16, P15, P14, P13, P12, P11, R16, R15, R14, R13, R12, R11, T15, T14, T13, T12

### Power and Ground Pin Functions (continued)



|             | I/O                                                            |                                        |
|-------------|----------------------------------------------------------------|----------------------------------------|
| (SUBSCRIPT) | DESCRIPTION                                                    | ESD STRUCTURE                          |
| 1           | N/A                                                            | N/A                                    |
| 2           | 3.3 LVTTL I/O buffer, with 8-mA drive                          |                                        |
| 3           | 3.3 LVTTL I/O buffer, with 12-mA drive                         |                                        |
| 4           | 3.3 LVTTL receiver                                             |                                        |
| 5           | 3.3 LVTTL I/O buffer, with 8-mA drive, with slew rate control  |                                        |
| 6           | 3.3 LVTTL I/O buffer, with programmable 4-, 8-, or 12-mA drive | ESD diode to $V_{\text{DD33}}$ and GND |
| 7           | 1.8-V LVDS (DMD interface)                                     |                                        |
| 8           | 3.3-V I <sup>2</sup> C with 3-mA sink                          |                                        |
| 9           | USB-compatible (3.3 V)                                         |                                        |
| 10          | OSC 3.3-V I/O compatible LVTTL                                 |                                        |
| (TYPE)      |                                                                |                                        |
| I           | Input                                                          |                                        |
| 0           | Output                                                         |                                        |
| В           | Bidirectional                                                  | N/A                                    |
| н           | Hysteresis                                                     |                                        |
| U           | Includes an internal termination pullup resistor               |                                        |
| D           | Includes an internal termination pulldown resistor             |                                        |

# Table 1. I/O Type and Subscript Definition <sup>(1)</sup>

(1) Refer to the *General Handling Guidelines for Unused CMOS-Type Pins* for instructions on handling unused pins.



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (see<sup>(1)</sup>)

|                  |                                   |                                                        | MIN                                                    | MAX              | UNIT |
|------------------|-----------------------------------|--------------------------------------------------------|--------------------------------------------------------|------------------|------|
|                  |                                   | VDDC (core)                                            | -0.3                                                   | 1.6              |      |
|                  |                                   | VDD18 (LVDSAVD I/O and internal DRAMVDD)               | -0.3 2                                                 |                  |      |
|                  |                                   | VDD33 (I/O)                                            | -0.3                                                   | 3.9              |      |
|                  |                                   | PLLD_VDD (1.15 V DMD clock generator – digital)        | -0.3                                                   | 1.6              |      |
|                  | $\mathbf{S}_{\text{uppely}}$      | PLLM1_VDD (1.15 V master-LS clock generator – digital) | -0.3                                                   | 1.6              | V    |
|                  | Supply voltage <sup>(2)</sup> (3) | PLLM2_VDD (1.15 V master-HS clock generator – digital) | -0.3                                                   | 1.6              | v    |
|                  |                                   | PLLD_VAD (1.8 V DMD clock generator – analog)          | -0.3                                                   | 2.5              |      |
|                  |                                   | PLLM1_VAD (1.8 V master-LS clock generator – analog)   | -0.3                                                   | 2.5              |      |
|                  |                                   | PLLM2_VAD (1.8 V master-HS clock generator – analog)   | -0.3                                                   | 2.5              |      |
|                  |                                   | PLLS_VAD (1.15 V video-2X – analog)                    | -0.5                                                   | 1.4              | L .  |
|                  |                                   | USB                                                    | -1                                                     | 5.25             |      |
| VI               | Input voltage <sup>(4)</sup>      | OSC                                                    | -0.3                                                   | VDD33 +<br>0.3 V | V    |
|                  |                                   | 3.3 LVTTL                                              | -0.3                                                   | 3.6              |      |
|                  |                                   | 3.3 l <sup>2</sup> C                                   | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ |                  |      |
|                  |                                   | USB                                                    | -1                                                     | 5.25             |      |
| V                | Output voltage                    | 1.8 LVDS                                               | -0.3                                                   | 2.2              | V    |
| vo               | Output voltage                    | 3.3 LVTTL                                              | -0.3                                                   | 3.6              | v    |
|                  |                                   | 3.3 l <sup>2</sup> C                                   | -0.5                                                   | 3.8              |      |
| TJ               | Operating junction temperature    |                                                        | 0                                                      | 111              | °C   |
| T <sub>stg</sub> | Storage temperature               |                                                        | -40                                                    | 125              | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) All of the 3.3-, 1.8-, and 1.15-V power should be applied and removed per the procedure defined in System Power-Up Sequence.
 Overlap currents, if allowed to continue flowing unchecked not only increase total power dissipation in a circuit, but degrade the circuit reliability, thus shortening its usual operating life.

(4) Applies to external input and bidirectional buffers.

### 6.2 ESD Ratings

|             |                         |                                                                                        | VALUE | UNIT |
|-------------|-------------------------|----------------------------------------------------------------------------------------|-------|------|
|             |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>            | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins $^{\rm (2)}$ | ±300  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits.

|                      |                                              | I/O <sup>(1)</sup>                    | MIN   | NOM  | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UNIT |  |
|----------------------|----------------------------------------------|---------------------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| V <sub>DD</sub> 33   | 3.3 V supply voltage, I/O                    |                                       | 3.135 | 3.3  | 3.465                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| V <sub>DD</sub> 18   | 1.8 V supply voltage, LVDSAVD and<br>DRAMVDD |                                       | 1.71  | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
| VDDC                 | 1.15 V supply voltage, Core logic            |                                       | 1.100 | 1.15 | 1.200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| PLLD_V <sub>DD</sub> | 1.8 V supply voltage, PLL analog             |                                       | 1.71  | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
| $PLLM1_V_{DD}$       | 1.8 V supply voltage, PLL analog             |                                       | 1.71  | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V    |  |
| $PLLM2_V_{DD}$       | 1.8 V supply voltage, PLL analog             |                                       | 1.71  | 1.8  | 1.89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |  |
| $PLLS_V_{DD}$        | 1.15 V supply voltage, PLL analog            |                                       | 1.090 | 1.15 | 1.200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| PLLD_V <sub>DD</sub> | 1.15 V supply voltage, PLL digital           |                                       | 1.090 | 1.15 | 1.200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| $PLLM1_V_{DD}$       | 1.15 V supply voltage, PLL digital           |                                       | 1.090 | 1.15 | 1.200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| $PLLM2_V_{DD}$       | 1.15 V supply voltage, PLL digital           |                                       | 1.090 | 1.15 | 1.200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                      |                                              | USB (9)                               | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| N                    | Input voltage                                | OSC (10)                              | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | v    |  |
| vi                   |                                              | 3.3 V LVTTL (1, 2, 3, 4)              | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
|                      |                                              | 3.3 V I <sup>2</sup> C (8)            | 0     |      | MAX           3.465           1.89           1.200           1.89           1.89           1.89           1.200           1.200           1.200           1.200           1.200           1.200           1.200           VDD33           VDD33 |      |  |
|                      |                                              | USB (8)                               | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1    |  |
| N                    | Output weltere                               | 3.3 V LVTTL (1, 2, 3, 4)              | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N    |  |
| vo                   | Output voltage                               | 3.3 V I <sup>2</sup> C (8)            | 0     |      | VDD33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V    |  |
|                      |                                              | 1.8 V LVDS (7)                        | 0     |      | VDD18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |  |
| T <sub>A</sub>       | Operating ambient temperature range          | See $^{(2)}$ and $^{(3)}$             | 0     |      | 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | °C   |  |
| T <sub>C</sub>       | Operating top-center case temperature        | See <sup>(3)</sup> and <sup>(4)</sup> | 0     |      | 109.16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | °C   |  |
| TJ                   | Operating junction temperature               |                                       | 0     |      | 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | °C   |  |

(1) The number inside the parentheses for the I/O refers to the I/O type defined in Table 1.

(2) Assumes minimum 1 m/s airflow.

(3) Maximum thermal values assume max power of 4.76 W (total for controller).

(4) Assume  $\varphi_{JT}$  equals 0.4°C/W.

### 6.4 Thermal Information

|                                                     |                                                                                                  | DLPC900   |      |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|------|
|                                                     | THERMAL METRIC                                                                                   | ZPC (BGA) | UNIT |
|                                                     |                                                                                                  | 516 PINS  |      |
| $R_{\theta JC}^{(1)}$                               | Junction-to-case thermal resistance                                                              | 4.4       | °C/W |
| $R_{\theta JA}$ at 0 m/s of forced airflow $^{(2)}$ | Junction-to-air thermal resistance                                                               | 14.4      | °C/W |
| $R_{\theta JA}$ at 1 m/s of forced airflow $^{(2)}$ | Junction-to-air thermal resistance                                                               | 9.5       | °C/W |
| $R_{\theta JA}$ at 2 m/s of forced airflow $^{(2)}$ | Junction-to-air thermal resistance                                                               | 9.0       | °C/W |
| $\phi_{JT}$ <sup>(3)</sup>                          | Temperature variance from junction to package top center temperature, per unit power dissipation | 0.4       | °C/W |

(1) R<sub>0JC</sub> analysis assumptions: The heat generated in the chip flows into overmold (top side) and also into the package laminate (bottom side) and then into PCB via package solder balls. Should be used for heat sink analysis only.

(2) Thermal coefficients abide by JEDEC Standard 51. R<sub>0JA</sub> is the thermal resistance of the package as measured using a JEDEC defined standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC900 PCB and thus the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance.

(3) Example:  $(3.2 \text{ W}) \times (0.4 \text{ C/W}) \approx 1.28^{\circ}\text{C}$  temperature rise.



### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                                                                                                                     | PARAMETE                                                             | R <sup>(1)</sup>                                    | TEST CONDITIONS <sup>(2)</sup> | MIN   | TYP MAX     | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|-------|-------------|------|
|                                                                                                                                     |                                                                      | USB (9)                                             |                                | 2     |             |      |
|                                                                                                                                     | High-level input                                                     | OSC (10)                                            |                                | 2     |             |      |
| VIH                                                                                                                                 | threshold voltage                                                    | 3.3-V LVTTL (1, 2, 3, 4)                            |                                | 2     |             | V    |
| V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>DIS</sub><br>V <sub>ICM</sub><br>V <sub>OH</sub><br>V <sub>OL</sub><br>V <sub>OD</sub> |                                                                      | 3.3-V I <sup>2</sup> C (8)                          | 3-V I <sup>2</sup> C (8)       |       | VDD33 + 0.5 |      |
|                                                                                                                                     |                                                                      | USB (9)                                             |                                |       | 0.8         |      |
| M                                                                                                                                   | Low-level input                                                      | OSC (10)                                            |                                |       | 0.8         |      |
| VIL                                                                                                                                 | threshold voltage                                                    | 3.3-V LVTTL (1, 2, 3, 4)                            |                                |       | 0.8         | V    |
| V <sub>IL</sub> t<br>V <sub>DIS</sub> (<br>V <sub>ICM</sub> (<br>V <sub>OH</sub> (<br>V <sub>OL</sub> (<br>V <sub>OD</sub> (        |                                                                      | 3.3-V I <sup>2</sup> C (8)                          |                                | -0.5  | 1           |      |
| V <sub>DIS</sub>                                                                                                                    | Differential input<br>sensitivity<br>(Differential input<br>voltage) | USB (9)                                             |                                | 200   |             | mV   |
| V <sub>ICM</sub>                                                                                                                    | Input common mode<br>range<br>(Differential cross<br>point voltage)  | USB (9)                                             |                                | 0.8   | 2.5         | V    |
| V <sub>OH</sub>                                                                                                                     |                                                                      | USB (9)                                             |                                | 2.8   |             |      |
|                                                                                                                                     | High-level output                                                    | 1.8-V LVDS (7)                                      |                                | 1.52  |             | V    |
|                                                                                                                                     | voltage                                                              | 3.3-V LVTTL (1, 2, 3)                               | I <sub>OH</sub> = Max rated    | 2.7   |             |      |
|                                                                                                                                     |                                                                      | USB (9)                                             |                                | 0     | 0.3         |      |
| V                                                                                                                                   | Low-level output                                                     | 1.8-V LVDS (7)                                      |                                |       | 0.88        | V    |
| V <sub>OL</sub>                                                                                                                     | voltage                                                              | 3.3-V LVTTL (1, 2, 3)                               | I <sub>OL</sub> = Max rated    |       | 0.4         | v    |
|                                                                                                                                     |                                                                      | 3.3-V I <sup>2</sup> C (8)                          | I <sub>OL</sub> = 3-mA sink    |       | 0.4         |      |
| V <sub>OD</sub>                                                                                                                     | Output differential voltage                                          | 1.8-V LVDS (7)                                      |                                | 0.065 | 0.44        | V    |
|                                                                                                                                     |                                                                      | USB (9)                                             |                                |       | 200         |      |
|                                                                                                                                     |                                                                      | OSC (10)                                            |                                | -10   | 10          |      |
| I <sub>IH</sub>                                                                                                                     | High-level input                                                     | 3.3-V LVTTL (1 to 4)<br>(without internal pulldown) | V <sub>IH</sub> = VDD33        | -10   | 10          | μA   |
|                                                                                                                                     | carron                                                               | 3.3-V LVTTL (1 to 4) (with internal pulldown)       | V <sub>IH</sub> = VDD33        | 10    | 200         |      |
|                                                                                                                                     |                                                                      | 3.3-V I <sup>2</sup> C (8)                          | V <sub>IH</sub> = VDD33        |       | 10          |      |
|                                                                                                                                     |                                                                      | USB (9)                                             |                                | -10   | 10          |      |
|                                                                                                                                     |                                                                      | OSC (10)                                            |                                | -10   | 10          |      |
| IIL                                                                                                                                 | Low-level input                                                      | 3.3-V LVTTL (1-4)<br>(without internal pullup)      | V <sub>OH</sub> = VDD33        | -10   | 10          | μA   |
|                                                                                                                                     |                                                                      | 3.3-V LVTTL (1-4) (with internal pullup)            | V <sub>OH</sub> = VDD33        | -10   | -200        |      |
|                                                                                                                                     |                                                                      | 3.3-V I <sup>2</sup> C (8)                          | V <sub>OH</sub> = VDD33        |       | -10         |      |

(1) The number inside the parentheses for the I/O refers to the I/O type defined in Table 1.

(2) Normal mode refers to DLPC900 operation during full functionality. Typical values correspond to power dissipated on nominal process devices operating at nominal voltage and 70°C junction temperature (approximately 25°C ambient) displaying typical video-graphics content from a high-frequency source. Max values correspond to power dissipated on fast-process devices operating at high voltage and 105°C junction temperature (approximately 55°C ambient) displaying typical video-graphics content from a high-frequency source. The increased power dissipation observed on fast-process devices operated at max recommended temperature is primarily a result of increased leakage current.



### **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETE               | R <sup>(1)</sup>                             | TEST CONDITIONS <sup>(2)</sup> | MIN   | TYP | MAX   | UNIT |
|-----------------|------------------------|----------------------------------------------|--------------------------------|-------|-----|-------|------|
|                 |                        | USB (9)                                      |                                | -18.4 |     |       |      |
|                 | High-level output      | 1.8-V LVDS (7)<br>(V <sub>OD</sub> = 300 mV) | VO = 1.4 V                     | -6.5  |     |       |      |
| IOH             | current <sup>(3)</sup> | 3.3-V LVTTL (1)                              | VO = 2.4 V                     | -4    |     |       | mA   |
|                 |                        | 3.3-V LVTTL (2)                              | VO = 2.4 V                     | -8    |     |       |      |
|                 |                        | 3.3-V LVTTL (3)                              | VO = 2.4 V                     | -12   |     |       |      |
|                 |                        | USB (9)                                      |                                | 19.1  |     |       |      |
|                 |                        | 1.8-V LVDS (7)<br>(V <sub>OD</sub> = 300 mV) | VO = 1 V                       | 6.5   |     |       | mA   |
| I <sub>OL</sub> | Low-level output       | 3.3-V LVTTL (1)                              | VO = 0.4 V                     | 4     |     |       |      |
|                 | cunent V               | 3.3-V LVTTL (2)                              | VO = 0.4 V                     | 8     |     |       |      |
|                 |                        | 3.3-V LVTTL (3)                              | VO = 0.4 V                     | 12    |     |       |      |
|                 |                        | 3.3-V I2C (8)                                |                                | 3     |     |       |      |
|                 |                        | USB (9)                                      |                                | -10   |     | 10    |      |
|                 | High-impedance         | LVDS (7)                                     |                                | -10   |     | 10    |      |
| 'OZ             | leakage current        | 3.3-V LVTTL (1, 2, 3)                        |                                | -10   |     | 10    | μΑ   |
|                 |                        | 3.3-V I <sup>2</sup> C (8)                   |                                | -10   |     | 10    |      |
|                 |                        | USB (9)                                      |                                | 11.84 |     | 17.07 |      |
|                 |                        | 3.3-V LVTTL (1)                              |                                | 3.75  |     | 5.52  |      |
| CI              | Input capacitance      | 3.3-V LVTTL (2)                              |                                | 3.75  |     | 5.52  | pF   |
|                 | (including publicity)  | 3.3-V LVTTL (4)                              |                                | 3.75  |     | 5.52  |      |
|                 |                        | 3.3-V I <sup>2</sup> C (8)                   |                                | 5.26  |     | 6.54  |      |

(3) VDDQ = 1.7 V; VOUT = 1420 mV.  $(VOUT - VDDQ) / I_{OH}$  must be < 21  $\Omega$  for values of VOUT between VDDQ and VDDQ - 280 mV. (4) VDDQ = 1.7 V; VOUT = 280 mV.  $VOUT / I_{OL}$  must be < 21  $\Omega$  for values of VOUT between 0 V and 280 mV.



### **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER <sup>(1)</sup>                                             | TEST CONDITIONS <sup>(2)</sup> | MIN | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------------------------------------|--------------------------------|-----|-----|------|------|
| I <sub>CC11</sub>       | Supply voltage, 1.15-V core power                                    | Normal mode                    |     |     | 2368 | mA   |
| I <sub>CC18</sub>       | Supply voltage, 1.8-V power (LVDS I/O and internal DRAM)             | Normal mode                    |     |     | 1005 | mA   |
| I <sub>CC33</sub>       | Supply voltage, 3.3-V I/O power                                      | Normal mode                    |     |     | 33   | mA   |
| I <sub>CC11_PLLD</sub>  | Supply voltage, DMD PLL digital power (1.15 V)                       | Normal mode                    |     | 4.4 | 6.2  | mA   |
| I <sub>CC11_PLLM1</sub> | Supply voltage, master-LS clock generator PLL digital power (1.15 V) | Normal mode                    |     | 4.4 | 6.2  | mA   |
| I <sub>CC11_PLLM2</sub> | Supply voltage, master-HS clock generator PLL digital power (1.15 V) | Normal mode                    |     | 4.4 | 6.2  | mA   |
| I <sub>CC18_PLLD</sub>  | Supply voltage, DMD PLL analog power (1.8 V)                         | Normal mode                    |     | 8   | 10.2 | mA   |
| I <sub>CC18_PLLM1</sub> | Supply voltage, master-LS clock generator PLL analog power (1.8 V)   | Normal mode                    |     | 8   | 10.2 | mA   |
| I <sub>CC18_PLLM2</sub> | Supply voltage, master-HS clock generator PLL analog power (1.8 V)   | Normal mode                    |     | 8   | 10.2 | mA   |
| I <sub>CC11_PLLS</sub>  | Supply voltage, video-2X PLL analog power (1.15 V)                   | Normal mode                    |     |     | 2.9  | mA   |
|                         | Total Power in Normal Mode                                           |                                |     |     | 4.76 | W    |

# 6.6 System Oscillators Timing Requirements <sup>(1)</sup>

|                   |                                                                                              |                                              | MIN           | MAX           | UNIT       |
|-------------------|----------------------------------------------------------------------------------------------|----------------------------------------------|---------------|---------------|------------|
| $f_{\rm clock}$   | Clock frequency, MOSC1<br>Stability and Tolerance. Crystal frequency 20 N                    | MHz. <sup>(2)</sup>                          | 19.998<br>100 | 20.002<br>100 | MHz<br>ppm |
| t <sub>c</sub>    | Cycle time, MOSC1                                                                            |                                              | 49.995        | 50.005        | ns         |
| t <sub>w(H)</sub> | Pulse duration2, MOSC, high                                                                  | 50% to 50% reference points (signal)         | 20            |               | ns         |
| t <sub>w(L)</sub> | Pulse duration2, MOSC, low                                                                   | 50% to 50% reference points (signal)         | 20            |               | ns         |
| t <sub>t</sub>    | Transition time2, MOSC, $t_t = t_f / t_r$                                                    | 20% to 80% reference points (signal)         |               | 12            | ns         |
| t <sub>jp</sub>   | Period jitter2, MOSC<br>(The deviation in period from ideal period due<br>spectrum clocking) | solely to high-frequency jitter – not spread |               | 18            | ps         |

(1) Applies only when driven through an external digital oscillator. The MOSC input cannot support spread spectrum clock spreading.

(2) Including impact to accuracy due to aging, temperature, and trim sensitivity.



Figure 1. System Oscillators

# 6.7 Power-Up and Power-Down Timing Requirements

All DMDs supported by the DLPC900 controller require Firmware Version 4.0.0 or later.

|                                                                                                   |                                                                      |                                           | MIN | MAX               | UNIT |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------|-----|-------------------|------|
| t <sub>w1(L)</sub>                                                                                | Pulse duration, inactive low, PWRGOOD                                | 50% to 50% reference points (signal)      | 4   |                   | μs   |
|                                                                                                   | Pulse duration with 1.8 V on, inactive low, PWRGOOD                  | EQU( to EQU( reference points (signal)    |     | 1000              | ms   |
| <sup>L</sup> w1(L)                                                                                | Pulse duration with 1.8 V off, inactive low, PWRGOOD                 | 50% to 50% reference points (signal)      |     | indefinite        | ms   |
| t <sub>t1</sub>                                                                                   | Transition time, PWRGOOD, $t_{t1} = t_f / t_r$                       | 20% to 80% reference points (signal)      |     | 625               | μs   |
| t <sub>w2(L)</sub>                                                                                | Pulse duration, inactive low, POSENSE                                | 50% to 50% reference points (signal)      | 500 |                   | μs   |
| t <sub>t1</sub><br>t <sub>w2(L)</sub><br>t <sub>w2(L)</sub><br>t <sub>t2</sub><br>t <sub>PH</sub> | Pulse duration with 1.8 V on, inactive low, POSENSE                  |                                           |     | 1000              | ms   |
|                                                                                                   | Pulse duration with 1.8 V off, inactive low, POSENSE                 | 50% to 50% reference points (signal)      |     | indefinite        | ms   |
| t <sub>t2</sub>                                                                                   | Transition time, POSENSE, $t_{t2} = t_f / t_r$                       | 20% to 80% reference points (signal)      |     | 25 <sup>(1)</sup> | μs   |
| t <sub>PH</sub>                                                                                   | Power hold time, POSENSE remains active after PWGOOD is deasserted.  | 20% to 80% reference points (signal)      | 500 |                   | μs   |
| t <sub>ePH</sub>                                                                                  | Extended power hold time for revision "B"                            | and later DMDs.                           | 20  |                   | ms   |
| t <sub>EW</sub>                                                                                   | Early warning time, PWRGOOD goes ina<br>goes below its specification | ctive low before any power supply voltage | 500 |                   | μs   |
|                                                                                                   | The sum of PWRGOOD and POSENSE i                                     | nactive time with 1.8 V on                |     | 1050              | ms   |
| ι <sub>w1(L)</sub> + ι <sub>w2(L)</sub>                                                           | The sum of PWRGOOD and POSENSE i                                     | nactive time with 1.8 V off               |     | indefinite        | ms   |

### Table 2. Power-Up and Power-Down Timing Requirements

(1) As long as noise on this signal is below the hysteresis threshold.

### 6.7.1 Power-Up

POSENSE and PWRGOOD are active high signals, that are generated by an external voltage monitor circuit. POSENSE should be driven active high when all the controller and DMD supply voltages have reached 90% of their specified minimum voltage. The DLPC900 is safe to exit its RESET state once PWRGOOD is driven high. PWRGOOD has no impact on operation for 60 ms after rising edge of POSENSE.



Figure 2. Power Up Timing Diagram



### 6.7.2 Power-Down

PWRGOOD can not be used as an early warning signal. DMDs require an enhanced power down where the DLPC900 performs a sequence of memory loads to the DMD followed by the mirror park instruction so that the mirrors end up in an un-landed state.

There are two scenarios to consider when powering down DMDs supported by the DLPC900. Figure 3 shows a power distribution layout for a typical system, which provides the mechanisms for both scenarios.

The first scenario is an anticipated power down, which is during a typical power down of the system. Figure 4 shows a timing diagram where an external host sends a power down command to the microprocessor ( $\mu$ P). The  $\mu$ P must send a *Power Standby* command to the DLPC900. The DLPC900 then performs the necessary power down sequence on the DMD. The power may be safely removed once the minimum t<sub>ePH</sub> is met.

The second scenario is an unanticipated power loss. In this case a power loss detection circuit must provide a means of triggering a power loss. Figure 5 shows a timing diagram where the power loss detection circuit detects a power loss and asserts PWRLOSS to the  $\mu$ P. The  $\mu$ P must send a *Power Standby* command to the DLPC900. The DLPC900 then performs the necessary power down sequence on the DMD. The power supplies may be allowed to drop below their specifications once the minimum t<sub>ePH</sub> is met.

Refer to the DLPC900 Programmer's Guide for a description of the Power Standby command.



Figure 3. Power Distribution Layout Example



www.ti.com.cn







Figure 5. Unanticipated Power Loss Timing Diagram

### 6.8 JTAG Interface: I/O Boundary Scan Application Timing Requirements

|                   |                                    |                                      | MIN | MAX | UNIT |
|-------------------|------------------------------------|--------------------------------------|-----|-----|------|
| $f_{ m clock}$    | Clock frequency, TCK               |                                      |     | 10  | MHz  |
| t <sub>c</sub>    | Cycle time, TCK                    |                                      | 100 |     | ns   |
| t <sub>w(H)</sub> | Pulse duration, high               | 50% to 50% reference points (signal) | 40  |     | ns   |
| t <sub>w(L)</sub> | Pulse duration, low                | 50% to 50% reference points (signal) | 40  |     | ns   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ | 20% to 80% reference points (signal) |     | 5   | ns   |
| t <sub>su</sub>   | Setup time, TDI valid before TCK↑  |                                      | 8   |     | ns   |
| t <sub>h</sub>    | Hold time, TDI valid after TCK↑    |                                      | 2   |     | ns   |
| t <sub>su</sub>   | Setup time, TMS1 valid before TCK↑ |                                      | 8   |     | ns   |
| t <sub>h</sub>    | Hold time, TMS1 valid after TCK↑   |                                      | 2   |     | ns   |

### 6.9 JTAG Interface: I/O Boundary Scan Application Switching Characteristics

Switching characteristics over recommended operating conditions,  $C_L$  (min timing) = 5 pF,  $C_L$  (max timing) = 85 pF (unless otherwise noted)

|                 | PARAMETER                      | FROM (INPUT) | TO (OUTPUT) | MIN | MAX | UNIT |
|-----------------|--------------------------------|--------------|-------------|-----|-----|------|
| t <sub>pd</sub> | Output propagation, clock to Q | TCK↑         | TDO1        | 3   | 12  | ns   |



Figure 6. I/O Boundary Scan



# 6.10 Programmable Output Clocks Switching Characteristics

Switching characteristics over recommended operating conditions, C<sub>L</sub> (min timing) = 5 pF, C<sub>L</sub> (max timing) = 50 pF (unless otherwise noted)

|                    | PARAMETER                                                                    | FROM (INPUT) | TO (OUTPUT) | MIN             | MAX    | UNIT |
|--------------------|------------------------------------------------------------------------------|--------------|-------------|-----------------|--------|------|
| $f_{\rm clock}$    | Clock frequency, OCLKA1 <sup>(1)</sup>                                       | N/A          | OCLKA       | 0.787           | 50.00  | MHz  |
| t <sub>c</sub>     | Cycle time, OCLKA                                                            | N/A          | OCLKA       | 20.00           | 1270.6 | ns   |
| t <sub>w</sub> (H) | Pulse duration, high2 <sup>(2)</sup><br>50% to 50% reference points (signal) | N/A          | OCLKA       | $(t_c / 2) - 2$ |        | ns   |
| t <sub>w</sub> (L) | Pulse duration, low2<br>50% to 50% reference points (signal)                 | N/A          | OCLKA       | $(t_c / 2) - 2$ |        | ns   |
|                    | Jitter                                                                       | N/A          | OCLKA       |                 | 350    | ps   |

(1)

The frequency of OCLKA is programmable. The duty cycle of OCLKA will be within  $\pm 2$  ns of 50%. (2)



Figure 7. Programmable Output Clocks



# 6.11 Port 1 and 2 Input Pixel Interface Timing Requirements

|                    |                                                                                                                                          |                                              | MIN   | MAX                | UNIT            |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|--------------------|-----------------|
| $f_{\rm clock}$    | Clock frequency, P_CLK1, P_CLK2, P_CLK3 (2                                                                                               | 24-bit bus <sup>(1)</sup> )                  | 12    | 175                | MHz             |
| $f_{\rm clock}$    | Clock frequency, P_CLK1, P_CLK2, P_CLK3 (4<br>See Two Pixels Per Clock (48-Bit Bus) Timing I                                             | l8-bit bus <sup>(1)</sup> )<br>Requirements. | 12    | 141                | MHz             |
| t <sub>c</sub>     | Cycle time, P_CLK1, P_CLK2, P_CLK3                                                                                                       |                                              | 5.714 | 83.33              | ns              |
| t <sub>w(H)</sub>  | Pulse duration, high                                                                                                                     | 50% to 50% reference points (signal)         | 2.3   |                    | ns              |
| t <sub>w(L)</sub>  | Pulse duration, low                                                                                                                      | 50% to 50% reference points (signal)         | 2.3   |                    | ns              |
| t <sub>jp</sub>    | Clock period jitter P_CLK1, P_CLK2, P_CLK3<br>(that is, the deviation in period from ideal<br>period)                                    | Max f <sub>clock</sub>                       |       | See <sup>(2)</sup> | ps              |
| t <sub>t</sub>     | Transition time, $t_t = t_f / t_r$ , P_CLK1, P_CLK2, P_CLK3                                                                              | 20% to 80% reference points (signal)         | 0.6   | 2.0                | ns              |
| t <sub>t</sub>     | Transition time, t <sub>t</sub> = t <sub>f</sub> / t <sub>r</sub> , P1_A(9:0),<br>P1_B(9:0) , P1_C(9:0), P1_HSYNC,<br>P1_VSYNC, P1_DATEN | 20% to 80% reference points (signal)         | 0.6   | 3.0                | ns              |
| t <sub>t</sub>     | Transition time, $t_t = t_f / t_r$                                                                                                       | 20% to 80% reference points (signal)         | 0.6   | 3.0                | ns              |
| t <sub>su</sub>    | Setup time, P1_A(9:0), valid before P_CLK1, P                                                                                            | _CLK2, or P_CLK3.                            | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P1_A(9:0), valid after P_CLK1, P_CL                                                                                           | _K2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P1_B(9:0), valid before P_CLK1, P_                                                                                           | _CLK2, or P_CLK3.                            | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P1_B(9:0), valid after P_CLK1, P_CL                                                                                           | _K2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P1_C(9:0), valid before P_CLK1, P_CLK2, or P_CLK3.                                                                           |                                              | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P1_C(9:0), valid after P_CLK1, P_Cl                                                                                           | LK2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P1_VSYNC, valid before P_CLK1, P_CLK2, or P_CLK3.                                                                            |                                              | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P1_VSYNC, valid after P_CLK1, P_0                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P1_HSYNC, valid before P_CLK1,                                                                                               | P_CLK2, or P_CLK3.                           | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P1_HSYNC, valid after P_CLK1, P_0                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P2_A(9:0), valid before P_CLK1, P_                                                                                           | _CLK2, or P_CLK3.                            | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P2_A(9:0), valid after P_CLK1, P_CL                                                                                           | _K2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P2_B(9:0), valid before P_CLK1, P_                                                                                           | _CLK2, or P_CLK3.                            | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P2_B(9:0), valid after P_CLK1, P_CL                                                                                           | _K2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P2_C(9:0), valid before P_CLK1, P                                                                                            | _CLK2, or P_CLK3.                            | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P2_C(9:0), valid after P_CLK1, P_Cl                                                                                           | LK2, or P_CLK3.                              | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P2_VSYNC, valid before P_CLK1,                                                                                               | P_CLK2, or P_CLK3.                           | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P2_VSYNC, valid after P_CLK1, P_C                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P2_HSYNC, valid before P_CLK1,                                                                                               | P_CLK2, or P_CLK3.                           | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P2_HSYNC, valid after P_CLK1, P_0                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P_DATEN1, valid before P_CLK1, I                                                                                             | P_CLK2, or P_CLK3.                           | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P_DATEN1, valid after P_CLK1, P_0                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>su</sub>    | Setup time, P_DATEN2, valid before P_CLK1, I                                                                                             | P_CLK2, or P_CLK3.                           | 0.8   |                    | ns              |
| t <sub>h</sub>     | Hold time, P_DATEN2, valid after P_CLK1, P_C                                                                                             | CLK2, or P_CLK3.                             | 0.8   |                    | ns              |
| t <sub>w</sub> (A) | VSYNC active pulse duration                                                                                                              |                                              | 1     |                    | Video line      |
| t <sub>w</sub> (A) | HSYNC active pulse duration                                                                                                              |                                              | 16    |                    | Pixel<br>clocks |

Ports 1 and 2 are both 30-bit buses, but only 24-bits are used.
 For frequencies (*f*<sub>clock</sub>) less than 175 MHz, use the following formula to obtain the jitter: Max clock jitter = ± [(1 / *f*<sub>clock</sub>) - 5414 ps].





Figure 8. Input Port 1 and 2 Interface

### 6.12 Two Pixels Per Clock (48-Bit Bus) Timing Requirements

When operating in two pixels per clock mode, the pixel clock must be maintained below 141 MHz. A typical video source requiring two pixels per clock is shown in the following table and must have reduced blanking to stay below the maximum pixel clock.

| SOURCE | RATE (Hz) | TOTAL PIXELS PER LINE <sup>(1)</sup> | TOTAL LINES PER FRAME <sup>(1)</sup> | PIXEL CLOCK<br>ACHIEVED (MHz) |
|--------|-----------|--------------------------------------|--------------------------------------|-------------------------------|
| 1080p  | 120       | 2060                                 | 1120                                 | 138.4                         |

(1) Values chosen for front and back porches must meet the timing requirements in Source Input Blanking Requirements.

### 6.13 SSP Switching Characteristics

Switching characteristics over recommended operating conditions,  $C_L$  (min timing) = 5 pF,  $C_L$  (max timing) = 50 pF (unless otherwise noted)

|                    | PARAMETER                                                    | FROM (INPUT)                            | TO (OUTPUT)     | MIN   | MAX   | UNIT |
|--------------------|--------------------------------------------------------------|-----------------------------------------|-----------------|-------|-------|------|
| $f_{\rm clock}$    | Clock frequency, SSPx_CLK                                    | N/A                                     | SSPx_CLK        | 73.00 | 25000 | kHz  |
| t <sub>c</sub>     | Cycle time, SSPx_CLK                                         | N/A                                     | SSPx_CLK        | 0.040 | 13.6  | μs   |
| t <sub>w</sub> (H) | Pulse duration, high<br>50% to 50% reference points (signal) | N/A                                     | SSPx_CLK        | 40%   |       |      |
| t <sub>w</sub> (L) | Pulse duration, low<br>50% to 50% reference points (signal)  | N/A                                     | SSPx_CLK        | 40%   |       |      |
| SSP MASTE          | R                                                            |                                         |                 |       |       |      |
|                    | Output propagation, clock to Q,                              | SSPx_CLK↓ <sup>(1)</sup> <sup>(2)</sup> | SSPx_DO (1) (2) | -5    | 5     | ns   |
| <sup>L</sup> pd    | SSPx_DO                                                      | SSPx_CLK↑ <sup>(1) (3)</sup>            | SSPx_DO (1) (3) | -5    | 5     | ns   |
| SSP SLAVE          |                                                              |                                         |                 |       |       |      |
|                    | Output propagation, clock to Q,                              | SSPx_CLK↓ <sup>(1)</sup> <sup>(2)</sup> | SSPx_DO (1) (2) | 0     | 34    | ns   |
| <sup>1</sup> pd    | SSPx_DO                                                      | SSPx_CLK↑ <sup>(1) (3)</sup>            | SSPx_DO (1) (3) | 0     | 34    | ns   |

(1) The SSP is configured into four different modes of operation by the controller firmware. These modes are shown in Table 3, Figure 10, and Figure 11.

(2) Modes 0 and 3

(3) Modes 1 and 2

### Table 3. SSP Clock Operational Modes

| SPI CLOCKING<br>MODE | SPI CLOCK<br>POLARITY (CPOL) | SPI CLOCK PHASE<br>(CPHA) |
|----------------------|------------------------------|---------------------------|
| 0                    | 0                            | 0                         |
| 1                    | 0                            | 1                         |
| 2                    | 1                            | 0                         |
| 3                    | 1                            | 1                         |

www.ti.com.cn









SSPx\_CSZ

Figure 10. Synchronous Serial Port Interface – Master (Modes 0/3)



Figure 11. Synchronous Serial Port Interface – Slave (Modes 0/3)

STRUMENTS

XAS

# 6.14 DMD Interface Switching Characteristics <sup>(1)</sup>

over recommended operating conditions,  $C_L$  (min timing) = 5 pF,  $C_L$  (max timing) = 50 pF (unless otherwise noted)

|                      | PARAMETER                                                                                          | FROM                                           | то                      | MIN MAX |    |
|----------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|---------|----|
| DMD TIMI             | NG MODE 0 <sup>(2)</sup>                                                                           |                                                |                         |         |    |
| t <sub>w(H)</sub>    | DMD strobe high pulse duration                                                                     | N/A                                            | DADSTRB                 | 29      | ns |
| t <sub>w(L)</sub>    | DMD strobe low pulse duration                                                                      | N/A                                            | DADSTRB                 | 29      | ns |
| T <sub>odv-min</sub> | Output data valid window,<br>DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0)<br>with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | -27     | ns |
| T <sub>odv-max</sub> | Output data valid window,<br>DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0)<br>with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | 27      | ns |
| DMD TIMI             | NG MODE 1 <sup>(2)</sup>                                                                           |                                                |                         |         |    |
| t <sub>w</sub> (H)   | DMD strobe pulse duration                                                                          | N/A                                            | DADSTRB                 | 14      | ns |
| t <sub>w</sub> (L)   | DMD strobe low pulse duration                                                                      | N/A                                            | DADSTRB                 | 14      | ns |
| T <sub>odv-min</sub> | Output data valid window,<br>DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0)<br>with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | -12     | ns |
| T <sub>odv-max</sub> | Output data valid window,<br>DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0)<br>with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | 12      | ns |

(1) DMD control signals are captured on the rising edge of DADSTRB within the DMD.

(2) The DMD timing mode is controlled by the controller firmware.



Figure 12. DMD Interface Timing


# 6.15 DMD LVDS Interface Switching Characteristics

Switching characteristics over recommended operating conditions (1) (2) (3) (4) (5) (6)

|                   | PARAMETER                                                        | FROM (INPUT) | TO (OUTPUT)    | MIN    | MAX | UNIT |
|-------------------|------------------------------------------------------------------|--------------|----------------|--------|-----|------|
| $f_{\rm clock}$   | Clock frequency, DCK_A                                           | N/A          | DCK_A          | 100    | 400 | MHz  |
| t <sub>c</sub>    | Cycle time, DCK_A1                                               | N/A          | DCK_A          | 2475.3 |     | ps   |
| t <sub>w(H)</sub> | Pulse duration, high 5 (50% to 50% reference points)             | N/A          | DCK_A          | 1093   |     | ps   |
| t <sub>w(L)</sub> | Pulse duration, low 5 (50% to 50% reference points)              | N/A          | DCK_A          | 1093   |     | ps   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ (20% to 80% reference points) | N/A          | DCK_A          | 100    | 400 | ps   |
| t <sub>osu</sub>  | Output setup time at max clock rate3                             | DCK_A↑↓      | SCA, DDA(15:0) | 438    |     | ps   |
| t <sub>oh</sub>   | Output hold time at max clock rate3                              | DCK_A↑↓      | SCA, DDA(15:0) | 438    |     | ps   |
| $f_{ m clock}$    | Clock frequency, DCK_B                                           | N/A          | DCK_B          | 100    | 400 | MHz  |
| t <sub>c</sub>    | Cycle time, DCK_B1                                               | N/A          | DCK_B          | 2475.3 |     | ps   |
| t <sub>w(H)</sub> | Pulse duration, high 5 (50% to 50% reference points)             | N/A          | DCK_B          | 1093   |     | ps   |
| t <sub>w(L)</sub> | Pulse duration, low 5 (50% to 50% reference points)              | N/A          | DCK_B          | 1093   |     | ps   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ (20% to 80% reference points) | N/A          | DCK_B          | 100    | 400 | ps   |
| t <sub>osu</sub>  | Output setup time at max clock rate3                             | DCK_B↑↓      | SCB, DDB(15:0) | 438    |     | ps   |
| t <sub>oh</sub>   | Output hold time at max clock rate3                              | DCK_B↑↓      | SCB, DDB(15:0) | 438    |     | ps   |
| t <sub>sk</sub>   | Output skew, channel A to channel B                              | DCK_A↑       | DCK_B↑         |        | 250 | ps   |

(1) The minimum cycle time ( $t_c$ ) for DCK\_A and DCK\_B includes 1.0% spread spectrum modulation.

(2) The DMD LVDS interface uses a double data rate (DDR) clock, thus both rising and falling edges of DCK\_A and DCK\_B are used to clock data into the DMD. As a result, the minimum t<sub>w(H)</sub> and t<sub>w(L)</sub> parameters determine the worse-case DDR clock cycle time.

(3) Output setup and hold times for DMD clock frequencies below the maximum can be calculated as follows:  $f_{1}(f_{1}) = f_{2}(f_{1}) + 250000 \times (1 / f_{1}) = 1 / (400) \text{ and } f_{1}(f_{1}) = 1 / (400) \times (1 / f_{1}) = 1 / (40) \times (1 / f_{1}) = 1 / ($ 

 $t_{osu}(f_{clock}) = t_{osu}(f_{max}) + 250000 \times (1 / f_{clock} - 1 / 400)$  and  $t_{oh}(f_{clock}) = t_{oh}(f_{max}) + 250000 \times (1 / f_{clock} - 1 / 400)$  where  $f_{clock}$  is in MHz. (4) The DLPC900 is a Full-Bus DMD signaling interface. Figure 18 shows the controller connections for this configuration.

(5) The pulse duration minimum for any clock rate can be calculated using the following formulas.

- (a) Pulse duration minimum when using spread spectrum
  - (a) Duty cycle % = 49.06 [0.01335 × clock frequency (MHz)]
  - (b) Minimum pulse duration =  $1 / \text{clock frequency} \times \text{DC\%}$ 
    - (a) Example: At 400 MHz: DC% = 49.06 [0.01335 × 400] = 43.72%
    - (b) MPW = 1 / 400 MHz × 0.4372 = 1093.0 ps
  - (b) Pulse duration minimum when not using spread spectrum
    - (a) Duty cycle % = 49.00 [0.01055 × clock frequency (MHz)]
    - (b) Minimum pulse duration =  $1 / \text{clock frequency} \times \text{DC}\%$
    - (a) Example: At 400 MHz: DC% = 49.00 [0.01055 × 400] = 44.78%
    - (b) MPW = 1 / 400 MHz × 0.448 = 1119.5 ps

(6) A duty cycle specification is not provided because the key limiting factor to clock frequency is the minimum pulse duration (that is, if the other half of the clock period is larger than the minimum, it is not limiting the clock frequency).



Figure 13. DMD LVDS Interface



# 6.16 Source Input Blanking Requirements

| PORT                             | PARAMETER <sup>(1)</sup>  | MINIMUM BLANKING |
|----------------------------------|---------------------------|------------------|
|                                  | VBP                       | 370 µs           |
| Port 1 Vertical Blanking         | VFP                       | 1 Line           |
|                                  | Total vertical blanking   | 370 µs + 2 lines |
|                                  | VBP                       | 370 µs           |
| Port 2 Vertical Blanking         | VFP                       | 1 line           |
|                                  | Total vertical blanking   | 370 µs + 2 lines |
|                                  | HBP                       | 10 pixels        |
| Port 1 and 2 Horizontal Blanking | HFP                       | 0 pixels         |
|                                  | Total horizontal blanking | 80 pixels        |

(1) Refer to 定义 - 视频时序参数.



Figure 14. Video Timing Parameters



# 7 Detailed Description

# 7.1 Overview

The DLPC900 controller processes the digital input image and converts the data into the digital format needed by the DLP9000 or the DLP6500. The DLP9000 and the DLP6500 reflect light by using binary pulse-width-modulation (PWM) for each micromirror. For further details, refer to the DLP9000 or the DLP6500 data sheets.

The DLPC900 combined with a DLP6500 supports a wide variety of resolutions from SVGA to 1080p. When accurate pattern display is needed, a native 1080p resolution source is used for a one-to-one association with the corresponding micromirror on the DLP6500.

The DLPC900 combined with a DLP9000 supports only native WQXGA resolution for a one-to-one association with the corresponding micromirror on the DLP9000. Both combinations are well-suited for structured light, additive manufacturing, or digital exposure applications.

# 7.2 Functional Block Diagram



Figure 15. Functional Block Diagram

DLPC900 ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019



## 7.3 Feature Description

The DLPC900 controller takes as input 16-, 20-, or 24-bit RGB data at up to 120-Hz frame rate. For example, a 120-Hz 24-bit frame is composed of three colors (red, green, and blue) with each color equally divided in the 120-Hz frame rate. Thus, each color has a 2.78-ms time slot allocated. Because each color has an 8-bit depth, each color time slot is further divided into bit-planes. A bit-plane is the 2-dimensional arrangement of one-bit extracted from all the pixels in the full color 2D image to implement dynamic depth (see Figure 16).



Figure 16. Bit Slices

The length of each bit-plane in the time slot is weighted by the corresponding power of two of its binary representation. This provides a binary pulse-width modulation of the image. For example, a 24-bit RGB input has three colors (R, G, & B) with 8-bit depth each. Each color time slot is then divided into eight bit-planes, with the sum of the weight of all bit planes in the time slot equal to 256. Figure 17 illustrates the time partition of the bits in one 8-bit color time slot within a 24-bit RGB frame.



Figure 17. Bit Partition of one 8-bit Color time slot within a 24-bit RGB Frame



## **Feature Description (continued)**

Therefore, a single video frame is composed of a series of bit-planes. Because the DMD mirrors can be either on or off, an image is created by turning on the mirrors corresponding to the bit set in a bit-plane. With binary pulse-width modulation, the intensity level of the color is reproduced by controlling the amount of time the mirror is on. For a 24-bit RGB frame image inputted to the DLPC900 controller, the DLPC900 controller creates 24 bit-planes, stores them in internal embedded DRAM, and sends them to the DMD, one bit-plane at a time. The bit weight controls the amount of time the mirror is on. To improve image quality in video frames, these bit-planes, time slots, and color frames are shuffled and interleaved within the pixel processing functions of the DLPC900 controller.

#### 7.3.1 DMD Configurations

Figure 18 shows the controller connections for full-bus normal or swapped. Refer to the Firmware section of the DLP® LightCrafter<sup>TM</sup> 6500 and 9000 Evaluation Module (EVM) User's Guide (DLPU028) for details on how to select the bus swap settings to match the board layout connections.



Figure 18. Controller to DMD Full-Bus Connections

# 7.3.2 Video Timing Input Blanking Specification

The DLPC900 controller requires a minimum horizontal and vertical blanking for both Port 1 and Port 2 as shown in *Source Input Blanking Requirements*. These parameters indicate the time allocated to retrace the signal at the end of each line and field of a display. Refer to 定义 - 视频时序参数.

# 7.3.3 Board-Level Test Support

The In-Circuit Tri-State Enable signal (ICTSEN) is a board-level test control signal. By driving ICTSEN to a logic high state, all controller outputs (except TDO1 and TDO2) will be configured as tri-state outputs.

The DLPC900 also provides JTAG boundary scan support on all I/O except non-digital I/O and a few special signals. Table 4 lists these exceptions.



| Not Covered by JTAG <sup>(1)</sup> |              |  |
|------------------------------------|--------------|--|
| SIGNAL NAME                        | PACKAGE BALL |  |
| HW_TEST_EN                         | M25          |  |
| MOSC                               | M26          |  |
| MOSCN                              | N26          |  |
|                                    |              |  |

C5

D6

N24

N25

M23

N23

N22

USB\_DAT\_N

USB\_DAT\_P

тск

TDI

TRSTZ

TDO1

TDO2

#### Table 4 DI BCOOO Signala

| TMS1               | P25              |
|--------------------|------------------|
| TMS2               | P26              |
| (1) There is no JT | AG connection to |

power or no-connect pins.

## 7.3.4 Two Controller Considerations

When two DLPC900 controllers drive a single high-resolution DLP9000 DMD, each controller is used to drive half of the DMD, as shown in Figure 19. Each controller must operate in two pixels per clock, and the pixel clock must be maintained below the maximum two pixel per clock frequency. Only WQXGA resolution is supported when two DLPC900 controllers are matched with a DLP9000 DMD.



Figure 19. Two Controllers Connected to DLP9000 DMD



#### 7.3.5 Memory Design Considerations

### 7.3.5.1 Flash Memory Optimization

The DLPC900 memory configuration can be optimized for different applications. The operating mode chosen and the application implementation will determine how much optimization can be performed.

# 7.3.5.2 Operating Modes

The DLPC900 firmware offers four operating modes which can be selected when designing a product for a particular application.

- 1. Video Mode: streamed over parallel RGB interface.
- 2. Video Pattern Mode: streamed over parallel RGB interface.
- 3. Pre-Stored Pattern Mode: patterns loaded from stored memory.
- 4. Pattern On-The-Fly Mode: patterns loaded over USB or I<sup>2</sup>C interface.

Depending on the application design requirements, the memory required for each operating mode may be optimized for both performance and cost. This includes reducing the number of flash memory components, which reduces PCB size and lowers overall product cost. In addition, having fewer components reduces the power supply requirements hence lowering total power consumption.

## 7.3.5.3 DLPC900 Memory Space

The memory space of the DLPC900 consists of three chip-selects.

- 1. CS0
- 2. CS1 Power-up boot chip select
- 3. CS2

The DLPC900 is capable of accessing up to 16 Mbit of memory on each chip-select for a total of 48 Mbit. CS1 contains the firmware, and it is the power-up boot chip-select.

The memory space shown in Figure 20 is used on the DLP6500 and DLP9000 EVMs from TI. Although the chipselects are numbered 0, 1, and 2, the way the DLPC900 accesses the memory is not in this order. Figure 20 shows how the DLPC900 accesses the memory when memory is present on all three chip-selects. Notice that the boot flash is located on chip-select CS1.



Figure 20. DLPC900 Memory Space

During the power-up initialization, the DLPC900 firmware performs a query on each chip-select to determine whether there is memory present. If there is no memory present on CS1, then the DLPC900 will not boot up. Therefore, flash memory and the firmware must exist on CS1.



Notice carefully that the addresses from CS2 to CS0 are not ascending linearly in Figure 20. Therefore, an image cannot span across CS2 and CS0. If an image cannot entirely fit in CS2, then the entire image must be moved and stored in CS0. The DLP LightCrafter 6500 and 9000 GUI software automatically checks for this and performs the necessary image adjustments to store the images into the flash memory.

#### 7.3.5.4 Minimizing Memory Space

Depending on the application design requirements of the product, the amount of memory may be reduced. This may include reducing the number of flash memory components or the memory size of the flash memory component.

As you can see from Figure 20, the firmware resides in CS1, and the amount of memory the firmware occupies is usually less than 1 Mbit. With this in mind, the design engineer can conclude that memory is only required to be present on CS1 if no images are needed for the design.

For example, if the application design only requires the DLPC900 to operate in *Video Mode*, then the flash memory components on CS0 and CS2 are not required and can be left out. Moreover, since the firmware only occupies about 1 Mbit of memory, then a smaller density flash memory component can be used such as a 4-Mbit rather than a 16-Mbit component. Figure 21 shows the memory space for this example.



Figure 21. One 4-Mbit Flash Memory

The same memory space shown in Figure 21 also applies to *Video Pattern Mode*. In this mode, the images are streamed from an external video source directly into the internal memory of the DLPC900. Another operating mode that can use this same memory configuration is *Pattern On-The-Fly Mode* because the images are streamed over the USB or I<sup>2</sup>C interfaces directly into the internal memory of the DLPC900. These three operating modes are excellent opportunities for minimizing the flash memory because they don't require images to be stored in flash memory.

However, there exists one mode that may require additional memory because this mode requires images to be stored in flash memory. When the DLPC900 is operating in *Pre-Stored Pattern Mode,* the DLPC900 reads all the required images from flash memory into its internal memory when the pattern sequence is started. The amount of flash memory depends on the needs of the application.

For example, if the application design requires only a few images, and the images and firmware can fit in one 4-Mbit flash component, then the memory space in Figure 21 can be used. However, if more memory is needed, then one 8-Mbit or one 16-Mbit flash component can be used as shown in Figure 22 and Figure 23.



Figure 22. One 8-Mbit Flash Memory



Figure 23. One 16-Mbit Flash Memory

When the memory requirement is greater than 16 Mbit but less than 32 Mbit, then two 16-Mbit flash components can be used as shown in Figure 24. Use CS1 and CS2 when using only two flash components.



Figure 24. Two 16-Mbit Flash Memory Components

When memory requirement exceeds 32 Mbit, use the flash memory space shown in Figure 20. Notice that in all examples, there is a 1-Mbit space reserved at the end of the memory space. The default and maximum size of this reserved space is 1 Mbit; however, depending on the operating mode, the reserved space is customizable and can be reduced by the design engineer when configuring the firmware. Whatever size is chosen, this reserved area must be taken into consideration when calculating the required amount of memory.

#### 7.3.5.5 Minimizing Board Size

Reducing the number of flash components saves valuable board area and reduces the cost of the PCB. There are two additional ways to reduce cost: package selection and using larger density flash.

#### 7.3.5.5.1 Package Selection

The first way is to use a smaller package type for the flash memory. Most of the flash memory components that can be used with the DLPC900 also come in alternate packages. For example, selecting a BGA package can be more than 50% smaller compared to a TSOP package.

#### 7.3.5.5.2 Large Density Flash

The second way is to use a larger density flash memory component to combine two or all three flash memory components into one flash component. However, using this method requires some additional low cost external logic gates to combine the chip-selects and create and invert signals for the extra address lines. The other requirement is the flash memory component must contain uniform sectors where each sector is 128 kBytes in size.



ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019

#### 7.3.5.5.2.1 Combining Two Chip-Selects with One 32-Mbit Flash

One use case is when the memory requirement for a design is greater than 16 Mbit but less than 32 Mbit. In this case rather than using two 16-Mbit flash components, use only one 32-Mbit component. Figure 25 shows the schematic layout to combine CS1 and CS2 with external logic gates, as well as the connections between the DLPC900 and the flash component. U18 is a Spansion S29GL256P90TFI02 256-Mb flash component. U2 and U4 are the extra logic gates to combine CS1 and CS2, and invert the one additional address line from the chip-select.



Figure 25. One 32-Mbit Flash Component



#### 7.3.5.5.2.2 Combining Three Chip-Selects with One 64-Mbit Flash

The other use case is when the memory requirement exceeds 32 Mbit. In this case rather than using three 16-Mbit flash components, use only one 64-Mbit component. Although 64 Mbit exceeds the memory space of the DLPC900, the area saved on the PCB may out-weigh the extra cost of the flash component, and the unusable memory space. Figure 26 shows the schematic layout to combine CS0, CS1 and CS2 with the external logic gates, and the connections between the DLPC900 and the flash component. U18 is a Micron MT28EW512ABA1LJS-0SIT 512-Mb flash component. U1 – U5 are the extra logic gates required to combine all three chip-selects and invert the two additional addresses lines from the chip-selects.



Figure 26. One 64-Mbit Flash Component

ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019



### 7.3.5.6 Minimizing Board Space

Figure 27 shows how to minimize board space by selecting the next larger density of flash memory. For example, if two 4-Mbit flash components are needed, then selecting one 8-Mbit flash component should be considered. This will save board space because only one component takes up space on the board rather than two components.



Figure 27. Selecting Next Larger Density for Board Space Savings

When calculating the appropriate amount of memory to use, **do not mix densities to come up with the exact amount of memory that is calculated**. Always use the same densities of flash memory even if it exceeds the amount of memory that is calculated.

#### 7.3.5.7 Flash Memory

Flash changes will require a change to the flash parameters file. This file should be changed to match the flash device info for the selected device including the sector mapping of the device.

The following is a list of flash memory that was used and tested on the DLP LightCrafter 6500 and the DLP LightCrafter 9000. The reader should consult the datasheet for alternate package types that may exist for each of the components listed. There may be other flash memory that can be substituted, and the reader should consult the datasheets to ensure compatibility.

#### Micron

JR28F032M29EWHF

JS28F064M29EWHF

JS28F128M29EWHF

MT28EW256ABA1LJS<sup>1</sup>

MT28EW512ABA1LJS<sup>1</sup>

#### Spansion

S29GL032N90TFI01

S29GL064N90TFI01

S29GL128P90TFI01

S29GL256P90TFI02 1

S29GL512P90TFI02 1

<sup>1</sup> These flash components must have uniform sectors, where each sector is 128 kBytes in size



# 7.4 Device Functional Modes

## 7.4.1 Structured Light Application

For structured light applications, the DLPC900 can be commanded to enter the following high speed sequential pattern modes.

- 1. Video Pattern Mode
- 2. Pre-Stored Pattern Mode
- 3. Pattern On-The-Fly Mode

In each mode a specific set of patterns are selected with a maximum of 24 bits per pixel. The bit-depth of the patterns are then allocated into the corresponding time slots. Furthermore, an output trigger signal is also synchronized with these time slots to indicate when the image is displayed.

These pattern modes provide the capability to display a set of patterns and signal a camera to capture these patterns overlaid on an object. The DLPC900 controller is capable of pre-loading up to 400 1-bit binary patterns into internal memory from the external flash memory or from the USB or I<sup>2</sup>C interfaces. These pre-loaded binary patterns are then streamed to the DMD at high speed.

NOTE: The DLPC900 internal DRAM is capable of holding 400 1-bit images. However, when using Pre-Stored Pattern Mode the number of patterns that can be stored in External Flash depends significantly on the level of compression achievable.

The DLPC900 controller is capable of synchronizing a camera to the displayed patterns. In video pattern mode, the vertical sync is used as trigger input. In pre-stored pattern mode and pattern on-the-fly mode, an internal user configurable trigger or a TRIG\_IN\_1 pulse indicates to the DLPC900 controller to advance to the next pattern, while TRIG\_IN\_2 starts and stops the pattern sequence. In all pattern modes, TRIG\_OUT\_1 frames the exposure time of the pattern, while TRIG\_OUT\_2 indicates the start of the pattern sequence.

Figure 28 shows an example timing diagram of video pattern mode. The VSYNC starts the pattern sequence display. The pattern sequence consists of a series of four patterns followed by a series of three patterns and then repeats. The first pattern sequence consists of P1, P2, P3, and P4. The second pattern sequence consists of P5, P6, and P7. TRIG\_OUT\_1 frames each pattern exposed, while TRIG\_OUT\_2 indicates the start of each pattern in the sequence. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence.



Figure 28. Video Pattern Mode Timing Diagram

Figure 29 shows an example of a pre-stored pattern mode timing diagram. Pattern sequences of four are displayed. TRIG\_OUT\_1 frames each pattern exposed, while TRIG\_OUT\_2 indicates the start of each pattern in the sequence. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence.







# **Device Functional Modes (continued)**

Another example of a pre-stored pattern mode timing diagram is shown in Figure 30, where pattern sequences of three are displayed. TRIG\_OUT\_1 frames each pattern displayed, while TRIG\_OUT\_2 indicates the start of each pattern. TRIG\_IN\_2 serves as a start and stop signal. When high, the pattern sequence starts or continues. Note, in the middle of displaying the P4 pattern, TRIG\_IN\_2 is low, so the sequence stops displaying P4. When TRIG\_IN\_2 is raised, the pattern sequence continues where it stopped by re-displaying P4.



Figure 30. Pre-Stored Pattern Mode Timing Diagram for 3-Patterns

Table 5 shows the allowed pattern combinations in relation to the bit depth of the pattern. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence. For faster 8-bit pattern speeds, the illumination source can be modulated to shorten the smallest bits, and thus the larger bits. This method will introduce dark time into the pattern and affect the brightness, but it is capable of 8-bit pattern speeds up to four times faster than patterns without illumination modulation. More information on illumination modulation can be found in the DLP LightCrafter 6500 & 9000 EVM User's Guide.

| BIT<br>DEPTH     | DLP6500 (µs) | DLP9000 (µs) |
|------------------|--------------|--------------|
| 1                | 105          | 105          |
| 2                | 304          | 304          |
| 3                | 394          | 380          |
| 4                | 823          | 733          |
| 5                | 1215         | 1215         |
| 6                | 1487         | 1487         |
| 7                | 1998         | 1998         |
| 8                | 4046         | 4046         |
| 8 <sup>(1)</sup> | 969          | 969          |

#### Table 5. Minimum Exposure in Any Pattern Mode

(1) Minimum achievable exposure using illumination modulated light source.



| ACTIVE<br>BLOCKS | DLP6500 (µs) | DLP9000 (µs) |
|------------------|--------------|--------------|
| 1                | 24           | 24           |
| 2                | 45           | 42           |
| 3                | 45           | 42           |
| 4                | 45           | 42           |
| 5                | 48           | 45           |
| 6                | 54           | 51           |
| 7                | 60           | 56           |
| 8                | 66           | 61           |
| 9                | 72           | 67           |
| 10               | 78           | 72           |
| 11               | 84           | 77           |
| 12               | 90           | 83           |
| 13               | 96           | 88           |
| 14               | 101          | 93           |
| 15               | 105          | 99           |
| 16               | N/A          | 105          |

# Table 6. Minimum Exposures for Number of Active DMD Blocks

TEXAS INSTRUMENTS

www.ti.com.cn

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DLPC900 controller is required to be coupled with the DLP6500 or the DLP9000 DMDs to provide a reliable display solution for video display and structure light applications. The DLPC900 converts the digital input data into the digital format needed by the DLP6500 or the DLP9000 DMDs. The DMDs consist of an array of micromirrors which reflect incoming light to one of two directions by using binary pulse-width-modulation (PWM) for each micromirror, where the primary direction being into a projection or collection optics. Applications of interest include 3D machine vision, 3D printing, direct imaging lithography, and intelligent lighting.

## 8.2 Typical Applications

#### 8.2.1 Typical Two Controller Chipset

A typical embedded system application using the DLPC900 controller and DLP9000 is shown in Figure 31. This configuration requires two DLPC900 controllers to drive a DLP9000 DMD and supports a 24-bit parallel RGB input, typical of LCD interfaces, from an external source or processor. In this configuration, the 24-bit parallel RGB input data is split between the master and the slave controller as described in *Two Controller Considerations* using an FPGA or some other mechanism.

This system supports both still and motion video sources with the input resolution native to the DLP9000. However, the controller only supports sources with periodic synchronization pulses. This is ideal for motion video sources, but can also be used for still images by maintaining periodic syncs and only sending a new frame of data when needed. The still image must be fully contained within a single video frame and meet the frame timing constraints. The DLPC900 controller refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

This configuration also supports the high speed sequential pattern modes mentioned in the *Structured Light Application*. The patterns can be from the video source, from the USB or I2C interface, or pre-stored in external flash, and have a maximum of 24 bits per pixel. The patterns are pre-loaded into the internal embedded DRAM and then streamed to the DLP9000 at high speeds.



Figure 31. Typical Application Schematic for DLP9000



# **Typical Applications (continued)**

## 8.2.1.1 Design Requirements

All applications require both the controller and DMD components for reliable operation. The system uses an external parallel flash memory device loaded with the DLPC900 configuration and support firmware. The external boot flash must contain a minimum of 2 sectors, where the first sector starts at address 0xF9000000 which is the power-up reset start address. The first 128 kB is reserved for the bootlloader image and must be in its own sector and can be made up of several smaller contiguous sectors that add up to 128 kB as shown in Figure 32. The remaining sectors contains the rest of the firmware. The default wait-states is set for a flash device of 120-ns access time. For a faster flash access time, refer to the *Program Memory Flash Interface* on how to program new wait-state values.



Figure 32. Boot Flash Memory Layout

#### NOTE

The Bootloader, the Main Application, and any images stored in flash (if present) are considered the firmware.

The chipset has the following interfaces and support circuitry:

- DLPC900 System Interfaces
  - Control Interfaces
  - Trigger Interface
  - Input Data Interfaces
  - Illumination Interface
- DLPC900 Support Circuitry and Interfaces
  - Reference Clock
  - PLL
  - Program Memory Flash Interface
- DMD Interface
  - DLPC900 to DLP6500/DLP9000 Digital Data
  - DLPC900 to DLP6500/DLP9000 Control and Clock Interface
  - DLPC900 to DLP6500/DLP9000 Serial Communication Interface



# **Typical Applications (continued)**

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 DLPC900 System Interfaces

The DLPC900 chipset supports a 24-bit parallel RGB interface for image data transfers from another device and a 24-bit interface for video data transfers. The system input requires proper generation of the PWRGOOD and POSENSE inputs to ensure reliable operation. There are two primary output interfaces: illumination driver control interface and sync outputs.

#### 8.2.1.2.1.1 Control Interface

The DLPC900 chipset supports I<sup>2</sup>C or USB commands through the control interface. The control interface allows another master processor to send commands to the DLPC900 controller to query system status or perform real-time operations, such as, LED driver current settings. The DLPC900 allows the user to set a different I2C slave address for the host port. Refer to the *DLPC900 Programmer's Guide* to set a different I<sup>2</sup>C master and slave addresses.

| SIGNAL NAME  | DESCRIPTION                                                                                                                                            |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C2_SCL     | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C master clock to external devices.                                            |
| I2C2_SDA     | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C master to transfer data to external devices.                                  |
| I2C1_SCL     | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C master clock to external devices.                                            |
| I2C1_SDA     | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C master to transfer data to external devices.                                  |
| I2C0_SCL (1) | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C slave clock input from the external processor.                               |
| I2C0_SDA (1) | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C slave to accept commands or transfer data to and from the external processor. |

#### Table 7. Active Signals – I<sup>2</sup>C Interfaces

(1) This interface is the host port.



#### 8.2.1.2.1.2 Input Data Interfaces

The data interface has a Parallel RGB input port and has a nominal I/O voltage of 3.3 V. Maximum and minimum input timing specifications for both components are provided in the Interface Timing Requirements. Each parallel RGB port can support up to 24 bits in Video Mode.

| SIGNAL NAME                       | DESCRIPTION                                                                                                                                                                                                                             |  |  |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RGB Parallel Interface F          | RGB Parallel Interface Port 1                                                                                                                                                                                                           |  |  |
| P1_(A, B, C)_[2:9] <sup>(1)</sup> | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8-bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. |  |  |
| P_CLK1                            | Pixel clock; all input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |
| P1_VSYNC                          | Vertical sync                                                                                                                                                                                                                           |  |  |
| P1_HSYNC                          | Horizontal sync                                                                                                                                                                                                                         |  |  |
| P_DATAEN1                         | Input data valid                                                                                                                                                                                                                        |  |  |
| RGB Parallel Interface F          | Port 2                                                                                                                                                                                                                                  |  |  |
| P2_(A, B, C)_[0:9] <sup>(1)</sup> | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8-bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. |  |  |
| P_CLK2                            | Pixel clock; all input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |
| P2_VSYNC                          | Vertical sync                                                                                                                                                                                                                           |  |  |
| P2_HSYNC                          | Horizontal sync                                                                                                                                                                                                                         |  |  |
| P_DATAEN2                         | Input data valid                                                                                                                                                                                                                        |  |  |
| Optional Pixel Clock 3            |                                                                                                                                                                                                                                         |  |  |
| P_CLK3                            | Pixel clock; all input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |

#### Table 8. Active Signals – Data Interface

(1) The A, B, and C input data channels of Port 1 and 2 can be internally swapped for optimum board layout. Refer to the DLPC900 Programmers Guide for details on how to configuring the port settings to match the board layout connections.



#### 8.2.1.2.1.3 DLPC900 System Output Interfaces

DLPC900 system output interfaces include the illumination interface as well as the trigger and sync interface.

#### 8.2.1.2.1.3.1 Illumination Interface

An illumination interface is provided that supports up to a three (3) channel LED driver. The illumination interface provides signals that support: LED driver enable, LED enable, LED enable select, and PWM signals to control the LED current.

#### SIGNAL NAME DESCRIPTION HEARTBEAT Signal toggles continuously to indicate system is running fine. FAULT\_STATUS Signal toggles or held high indicating system faults RED\_LED\_EN Red LED enable Green LED enable GRN\_LED\_EN BLU\_LED\_EN Blue LED enable RED\_LED\_PWM Red LED PWM signal used to control the LED current GRN\_LED\_PWM Green LED PWM signal used to control the LED current BLU\_LED\_PWM Blue LED PWM signal used to control the LED current

### Table 9. Active Signals - Illumination Interface

#### 8.2.1.2.1.3.2 Trigger and Sync Interface

The DLPC900 outputs a trigger signal for synchronizing displayed patterns with a camera, sensor, or other peripherals. The sync output supporting signals are: horizontal sync, vertical sync, two input triggers, and two output triggers. Depending on the application, these signals control how the pattern is displayed.

#### Table 10. Active Signals - Trigger and Sync Interface

| SIGNAL NAME | DESCRIPTION                                                 |
|-------------|-------------------------------------------------------------|
| P1_HSYNC    | Horizontal Sync                                             |
| P1_VSYNC    | Vertical Sync                                               |
| TRIG_IN_1   | Depending on the mode, advances the pattern display.        |
| TRIG_IN_2   | Depending on the mode, starts or stops the pattern display. |
| TRIG_OUT_1  | Active high during pattern exposure                         |
| TRIG_OUT_2  | Active high pulse to indicate first pattern display         |

#### 8.2.1.2.1.4 DLPC900 System Support Interfaces

#### 8.2.1.2.1.4.1 Reference Clock and PLL

The DLPC900 controller requires a 20-MHz 3.3-V external input from an oscillator. This signal serves as the DLPC900 chipset reference clock from which the majority of the interfaces derive their timing. This includes DMD interfaces and serial interfaces.

Refer to PCB Layout Guidelines for Internal Controller PLL Power on PLL guidelines.



#### 8.2.1.2.1.4.2 Program Memory Flash Interface

The DLPC900 provides three external program memory chip selects for standard NOR-type flash:

- PM\_CSZ\_0 flash device (≤ 128 Mbit)
- PM\_CSZ\_1 dedicated CS for boot flash device (≤ 128 Mbit). Refer to the Figure 32 for the memory layout of the boot flash.
- PM\_CSZ\_2 flash device (≤ 128 Mbit)

Flash access timing is programmable up to 19 wait-states. Table 11 contains the formulas to calculate the required wait-states for each of the parameters shown in Figure 33 for a typical flash device. Refer to the DLPC900 Programmers Guide for details on how to set new wait-state values.

| PARAMETER                                                  | FORMULA <sup>(1)</sup>                        | DEFAULT |
|------------------------------------------------------------|-----------------------------------------------|---------|
| ${\rm T}_{\rm CS}$ (CSZ low to WEZ low )                   | = Roundup((T <sub>CS</sub> + 5 ns) / 6.7 ns)  | 2       |
| T <sub>WP</sub> (WEZ low to WEZ high)                      | = Roundup((T <sub>WP</sub> + 5 ns) / 6.7 ns)  | 11      |
| T <sub>CH</sub> (WEZ high to CSZ high )                    | = Roundup((T <sub>CH</sub> + 5 ns) / 6.7 ns)  | 2       |
| $T_{ACC}$ (CSZ low to Output Valid ) $^{\left( 2\right) }$ | = Roundup((T <sub>ACC</sub> + 5 ns) / 6.7 ns) | 19      |
| Maximum supported wait-states                              | 19 (120ns) <sup>(3)</sup>                     |         |

Table 11. Flash Wait-States

(1) Assumes a maximum single direction trace length of 75 mm.

(2) In some flash device data sheets, the read access time may also be represented as T<sub>OE</sub>, T<sub>E</sub>, T<sub>RC</sub>, or T<sub>CE</sub>. Use the largest of these values to calculate the wait-states for the read access time.

(3) For each parameter.



Figure 33. Flash Interface Timing Diagram

DLPC900 ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019

#### 8.2.1.2.1.4.3 DMD Interface

The DLPC900 controller provides the pattern data to the DMD over a double data rate (DDR) interface. Table 12 describes the signals used for this interface.

#### Table 12. Active Signals - DLPC900 to DMD Digital Data Interface

| SIGNAL NAME | DESCRIPTION                                                |
|-------------|------------------------------------------------------------|
| DDA(15:0)   | DMD, LVDS interface channel A, differential serial data    |
| DDB(15:0)   | DMD, LVDS interface channel B, differential serial data    |
| DCKA        | DMD, LVDS interface channel A, differential clock          |
| DCKB        | DMD, LVDS interface channel B, differential clock          |
| SCA         | DMD, LVDS interface channel A, differential serial control |
| SCB         | DMD, LVDS interface channel B, differential serial control |

The DLPC900 controls the micromirror clock pulses in a manner to ensure proper and reliable operation of the DMD.

## Table 13. Active Signals - DLPC900 to DMD Control Interface

| SIGNAL NAME  | DESCRIPTION                                                                                           |
|--------------|-------------------------------------------------------------------------------------------------------|
| DADOEZ       | DMD output-enable (active low)                                                                        |
| DADADDR(3:0) | DMD address                                                                                           |
| DADMODE(1:0) | DMD mode                                                                                              |
| DADSEL(1:0)  | DMD select                                                                                            |
| DADSTRB      | DMD strobe                                                                                            |
| DAD_INTZ     | DMD interrupt (active low). This signal requires an external 1-K $\Omega$ pullup and uses hysteresis. |

The DLPC900 controls the micromirror control interface signals in a manner to ensure proper and reliable operation of the DMD.



#### 8.2.2 Typical Single Controller Chipset

A typical embedded system application using the DLPC900 controller and DLP6500 is shown in Figure 34. This configuration uses one DLPC900 controller to operate with a DLP6500 and supports a 24-bit parallel RGB input, typical of LCD interfaces, from an external source or processor.

This system supports both still and motion video sources. However, the controller only supports sources with periodic synchronization pulses. This is ideal for motion video sources, but can also be used for still images by maintaining periodic syncs and only sending a new frame of data when needed. The still image must be fully contained within a single video frame and meet the frame timing constraints. The DLPC900 controller refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

This configuration also supports the high speed sequential pattern modes mentioned in the *Structured Light Application*. The patterns can be from the video source, from the USB or I2C interface, or pre-stored in external flash, and have a maximum of 24 bits per pixel. The patterns are pre-loaded into the internal embedded DRAM and then streamed to the DLP6500 at high speeds.



Figure 34. Typical Application Schematic for DLP6500



# 9 Power Supply Recommendations

# 9.1 System Power Regulation

The PLLD\_VAD, PLLM1\_VAD, and PLLM2\_VAD power feeding internal PLLs must be derived from an isolated linear regulator with filter as recommended in *PCB Layout Guidelines for Internal Controller PLL Power* to minimize the AC noise component.

It is acceptable to derive PLLD\_VDD, PLLM1\_VDD, PLLM2\_VDD, and PLLS\_VAD from the same regulator as the core VDDC, but they should be filtered as recommended in the *PCB Layout Guidelines for Internal Controller PLL Power*.





#### 9.1.1 Power Distribution System

#### 9.1.1.1 1.15-V System Power

The DLPC900 can support a low-cost power delivery system with a single 1.15-V power source derived from a switching regulator. The main core should receive 1.15 V power directly from the regulator output, and the internal DLPC900 PLLs (PLLD\_VDD, PLLM1\_VDD, PLLM2\_VDD, and PLLS\_VAD) should receive individually filtered versions of this 1.15 V power. For specific filter recommendations, refer to the *PCB Layout Guidelines for Internal Controller PLL Power*.



# System Power Regulation (continued)

# 9.1.1.2 1.8-V System Power

The DLPC900 power delivery system provides two independent 1.8-V power sources. One of the 1.8-V power sources should be used to supply 1.8-V power to the DLPC900 LVDS I/O and internal DRAM. Power for these functions should always be fed from a common source, which is recommended as a linear regulator. The second 1.8-V power source should be used (along with appropriate filtering as discussed in the *PCB Layout Guidelines for Internal Controller PLL Power*) to supply all of the DLPC900 internal PLLs (PLLD\_VAD, PLLM1\_VAD, and PLLM2\_VAD). To keep this power as clean as possible, a dedicated linear regulator is highly recommended for the 1.8-V power to the PLLs.

## 9.1.1.3 3.3-V System Power

The DLPC900 can support a low-cost power delivery system with a single 3.3-V power sources derived from a switching regulator. This 3.3-V power will supply all LVTTL I/O and the crystal oscillator cell. The 3.3-V power should remain active in all power modes for which 1.15-V core power is applied.

# 9.2 System Environment and Defaults

#### 9.2.1 DLPC900 System Power-Up and Reset Default Conditions

Following system power-up, the DLPC900 will perform a power-up initialization routine that will default the controller to its normal power mode in which all blocks are powered, all processor clocks will be enabled at their full rate and associated resets will be released. Most other clocks will default disabled with associated resets asserted until released by the processor. These same defaults will also be applied as part of all system reset events that occur without removing or cycling power. The 1.8-V power should be applied prior to releasing the reset so that the LVDS I/O and the internal embedded DRAM are enabled before the DLPC900 begins executing its system initialization routines.

# 9.3 System Power-Up Sequence

Although the DLPC900 requires an array of power supply voltages, for example, 1.15 V, 1.8 V, and 3.3 V, there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the DLPC900, as long as the system is held in reset during power supply sequencing. This is true for both power-up (reset controlled by POSENSE) and power-down (reset controlled by PWRGOOD) scenarios. Similarly, there is no minimum time between powering-up or powering-down the different supplies feeding the DLPC900. However, power-sequencing requirements are common for the devices that share the supplies with the DLPC900.

Power-sequencing recommendations to ensure proper operation are:

- 1.15-V core power should be applied whenever any I/O power is applied. This ensures the state of the associated I/O that are powered are set to a know state. Thus, applying core power first is recommended.
- All DLPC900 power should be applied before POSENSE is asserted to ensure proper power-up initialization is performed.

It is assumed that all DLPC900 power-up sequencing is handled by external hardware. It is also assumed that an external power monitor will hold the DLPC900 in system reset during power-up (that is, POSENSE = 0). During this time all controller I/O's will be tri-stated. The master PLL (PLLM1) will be released from reset upon the low-to-high transition of POSENSE, but the DLPC900 will be kept in for an additional 60 ms to allow the PLL to lock and stabilize its outputs. After this delay the DLPC900 internal resets will be deasserted, thus causing the processor to begin its boot-up routine.

# System Power-Up Sequence (continued)

Figure 36 shows the recommended DLPC900 system power-up sequence of the regulators:





# 9.3.1 Power-On Sense (POSENSE) Support

It is difficult to set up a power monitor to trip exactly on the controller minimum supply voltage specification. Thus for practical reasons, the external power monitor generating POSENSE should target its threshold to 90% of the minimum supply voltage specifications and ensure that POSENSE remains low a sufficient amount of time for all supply voltages to reach minimum DLPC900 and DMD requirements and stabilize. The trip voltage for detecting the loss of power, as well as the reaction time to respond to a low voltage condition is critical for powering down the DMD. Refer to *Power-Up and Power-Down Timing Requirements* for details on powering up and powering down the DLPC900 and the DMD.

# 9.3.2 Power Good (PWRGOOD) Support

The PWRGOOD signal is defined as an early warning signal that alerts the DLPC900 of the DC supply voltages will drop below specifications. This warning lets the DLPC900 park the DMD mirrors and place the system into reset. For revision "B" DMDs and later, PWRGOOD can no longer be used as an early warning signal, and must follow the power-down requirements in *Power-Up and Power-Down Timing Requirements*.

#### 9.3.3 5-V Tolerant Support

With the exception of USB\_DAT, the DLPC900 does not support any other 5-V tolerant I/O. However, I<sup>2</sup>C typically have 5V requirements and special measures must be taken to support them. It is recommended that a 5-V to 3.3-V level shifter be used.



# System Power-Up Sequence (continued)

It is strongly recommended that a 0.5-W external series resistance (of 22  $\Omega$ ) to limit the potential impact of a continuous short circuit between either USB D+ or USB D– to either Vbus, GND, the other data line, or the cable. For additional protection, also add an optional 200-mA Schottky diode from USB\_DAT to VDD33.

# 9.4 System Reset Operation

# 9.4.1 Power-Up Reset Operation

Immediately after a power-up event, DLPC900 hardware will automatically bring up the master PLL and place the controller in normal power mode. It will then follow the standard system reset procedure (see *System Reset Operation*).

## 9.4.2 System Reset Operation

Immediately after any type of system reset (power-up reset, PWRGOOD reset, watchdog timer time-out, and so forth), the DLPC900 automatically returns to normal power mode and returns to the following state:

- All GPIO will tri-state.
- The master PLL will remain active (it is only reset on a power-up reset) and most of the derived clocks will be active. However, only those resets associated with the DLPC900 processor and its peripherals will be released. (The DPLC900 firmware is responsible for releasing all other resets).
- The DLPC900 associated clocks will default to their full clock rates (boot-up is at full speed).
- The PLL feeding the LVDS DMD interface (PLLD) will default to its power-down mode and all derived clocks will be inactive with corresponding resets asserted. (The DLPC900 firmware is responsible for enabling these clocks and releasing associated resets).
- LVDS I/O will default to its power-down mode with tri-stated outputs.
- All resets output by the DLPC900 will remain asserted until released by the firmware (after boot-up).
- The DLPC900 processor will boot-up from external flash.

Once the DLPC900 processor boots-up, the DLPC900 firmware will:

- Configure the programmable DDR clock generator (DCG) clock rates (that is, the DMD LVDS interface rate)
- Enable the DCG PLL (PLLD) while holding divider logic in reset
- After the DCG PLL locks, the processor software will set DMD clock rates
- API software will then release DCG divider logic resets, which in turn, will enable all derived DCG clocks
- Release external resets

The LVDS I/O is reset by a system reset event and remains in reset until released by the DLPC900 firmware. Thus, the software is responsible for waiting until power is restored to these components before releasing reset.

# 10 Layout

# 10.1 Layout Guidelines

### 10.1.1 General PCB Recommendations

Two-ounce copper planes are recommended in the PCB design in order to achieve needed thermal connectivity.

# 10.1.2 PCB Layout Guidelines for Internal Controller PLL Power

The following are guidelines to achieve desired controller performance relative to internal PLLs:

The DLPC900 contains four PLLs (PLLM1, PLLM2, PLLD, and PLLS), each of which have a dedicated 1.15 V digital supply; three of these PLLs (PLLM1, PLLM2, and PLLD) have a dedicated 1.8 V analog supply. It is important to have filtering on the supply pins that covers a broad frequency range. Each 1.15 V PLL supply pin should have individual high frequency filtering in the form of a ferrite bead and a 0.1  $\mu$ F ceramic capacitor. These components should be located very close to the individual PLL supply balls. The impedance of the ferrite bead should far exceed that of the capacitor at frequencies above 10 MHz. The 1.15 V to the PLL supply pins should also have low frequency filtering in the form of an RC filter. This filter can be common to all the PLLs. The voltage drop across the resistor is limited by the 1.15 V regulator tolerance and the DLPC900 voltage tolerance. A resistance of 0.36  $\Omega$  and a 100  $\mu$ F ceramic are recommended. Figure 37 shows the recommended filter topology.



Figure 37. Recommended Filter Topology for PLL 1.15-V Supplies



# Layout Guidelines (continued)

The analog 1.8-V PLL power pins should have a similar filter topology as the 1.15 V. In addition, It is recommended that a dedicated linear regulator generates the 1.8 V. Figure 38 shows the recommended filtering topology.



Figure 38. Recommended Filter Topology for PLL 1.8-V Supplies

When designing the overall supply filter network, care must be taken to ensure no resonance occurs. Specific care is required around the 1- to 2-MHz band, as this coincides with the PLL natural loop frequency.



# Layout Guidelines (continued)



Figure 39. High Frequency Decoupling

High-frequency decoupling is required for 1.15-V and 1.8-V PLL supplies and should be provided as close as possible to each of the PLL supply package pins as shown in Figure 39. Placing decoupling capacitors under the package on the opposite side of the board is recommended. High-quality, low-ESR, monolithic, surface-mount capacitors should be used. Typically, 0.1  $\mu$ F for each PLL supply should be sufficient. The length of a connecting trace increases the parasitic inductance of the mounting, and thus, where possible, there should be no trace, allowing the via to butt up against the land. Additionally, the connecting trace should be made as wide as possible. Further improvement can be made by placing vias to the side of the capacitor lands or doubling the number of vias.

The location of bulk decoupling depends on the system design.

# 10.1.3 PCB Layout Guidelines for Quality Video Performance

One of the most important factors to gain good performance is designing the PCB with the highest quality signal integrity possible. Here are a few recommendations:

- 1. Minimize the trace lengths between the video digital receiver and the DLPC900 port inputs.
- 2. Analog power should not be shared with the digital power directly.
- 3. Try to keep the trace lengths of the RGB as equal as possible.
- 4. Impedance matching between the digital receiver and the DLPC900 is important.



#### Layout Guidelines (continued)

#### 10.1.4 Recommended MOSC Crystal Oscillator Configuration

A recommended crystal oscillator configuration is shown in Figure 40.

It is assumed that the external crystal oscillator will stabilize within 50 ms after stable power is applied.

#### **Table 14. Crystal Port Characteristics**

| PARAMETER                | NOMINAL | UNIT |
|--------------------------|---------|------|
| MOSC-to-GND capacitance  | 1.5     | pF   |
| MOSCZ-to-GND capacitance | 1.5     | pF   |

## Table 15. Recommended Crystal Configuration <sup>(1)</sup>

| PARAMETER                                                                                  | RECOMMENDED                                               | UNIT |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|
| Crystal circuit configuration                                                              | Parallel resonant                                         |      |
| Crystal type                                                                               | Fundamental (first harmonic)                              |      |
| Crystal nominal frequency                                                                  | 20                                                        | MHz  |
| Crystal temperature stability                                                              | ± 30                                                      | PPM  |
| Crystal frequency tolerance (including accuracy, temperature, aging, and trim sensitivity) | ± 100                                                     | PPM  |
| Crystal equivalent series resistance (ESR)                                                 | 50 max                                                    | Ω    |
| Crystal load                                                                               | 20                                                        | pF   |
| Crystal shunt load                                                                         | 7 max                                                     | pF   |
| R <sub>S</sub> drive resistor (nominal)                                                    | 100                                                       | Ω    |
| R <sub>FB</sub> feedback resistor (nominal)                                                | 1                                                         | MΩ   |
| C <sub>L1</sub> external crystal load capacitor (MOSC)                                     | See Equation 1                                            | pF   |
| C <sub>L2</sub> external crystal load capacitor (MOSCN)                                    | See Equation 2                                            | pF   |
| PCB layout                                                                                 | A ground isolation ring around the crystal is recommended |      |

(1) Typical drive level with the XSA020000FK1H-OCX crystal (ESR<sub>max</sub> = 40  $\Omega$ ) = 50  $\mu$ W

 $C_{L1} = 2 \times (C_L - C_{Stray-MOSC})$ 

(1) (2)

 $C_{L2} = 2 \times (C_L - C_{Stray-MOSCN})$ 

where

- C<sub>L</sub> = Crystal load capacitance (Farads)
- C<sub>Stray-MOSC</sub> = Sum of package and PCB capacitance at the crystal pin associated with controller signal MOSC.
- C<sub>Strav-MOSCN</sub> = Sum of package and PCB capacitance at the crystal pin associated with controller signal MOSCN. (3)





Figure 40. Crystal Oscillator Configuration

# 10.1.5 Spread Spectrum Clock Generator Support

DLPC900 supports limited, internally controlled, spread spectrum clock spreading on the DMD interface. The purpose is to frequency-spread all signals on this high-speed external interface to reduce EMI emissions. Clock spreading is limited to triangular waveforms. The DLPC900 provides modulation options of 0%,  $\pm$ 0.5%, and  $\pm$ 1.0% (center-spread modulation).

# 10.1.6 GPIO Interface

The DLPC900 provides 9 software-programmable, general-purpose I/O pins. Each GPIO pin is individually configurable as either input or output. In addition, each GPIO output can be either configured as push-pull or open-drain. Some GPIO have one or more alternative use modes, which are also software configurable. The reset default for all GPIO is as an input signal. However, any alternative function connected to these GPIO pins, with the exception of general-purpose clocks and PWM generation, will be reset. When configured as open-drain, the outputs must be externally pulled-up (to the 3.3-V supply). External pullup or pulldown resistors may be required to ensure stable operation before software can configure these ports.

# 10.1.7 General Handling Guidelines for Unused CMOS-Type Pins

To avoid potentially damaging current caused by floating CMOS input-only pins, it is recommended tying unused controller input pins through a pullup resistor to its associated power supply or through a pulldown to ground unless noted in the Pin Functions. For controller inputs with an internal pullup or pulldown resistor, it is unnecessary to add an external pullup or pulldown unless specifically recommended. Internal pullup and pulldown resistors are weak and should not be expected to drive the external line.

Unused output-only pins can be left open.

When possible, it is recommended to configure unused bidirectional I/O pins to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they should be pulled-up (or pulled-down) using an appropriate resistor unless noted in the Pin Functions.



#### 10.1.8 DMD Interface Considerations

High-speed interface waveform quality and timing on the DLPC900 controller (that is, the LVDS DMD interface) is dependent on the following factors:

- Total length of the interconnect system
- Spacing between traces
- Characteristic impedance
- Etch losses
- How well matched the lengths are across the interface

Thus, ensuring positive timing margin requires attention to many factors.

As an example, DMD interface system timing margin can be calculated as follows:

Setup Margin = (controller output setup) – (DMD input setup) – (PCB routing mismatch) – (PCB SI degradation) (4)

Hold-time Margin = (controller output hold) – (DMD input hold) – (PCB routing mismatch) – (PCB SI degradation) (5)

The PCB SI degradation is the signal integrity degradation due to PCB affects which includes such things as simultaneously switching output (SSO) noise, crosstalk, and intersymbol interference (ISI) noise.

DLPC900 I/O timing parameters, as well as DMD I/O timing parameters, can be easily found in their corresponding data sheets. Similarly, PCB routing mismatch can be easily budgeted and met via controlled PCB routing. However, PCB SI degradation is not as easy-to-determine.

In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines provide a reference of an interconnect system that satisfies both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Deviation from these recommendations may work, but should be confirmed with PCB signal integrity analysis or lab measurements.

PCB design: Refer to the Figure 41.

| Asymmetric dual stripline |
|---------------------------|
| .0-oz copper (1.2 mil)    |
| ).5-oz copper (0.6 mil)   |
| 50 Ω (±10%)               |
| 00 Ω (±10%)               |
|                           |

PCB stackup: Refer to the Figure 41.

Reference plane 1 is assumed to be a ground plane for proper return path.

| Reference plane 2 is assumed to be the I/O pow   | er plane or ground |
|--------------------------------------------------|--------------------|
| Dielectric FR4, (Er):                            | 4.2 (nominal)      |
| Signal trace distance to reference plane 1 (H1): | 5.0 mil (nominal)  |
| Signal trace distance to reference plane 2 (H2): | 34.2 mil (nominal) |

TEXAS INSTRUMENTS

www.ti.com.cn



Figure 41. PCB Stackup Geometries

| PARAMETER                                     | APPLICATION                  | SINGLE-ENDED<br>SIGNALS | DIFFERENTIAL PAIRS            | UNIT        |
|-----------------------------------------------|------------------------------|-------------------------|-------------------------------|-------------|
|                                               | Escape routing in ball field | 4<br>(0.1)              | 4<br>(0.1)                    | mil<br>(mm) |
| Line width (W)                                | PCB etch data or control     | 7<br>(0.18)             | 4.25<br>(0.11)                | mil<br>(mm) |
|                                               | PCB etch clocks              | 7<br>(0.18)             | 4.25<br>(0.11)                | mil<br>(mm) |
| Differential signal pair specing (C)          | PCB etch data or control     | N/A                     | 5.75 <sup>(1)</sup><br>(0.15) | mil<br>(mm) |
| Differential signal pair spacing (S)          | PCB etch clocks              | N/A                     | 5.75 <sup>(1)</sup><br>(0.15) | mil<br>(mm) |
|                                               | PCB etch data or control     | N/A                     | 20<br>(0.51)                  | mil<br>(mm) |
| Minimum differential pair-to-pair spacing (S) | PCB etch clocks              | N/A                     | 20<br>(0.51)                  | mil<br>(mm) |
|                                               | Escape routing in ball field | 4<br>(0.1)              | 4<br>(0.1)                    | mil<br>(mm) |
| Minimum line spacing to other signals (S)     | PCB etch data or control     | 10<br>(0.25)            | 20<br>(0.51)                  | mil<br>(mm) |
|                                               | PCB etch clocks              | 20<br>(0.51)            | 20<br>(0.51)                  | mil<br>(mm) |
| Maximum differential pair P-to-N length       | Total data                   | N/A                     | 12<br>(0.3)                   | mil<br>(mm) |
| mismatch                                      | Total clock                  | N/A                     | 12<br>(0.3)                   | mil<br>(mm) |

(1) Spacing may vary to maintain differential impedance requirements.

# Table 17. DMD Interface Specific PCB Routing

| SIGNAL GROUP LENGTH MATCHING |                            |                  |              |      |
|------------------------------|----------------------------|------------------|--------------|------|
| INTERFACE                    | SIGNAL GROUP               | REFERENCE SIGNAL | MAX MISMATCH | UNIT |
| DMD                          | SCA_P/ SCA_N               | DCKA_P/ DCKA_N   | ± 150        | mil  |
| (LVDS)                       | DDA_P_(15:0)/ DDA_N_(15:0) |                  | (± 3.81)     | (mm) |
| DMD                          | SCB_P/ SCB_N               | DCKB_P/ DCKB_N   | ± 150        | mil  |
| (LVDS)                       | DDB_P_(15:0)/ DDB_N_(15:0) |                  | (± 3.81)     | (mm) |

When routing the DMD Interface signals it is recommended to:

- Minimize the number of layer changes for Single-ended signals.
- Individual differential pairs can be routed on different layers but the signals of a given pair should not change layers.

| Table 18. DMD Signal Routing I | Length <sup>(1)</sup> |
|--------------------------------|-----------------------|
|--------------------------------|-----------------------|

....

| BUS           | MIN | MAX | UNIT |
|---------------|-----|-----|------|
| DMD<br>(LVDS) | 50  | 375 | mm   |

(1) Max signal routing length includes escape routing.

Stubs: Stubs should be avoided.

Termination Requirements: DMD interface: None – The DMD receiver is differentially terminated to 100  $\Omega$  internally.

Connector (DMD-LVDS interface bus only):

High-speed connectors that meet the following requirements should be used:

- Differential crosstalk: < 5%
- Differential impedance: 75 to 125  $\Omega$

Routing requirements for right-angle connectors: When using right-angle connectors, P-N pairs should be routed in the same row to minimize delay mismatch. When using right-angle connectors, propagation delay difference for each row should be accounted for on associated PCB etch lengths.

These guidelines will produce a maximum PCB routing mismatch of 4.41 mm (0.174 inch) or approximately 30.4 ps, assuming 175 ps/inch FR4 propagation delay.

These PCB routing guidelines will result in approximately 25-ps system setup margin and 25-ps system hold margin for the DMD interface after accounting for signal integrity degradation as well as routing mismatch.

Both the DLPC900 output timing parameters and the DMD input timing parameters include timing budget to account for their respective internal package routing skew.

#### 10.1.8.1 Flex Connector Plating

Plate all the pad area on top layer of flex connection with a minimum of 35 and maximum 50 micro-inches of electrolytic hard gold over a minimum of 100 micro-inches of electrolytic nickel.

## 10.1.9 PCB Design Standards

PCB designed and built in accordance with the following industry specifications:

#### Table 19. Industry Design Specification

| INDUSTRY SPECIFICATION                                          | APPLICABLE TO            |
|-----------------------------------------------------------------|--------------------------|
| IPC-2221 and IPC2222, Type 3, Class X, at Level B producibility | Board Design             |
| IPC-6011 and IPC-6012, Class 2                                  | PWB Fabrication          |
| IPC-SM-840, Class 3, Color Green                                | Finished PWB Solder mask |
| UL94V-0 Flammability Rating and Marking                         | Finished PWB             |
| UL796 Rating and Marking                                        | Finished PWB             |

#### 10.1.10 Signal Layers

The PCB signal layers should follow typical good practice guidelines including:

- Layer changes should be minimized for single-ended signals.
- Individual differential pairs can be routed on different layers, but the signals of a given pair should not change layers.
- Stubs should be avoided.
- Only voltage or low-frequency signals should be routed on the outer layers, except as noted previously in this document.
- Double data rate signals should be routed first.
- Pin swapping on components is not allowed.

The PCB should have a solder mask on the top and bottom layers. The mask should not cover the vias.

- Except for fine pitch devices (pitch ≤ 0.032 inches), the copper pads and the solder mask cutout should be of the same size.
- Solder mask between pads of fine pitch devices should be removed.
- In the BGA package, the copper pads and the solder mask cutout should be of the same size.

#### 10.1.11 Trace Widths and Minimum Spacing

BGA escape routing can be routed with 4-mils width and 4-mils spacing, as long as the escape nets are less than 1 inch long, to allow 2 traces fit between vias. After signals escape the BGA field, trace width should be widened to achieve the desired impedance and spacing.

All single-ended 50- $\Omega$  signal must have a minimum spacing of 10mils relative to other signals. Other special trace spacing requirements are listed in Table 20.

| SIGNAL ON PIN                                                                            | MINIMUM WIDTH                          | MINIMUM SPACE        |
|------------------------------------------------------------------------------------------|----------------------------------------|----------------------|
| VDDC, VDD18, VDD33                                                                       | 0.020                                  | 0.015                |
| GND                                                                                      | 0.015 <sup>(1)</sup>                   | 0.005                |
| PLLS_VAD, PLLM2_VDD, PLLD_VDD,<br>PLLM1_VDD, PLLM1_VAD, PLLM2_VAD,<br>PLLD_VAD           | 0.012 (keep length less than 260 mils) | 0.015                |
| MOSCP, OCLKA                                                                             |                                        | 0.020 <sup>(2)</sup> |
| SCA_(P,N), DDA_(P,N)_(15:00), SCB_(P,N),<br>DDB_(P,N)_(15:00), DCKA_(P,N),<br>DCKB_(P,N) |                                        | 0.030 <sup>(2)</sup> |
| USB_DAT_(P,N)                                                                            |                                        | 0.030 <sup>(2)</sup> |

Table 20. Traces Widths and Minimum Spacing

(1) Make width of GND trace as wide as the pin it is connected to, when possible.

(2) Trace spacing of these signals/signal-pairs relative to other signals.


### 10.1.12 Trace Impedance and Routing Priority

For best performance, it is recommended that the trace impedance for differential signals as in Table 21.

All signals should be 50- $\Omega$  controlled impedance unless otherwise noted in Table 21.

### Table 21. Trace Impedance

| SIGNAL ON PIN                  | DIFFERENTIAL IMPEDANCE |
|--------------------------------|------------------------|
| DCKA_(P,N)                     | 100 Ω ±10%             |
| SCA_(P,N)                      |                        |
| DDA_(P,N)_(15:00)              |                        |
| DCKB_(P,N)                     | 100 Ω ±10%             |
| SCB_(P,N)                      |                        |
| DDB_(P,N)_(15:00)              |                        |
| USB_DAT_(P,N)                  | 90 Ω ±10%              |
| USB_(P,N)                      |                        |
| All other Differential Signals | 100 Ω ±10%             |

Table 22 lists the signals' routing priority assignment.

### Table 22. Routing Priority

| SIGNAL ON PIN                                                                                                           | PRIORITY      |
|-------------------------------------------------------------------------------------------------------------------------|---------------|
| DCKA_(P,N) SCA_(P,N) DDA_(P,N)_(15:00) DCKB_(P,N)<br>SCB_(P,N) DDB_(P,N)_(15:00)                                        | 1 (1) (2) (3) |
| USB_(P,N) USB_DAT_(P,N)                                                                                                 | 2 (1)         |
| P1(A,B,C)(9:2),P2(A,B,C)(9:2), P_CLK1, P_CLK2, P_CLK3,<br>P_DATEN1, P_DATEN2, P1_VSYNC, P2_VSYNC, P1_HSYNC,<br>P2_HSYNC | 3 (1) (2) (3) |
| OCLKA, MOSCP                                                                                                            | 4 (4)         |

(1) Refer to Table 8 for length matching requirement

(2) Switching layer should not be done except at the beginning and end of the trace

(3) Maximum routing length of 2 inches for each signal/pair, includes escape routing

(4) Keep routing length under 0.35 inches

### 10.1.13 Power and Ground Planes

For best performance, the following are recommendations:

- Solid ground planes between each signal routing layer
- Two solid power planes for voltages
- Power and ground pins should be connected to these planes through a via for each pin
- All device pin and via connections to these planes should use a thermal relief with a minimum of four spokes
- Trace lengths for the component power and ground pins should be minimized to 0.03 inches or less
- Vias should be spaced out to avoid forming slots on the power planes
- High speed signals should not cross over a slot in the adjacent power planes
- Vias connecting all the digital layers should be placed around the edge of the rigid PCB regions 0.03 inches from the board edges with 0.1 inch spacing prior to routing
- Placing extra vias is not required if there are sufficient ground vias due to normal ground connections of devices
- All signal routing and signal vias should be inside the perimeter ring of ground vias

### 10.1.14 Power Vias

Power and Ground pins of each component shall be connected to the power and ground planes with a via for each pin. Avoid sharing vias to the power plane among multiple power pins, where possible. Trace lengths for component power and ground pins should be minimized (ideally, less than 0.100"). Unused or spare device pins that are connected to power or ground may be connected together with a single via to power or ground. The minimum spacing between vias shall be 0.050" to prevent slots from being developed on the ground plane.

#### DLPC900 ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019



www.ti.com.cn

### 10.1.15 Decoupling

Decoupling capacitors must be located as near as possible to the DLPC900 voltage supply pins. Capacitors should not share vias. The DLPC900 power pins can be connected directly to the decoupling capacitor (no via) if the trace is less than 0.03". Otherwise the component should be tied to the voltage or ground plane through a separate via. All capacitors should be connected to the power planes with trace lengths less than 0.05". Try to mount decoupling capacitors connecting to power rail VDD11 (1.15 V) using "via on sides" geometry as shown below in Figure 42. If "via on the side" is not possible, 1.15 V decoupling capacitors can be mounted using "via at ends" method, providing traces between the vias and decoupling capacitors' pads be as short and wide (at least 15mils wide) as possible.



Figure 42. Decoupling Via Placement

## 10.1.16 Fiducials

Fiducials for automatic component insertion should be placed on the board according to the following guidelines or on recommendation from manufacturer:

- Fiducials for optical auto insertion alignment shall be placed on three corners of both sides of the PCB
- Fiducials should be 0.050" copper with 0.100" cutout (antipad).



### 10.2 Layout Example

The DLP LightCrafter 9000 EVM PCB is targeted at 14 layers with layer stack up shown in Figure 43. The PCB layer stack may vary depending on system design. However, careful attention is required to meet design considerations. Layers 1 and 14 should consist of the components layers. Layers 2, 4, 6, 9, 11,and 13 should consist of solid ground planes. Layers 7 and 8 should consist of solid power planes. Layers 1, 3, 5, 10, 12, and 14 should be used as the primary routing layers. Routing on external layers should be less than 0.25 inches for priority one and two signals. Refer to the Table 22 for signal priority groups. Board material should be FR-370HR or similar. PCB should be designed for lead-free assembly with the stackup geometry shown in Figure 43 and Figure 44.

| Layer      | Calc<br>Thickness | Primary Stack        | Description                          |
|------------|-------------------|----------------------|--------------------------------------|
| Layer - 1  | 0.0005<br>0.0020  |                      | Taiyo 4000-BN<br>1/2oz Sig (Std Plt) |
|            | 0.0046            | 2116                 | 370H                                 |
| Layer - 2  | 0.0006            | 0.0060               | 1/2oz P/G                            |
|            | 0.0060            | (1-1652)             | 370H                                 |
| Layer - 3  | 0.0006            |                      | 1/2oz Sig                            |
|            | 0.0074            | 2113                 | 370H                                 |
| Layer - 4  | 0.0006            |                      | 1/2oz P/G                            |
|            | 0.0060            | 0.0060               | 370H                                 |
| Layer - 5  | 0.0006            |                      | 1/2oz Sig                            |
|            | 0.0074            | 2113                 | 370H                                 |
| Layer - 6  | 0.0006            |                      | 1/2oz P/G                            |
|            | 0.0021            | 0.0020               | 370H                                 |
| Layer - 7  | 0.0006            | (1-100)              | 1/2oz P/G                            |
|            | 0.0115            | 2113<br>2113<br>2113 | 370H                                 |
| Layer - 8  | 0.0006            |                      | 1/2oz P/G                            |
|            | 0.0021            | 0.0020               | 370H                                 |
| Layer - 9  | 0.0006            | (1-100)              | 1/2oz P/G                            |
|            | 0.0074            | 2113                 | 370H                                 |
| Layer - 10 | 0.0006            |                      | 1/2oz Sig                            |
|            | 0.0060            | 0.0060               | 370H                                 |
| Layer - 11 | 0.0006            | (1-1032)             | 1/2oz P/G                            |
|            | 0.0074            | 2113                 | 370H                                 |
| Layer - 12 | 0.0006            |                      | 1/2oz Sig                            |
|            | 0.0060            | 0.0060               | 370H                                 |
| Layer - 13 | 0.0006            | (1-1032)             | 1/2oz P/G                            |
|            | 0.0046            | 2116                 | 370H                                 |
| Layer - 14 | 0.0020<br>0.0005  |                      | 1/2oz Sig (Std Plt)<br>Taiyo 4000-BN |

#### Materials: Isola 370H High-Tg FR4

| Requirement              | Req. Thickness | Tol +  | Tol -  | Calc Thick |
|--------------------------|----------------|--------|--------|------------|
| Incl. Plating & Mask     | 0.0900         | 0.0090 | 0.0090 | 0.0907     |
| Incl. Mask over Laminate | 0.0860         | 0.0086 | 0.0086 | 0.0867     |
| Incl. Plating            | 0.0890         | 0.0089 | 0.0089 | 0.0897     |
| After Lamination         | 0.0862         | 0.0043 | 0.0043 | 0.0869     |
| Over Laminate            | 0.0850         | 0.0085 | 0.0085 | 0.0857     |

Figure 43. Board Layer Stack



# Layout Example (continued)

| Impedance Type    | Layer | Design  | Actual  | Pitch  | Plane | Target | Tol<br>(ohms)                                                  | Predict                                                                                                                                                                        |  |
|-------------------|-------|---------|---------|--------|-------|--------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1 mean Surface MS | L1    | -       | 0.0068  | -      | -     |        |                                                                |                                                                                                                                                                                |  |
|                   | -     | -       | -       | -      | L2    | 50     | 5.0                                                            | 50.20                                                                                                                                                                          |  |
| 2 EC Microstrip   | L1    | -       | 0.0055  | 0.0110 | -     |        |                                                                |                                                                                                                                                                                |  |
|                   | -     | -       | 0.0055  | -      | L2    | 90     | 9.0<br>10.0<br>5.0<br>9.0<br>10.0<br>5.0<br>9.0<br>10.0<br>5.0 | 89.55                                                                                                                                                                          |  |
| 3 EC Microstrip   | L1    | 0.00475 | 0.00475 | 0.0120 | -     | 100    | 10.0                                                           | 400.07                                                                                                                                                                         |  |
|                   | -     | 0.00475 | 0.00475 | -      | L2    | 100    | 10.0                                                           | 100.27                                                                                                                                                                         |  |
| 4 Stripline       | L3    | -       | 0.0057  | -      | L2    | 50     |                                                                | 10.01                                                                                                                                                                          |  |
|                   | -     | -       | -       | -      | L4    | 50     | 5.0                                                            | 49.34                                                                                                                                                                          |  |
| 5 EC Stripline    | L3    | -       | 0.0054  | 0.0110 | L2    |        |                                                                | 00.75                                                                                                                                                                          |  |
|                   | -     | -       | 0.0054  | -      | L4    | 90     | 9.0                                                            | 89.55   100.27   49.34   89.75   99.03   49.34   89.75   99.03   49.34   89.75   99.03   49.34   89.75   99.03   49.34   89.75   99.03   49.34   89.75   99.03   49.34   89.75 |  |
| 6 EC Stripline    | L3    | 0.00475 | 0.00475 | 0.0120 | L2    | 100    | 40.0                                                           | 00.00                                                                                                                                                                          |  |
|                   | -     | 0.00475 | 0.00475 | -      | L4    | 100    | 10.0                                                           | 99.03                                                                                                                                                                          |  |
| 7 Stripline       | L5    | -       | 0.0057  | -      | L4    | 50     |                                                                | 40.04                                                                                                                                                                          |  |
|                   | -     | -       | -       | -      | L6    | 50     | 5.0                                                            | 49.34                                                                                                                                                                          |  |
| 8 EC Stripline    | L5    | -       | 0.0054  | 0.0110 | L4    |        |                                                                | 00.75                                                                                                                                                                          |  |
|                   | -     | -       | 0.0054  | -      | L6    | 90     | 9.0                                                            | 89.70                                                                                                                                                                          |  |
| 9 EC Stripline    | L5    | 0.00475 | 0.00475 | 0.0120 | L4    | 100    | 40.0                                                           | 00.00                                                                                                                                                                          |  |
|                   | -     | 0.00475 | 0.00475 | -      | L6    | 100    | 10.0                                                           | 99.03                                                                                                                                                                          |  |
| 10 Stripline      | L10   | -       | 0.0057  | -      | L9    | 50     | 5.0                                                            | 40.24                                                                                                                                                                          |  |
|                   | -     | -       | -       | -      | L11   | 50     | 5.0                                                            | 49.04                                                                                                                                                                          |  |
| 11 EC Stripline   | L10   | -       | 0.0054  | 0.0110 | L9    | 00     | 0.0                                                            | 90.75                                                                                                                                                                          |  |
|                   | -     | -       | 0.0054  | -      | L11   | 30     | 5.0                                                            | 03.75                                                                                                                                                                          |  |
| 12 EC Stripline   | L10   | 0.00475 | 0.00475 | 0.0120 | L9    | 100    | 10.0                                                           | 00.02                                                                                                                                                                          |  |
|                   | -     | 0.00475 | 0.00475 | -      | L11   | 100    | 10.0                                                           | 33.03                                                                                                                                                                          |  |
| 13 Stripline      | L12   | -       | 0.0057  | -      | L11   | 50     | 5.0                                                            | 49.34                                                                                                                                                                          |  |
|                   | -     | -       | -       | -      | L13   | 50     | 5.0                                                            | 45.54                                                                                                                                                                          |  |
| 14 EC Stripline   | L12   | -       | 0.0054  | 0.0110 | L11   |        |                                                                | 90.75                                                                                                                                                                          |  |
|                   | -     | -       | 0.0054  | -      | L13   | 30     | 5.0                                                            | 03.15                                                                                                                                                                          |  |
| 15 EC Stripline   | L12   | 0.00475 | 0.00475 | 0.0120 | L11   | 100    | 10.0                                                           | 99.03                                                                                                                                                                          |  |
|                   | -     | 0.00475 | 0.00475 | -      | L13   | 100    | 10.0                                                           | 33.03                                                                                                                                                                          |  |
| 16 Surface MS     | L14   | -       | 0.0068  | -      | L13   | 50     | 5.0                                                            | 50.20                                                                                                                                                                          |  |
|                   | -     | -       | -       | -      | -     | 50     | 5.0                                                            | 50.20                                                                                                                                                                          |  |

## Figure 44. Board Trace Geometry

Refer to for a complete set of documentation for the DLP LightCrafter 9000 EVM reference design.



## **10.3 Thermal Considerations**

The thermal limitation for the DLPC900 is that the maximum operating junction temperature  $(T_J)$  must not be exceeded (this is defined in *Recommended Operating Conditions*). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC900, and power dissipation of surrounding components. The DLPC900 device package is designed primarily to extract heat through the power and ground planes of the PCB, thus copper content and airflow over the PCB are important factors.

The recommended maximum operating ambient temperature  $(T_A)$  is provided primarily as a design target and is based on maximum DLPC900 power dissipation and  $R_{\theta JA}$  at 1 m/s of forced airflow, where  $R_{\theta JA}$  is the thermal resistance of the package as measured using a JEDEC-defined standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC900 PCB, and thus the reported thermal resistance may not be accurate in the actual product application. Although the actual thermal resistance may be different, it is the best information available during the design phase to estimate thermal performance. However after the PCB is designed and the product is built, it is highly recommended thermal performance be measured and validated.

To do this, the top-center case temperature should be measured under the worse case product scenario (max power dissipation, max voltage, max ambient temp) and validated not to exceed the maximum recommended case temperature (T<sub>c</sub>). This specification is based on the measured  $\varphi_{JT}$  for the DLPC900 package and provides a relatively accurate correlation to junction temperature. Care must be taken when measuring this case temperature to prevent accidental cooling of the package surface. It is recommended to use a small (approximately 40 gauge) thermocouple. The bead and the thermocouple wire should be covered with a minimal amount of thermally conductive epoxy and contact the top of the package. The wires should be routed closely along the package and the board surface to avoid cooling the bead through the wires.

DLPC900 ZHCSD20D-OCTOBER 2014-REVISED MARCH 2019 TEXAS INSTRUMENTS

www.ti.com.cn

# 11 器件和文档支持

# 11.1 器件支持

11.1.1 器件命名规则

### 表 23. 部件号交叉参考

| TI 部件号     | 说明             |  |  |  |  |
|------------|----------------|--|--|--|--|
| DLPC900ZPC | 生产单位 – DLPC900 |  |  |  |  |

## 11.1.2 器件标记



标记定义:

| 第   | 1 | 行 <b>:</b> | DLP 徽标 |  |
|-----|---|------------|--------|--|
| her | _ | /          |        |  |

第 3-5 行: TI 专有信息

TEXAS INSTRUMENTS

www.ti.com.cn

11.1.3 定义 - 视频时序参数

每帧有效扫描行数 (ALPF) 定义一帧中包含可显示数据的行数: ALPF 是每帧总行数 (TLPF) 的子集。

每行有效像素 (APPL) 定义包含可显示数据的一行中的像素时钟数: APPL 是每行总像素 (TPPL) 的子集。

水平后沿 (HBP) 消隐 水平同步之后,第一个有效像素之前的消隐像素时钟数量。注意: HBP 时间参考各自同步 信号的前缘(有效)边沿。

水平前沿 (HFP) 消隐 最后一个有效时钟之后,水平同步之前的消隐像素时钟的数量。

水平同步 (HS) 定义水平间隔(行)开始的时序基准点。绝对基准点由 HS 信号的有效边沿定义。有效边沿(源定义的上升沿或下降沿)是测量所有水平消隐参数的基准。

每帧总行数 (TLPF) 以行数定义垂直扫描时间(帧时间): TLPF = 每帧总行数(有效和无效行)。

每行总像素 (TPPL) 以像素时钟数定义水平行扫描时间: TPPL = 每行总像素时钟数(有效和无效像素时钟)

垂直后沿 (VBP) 消隐 垂直同步后, 第一个有效行之前的消隐行的数量。

垂直前沿 (VFP) 消隐 在最后一个有效行后,垂直同步前的消隐行数。

垂直同步 (VS) 定义垂直间隔(帧)开始的时序基准点。这个绝对基准点由 VS 信号的有效边沿定义。有效边沿 (源定义的上升沿或下降沿)是测量所有垂直消隐参数的基准。

### 11.2 文档支持

### 11.2.1 相关文档

以下文档包含关于使用 DLPC900 器件的更多信息。

表 24. 相关文档

| 文档                                    | 文档链接                     |
|---------------------------------------|--------------------------|
| DLP6500FLQ DMD 数据表                    | DLPS040                  |
| DLP6500FYE DMD 数据表                    | DLPS053                  |
| DLP9000 DMD 数据表                       | DLPS036                  |
| DLPC900 编程人员指南                        | DLPU018                  |
| DLP LightCrafter 6500 和 9000 EVM 用户指南 | DLPU028                  |
| 参考设计文档                                | DLPLCR6500<br>DLPLCR9000 |

## 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

- TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
- **Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 商标

LightCrafter, E2E are trademarks of Texas Instruments. DLP is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.5** 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。



## 11.6 术语表

SLYZ022 — 71 术语表。 这份术语表列出并解释术语、缩写和定义。

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



6-Jan-2021

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DLPC900AZPC      | ACTIVE        | BGA          | ZPC                | 516  | 1              | TBD             | Call TI                              | Call TI              | 0 to 55      |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

ZPC (S-PBGA-N516)

PLASTIC BALL GRID ARRAY



- B. This drawing is subject to change without notice.
  - C. This package is Pb-free.



### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司