











AS

TPS3430-Q1

ZHCSIK1 -JULY 2018

# 具有可编程复位延迟功能的 **TPS3430-Q1** 汽车 窗口监视器计时器

#### 1 特性

- 符合面向汽车应用的 AEC-Q100 标准:
  - 器件温度等级 1: 环境工作温度范围为 -40°C 至 +125°C
- 出厂编程的精密监视器计时器:
  - 可在工作温度范围内实现 ±15% 的监视器超时 和监视器复位延迟精度
  - 可在 25°C 下实现 ±2.5% 的监视器超时和监视器复位延迟精度(典型值)
- 监视器禁用功能
- 用户可通过编程设定的监视器超时
- 用户可编程监视器复位延迟
- 输入电压范围: VDD = 1.6V 至 6.5V
- 低电源电流: I<sub>DD</sub> = 10µA(典型值)
- 漏极开路输出
- 小型 3mm × 3mm 10 引脚 VSON 封装
- 工作结温范围: -40°C 至 +125°C

#### 2 应用

- 信息娱乐系统音响主机
- 仪表组
- 汽车网关系统
- 汽车视觉系统
- 汽车高级驾驶员辅助系统 (ADAS)
- 远程信息处理
- 现场可编程门阵列 (FPGA) 和专用集成电路 (ASIC) 通用电源
- 微控制器和信号处理器 (DSP) 开关

#### 窗口监视器计时器电路



#### 3 说明

TPS3430-Q1 是一款具有可编程监视器窗口和可编程监视器复位延迟的独立汽车窗口监视器计时器,汽车应用。TPS3430-Q1 窗口监视器可在 -40°C 至+125°C 温度范围内实现 15% 的计时精度,在 25°C下实现 2.5% 的计时精度(典型值),而且可通过工厂编程的默认延迟设置来设置监视器输出 (WDO) 复位延迟或通过外部电容器对该指标进行编程。在开发过程中或上电期间,可以通过 SET 引脚将监视器禁用,从而避免出现不必要的监视器超时。

TPS3430-Q1 可提供小型 3.00mm × 3.00mm 10 引脚 VSON 封装。

#### 器件信息(1)

| 器件编号       | 封装        | 封装尺寸(标称值)       |  |  |
|------------|-----------|-----------------|--|--|
| TPS3430-Q1 | VSON (10) | 3.00mm × 3.00mm |  |  |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

### 工作温度范围内的标准化监视器超时精度(**SET0** = 1, **SET1** = 1, **CWD** = **NC**)







| 1<br>2      | 特性                                                                                                                                                                                                                                                                                                                                                                | 7.4 Device Functional Modes  8 Application and Implementation                                                                                                       | 10                      |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 3<br>4<br>5 | 说明                                                                                                                                                                                                                                                                                                                                                                | 8.1 Application Information                                                                                                                                         | 19                      |
| 6           | Specifications         4           6.1 Absolute Maximum Ratings         4           6.2 ESD Ratings         4           6.3 Recommended Operating Conditions         4           6.4 Thermal Information         5           6.5 Electrical Characteristics         5           6.6 Timing Requirements         6           6.7 Typical Characteristics         9 | 10 Layout         10.1 Layout Guidelines         10.2 Layout Example         11 器件和文档支持         11.1 器件支持         11.2 文档支持         11.3 接收文档更新通知         11.4 社区资源 | 21<br>27<br>2<br>2<br>2 |
| 7           | Detailed Description         10           7.1 Overview         10           7.2 Functional Block Diagrams         10           7.3 Feature Description         10                                                                                                                                                                                                 | 11.5 商标                                                                                                                                                             | 2 <sup>2</sup>          |

### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期         | 修订版本 | 说明     |
|------------|------|--------|
| 2018 年 7 月 | *    | 最初发布版本 |



www.ti.com.cn ZHCSIK1 -JULY 2018

### **5 Pin Configuration and Functions**

# DRC Package 3-mm × 3-mm VSON-10 Top View



#### **Pin Functions**

| PI          | N  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME        | -  |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| VDD1        | 1  | 1   | Supply voltage pin. For noisy systems, connecting a 0.1-µF bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| CWD         | 2  | I   | Programmable watchdog timeout input. Watchdog timeout is set by connecting a capacitor between this pin and ground. Furthermore, this pin can also be connected by a 10-kΩ resistor to VDD, or leaving unconnected (NC) further enables the selection of the preset watchdog timeouts; see the <i>Timing Requirements</i> table. When using a capacitor, the TPS3430-Q1 determines the window watchdog upper boundary with 公式 4. The lower watchdog boundary is set by the SET pins, see 表 6 and the <i>CWD Functionality</i> section for additional information.                                                                    |  |  |  |  |
| SET0        | 3  | I   | Logic input. SET0, SET1, and CWD select the watchdog window ratios, timeouts, and disable the watchdog; see the <i>Timing Requirements</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|             |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| GND         | 5  | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| SET1 6 I    |    | I   | Logic input. SET0, SET1, and CWD select the watchdog window ratios, timeouts, and disable the watchdog; see the <i>Timing Requirements</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| WDI 7       |    | I   | Watchdog input. A falling transition (edge) must occur at this pin within the watchdog timeout between the lower (twDL(max)) and upper (twDL(min)) window boundaries in order for \overline{WDO} to not assert. During power up, all pulses to WDI are ignored before \textit{t}_{RST} expires and the watchdog is disabled.  When the watchdog is not in use, the SET pins can be used to disable the watchdog. The input at WDI is ignored when \overline{WDO} is low (asserted) and also when the watchdog is disabled. If the watchdog is disabled, then WDI cannot be left unconnected and must be driven to either VDD or GND. |  |  |  |  |
| WDO 8       |    | 0   | Watchdog open-drain active-low output. Connect $\overline{\text{WDO}}$ with a 1-k $\Omega$ to 100-k $\Omega$ resistor to VDD or another power supply. $\overline{\text{WDO}}$ goes low (asserts) when a watchdog timeout occurs. When a watchdog timeout occurs, $\overline{\text{WDO}}$ goes low (asserts) for the set $\overline{\text{WDO}}$ reset delay (t <sub>RST</sub> ). When the watchdog is disabled, $\overline{\text{WDO}}$ remains logic high regardless of WDI.                                                                                                                                                        |  |  |  |  |
| NC 9        |    | NC  | This pin is no-connect and should be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| VDD2        | 10 | I   | Connect this pin to VDD1. The device will not function properly if VDD1 and VDD2 are not externally connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Thermal pad | d  | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

# TEXAS INSTRUMENTS

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                    |                                                               | MIN  | MAX                      | UNIT       |
|------------------------------------|---------------------------------------------------------------|------|--------------------------|------------|
| Supply voltage range               | VDD1, VDD2                                                    | -0.3 | 7                        | V          |
| Output voltage range               | WDO                                                           | -0.3 | 7                        | V          |
| Voltage renge                      | SET0, SET1, WDI,                                              | -0.3 | 7                        | <b>\</b> / |
| Voltage ranges                     | CWD, CRST                                                     | -0.3 | VDD + 0.3 <sup>(2)</sup> | V          |
| Output pin current                 | WDO                                                           |      | ±20                      | mA         |
| Input current (all pins)           |                                                               |      | ±20                      | mA         |
| Continuous total power dissipation |                                                               |      | See                      |            |
|                                    | Operating junction, T <sub>J</sub> <sup>(3)</sup>             | -40  | 150                      |            |
| Temperature                        | Operating free-air temperature, T <sub>A</sub> <sup>(3)</sup> | -40  | 150                      | °C         |
|                                    | Storage, T <sub>stg</sub>                                     | -65  | 150                      |            |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B             | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                           | MIN                | NOM | MAX                 | UNIT |
|-------------------|---------------------------|--------------------|-----|---------------------|------|
| VDD1, VDD2        | Supply pin voltage        | 1.6                |     | 6.5                 | V    |
| V <sub>SET0</sub> | SET0 pin voltage          | 0                  |     | 6.5                 | V    |
| V <sub>SET1</sub> | SET1 pin voltage          | 0                  |     | 6.5                 | V    |
| C <sub>CRST</sub> | WD reset delay capacitor  | 0.1 <sup>(1)</sup> |     | 1000 <sup>(1)</sup> | nF   |
| R <sub>CRST</sub> | Pull-up resistor to VDD   | 9                  | 10  | 11                  | kΩ   |
| $C_{CWD}$         | Watchdog timing capacitor | 0.1 (2)            |     | 1000 <sup>(2)</sup> | nF   |
| CWD               | Pull-up resistor to VDD   | 9                  | 10  | 11                  | kΩ   |
| R <sub>PU</sub>   | Pull-up resistor, WDO     | 1                  | 10  | 100                 | kΩ   |
| I <sub>WDO</sub>  | Watchdog output current   |                    |     | 10                  | mA   |
| $T_J$             | Junction Temperature      | -40                |     | 125                 | °C   |

<sup>(1)</sup> Using a C<sub>CRST</sub> capacitor of 0.1 nF or 1000 nF gives a reset delay of 703 µs or 3.22 seconds, respectively.

<sup>2)</sup> The absolute maximum rating is  $V_{DD}$  + 0.3 V or 7.0 V, whichever is smaller.

<sup>(3)</sup>  $T_J = T_A$  as a result of the low dissipated power in this device.

<sup>(2)</sup> Using a C<sub>CWD</sub> capacitor of 0.1 nF or 1000 nF gives a t<sub>WDU(typ)</sub> of 62.74 ms or 77.45 seconds, respectively.



#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | UNIT |
|----------------------|----------------------------------------------|------------|------|
|                      |                                              | 10 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 47.6       |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 52.4       |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.3       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.4        | C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 22.4       |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.4        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

at 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +125 $^{\circ}$ C (unless otherwise noted); typical values are at  $T_1 = 25^{\circ}C$ 

|                      | PARAMETER                             | TEST CONDITIONS                                                       | MIN                   | TYP  | MAX                 | UNIT |
|----------------------|---------------------------------------|-----------------------------------------------------------------------|-----------------------|------|---------------------|------|
| GENERAL C            | HARACTERISTICS                        |                                                                       | ,                     |      |                     |      |
| VDD1,VDD2            | Supply voltage                        |                                                                       | 1.6                   |      | 6.5                 | V    |
| I <sub>DD</sub>      | Supply current                        |                                                                       |                       | 10   | 19                  | μΑ   |
| V <sub>POR</sub> (3) | Power-on reset voltage                | V <sub>OL(MAX)</sub> = 0.25 V                                         |                       |      | 0.8                 | V    |
| I <sub>CRST</sub>    | CRST pin charge current               | CRST = 0.5 V                                                          | 337                   | 375  | 413                 | nA   |
| V <sub>CRST</sub>    | CRST pin threshold voltage            |                                                                       | 1.192                 | 1.21 | 1.228               | V    |
| WINDOW WA            | TCHDOG FUNCTION                       |                                                                       |                       |      |                     |      |
| I <sub>CWD</sub>     | CWD pin charge current                | CWD = 0.5 V                                                           | 337                   | 375  | 413                 | nA   |
| V <sub>CWD</sub>     | CWD pin threshold voltage             |                                                                       | 1.192                 | 1.21 | 1.228               | V    |
| V <sub>OL</sub>      | WDO output low                        | VDD = 5 V, I <sub>SINK</sub> = 3 mA                                   |                       |      | 0.4                 | V    |
| I <sub>D</sub>       | WDO output leakage current            | $VDD = 1.6 \text{ V}, \text{ V} \frac{1}{\text{WDO}} = 6.5 \text{ V}$ |                       |      | 1                   | μΑ   |
| $V_{IL}$             | Low-level input voltage (SET0, SET1)  |                                                                       |                       |      | 0.25                | V    |
| V <sub>IH</sub>      | High-level input voltage (SET0, SET1) |                                                                       | 0.8                   |      |                     | V    |
| $V_{IL(WDI)}$        | WDO output low                        |                                                                       |                       |      | $0.3 \times V_{DD}$ | V    |
| V <sub>IH(WDI)</sub> | WDO output leakage current            |                                                                       | 0.8 × V <sub>DD</sub> |      |                     | V    |

 <sup>(1)</sup> When V<sub>DD</sub> falls below V<sub>UVLO</sub>, WDI is ignored
 (2) During power-on, V<sub>DD</sub> must be a minimum 1.6 V for at least 300 μs.
 (3) When V<sub>DD</sub> falls below V<sub>POR</sub>, WDO is undefined.

# TEXAS INSTRUMENTS

#### 6.6 Timing Requirements

at 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}\text{C} \leq$  T<sub>A</sub>, T<sub>J</sub>  $\leq$  +125°C (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$  for each output; typical values are at T<sub>J</sub> = 25°C

|                       |                                |                                                       | MIN               | TYP               | MAX      | UNIT |
|-----------------------|--------------------------------|-------------------------------------------------------|-------------------|-------------------|----------|------|
| GENERA                | L                              |                                                       |                   |                   |          |      |
| t <sub>INIT</sub>     | CWD, CRST pin evaluation p     | period                                                |                   | 381               |          | μs   |
| t <sub>SET</sub>      | Time required between chan     | ging SET0 and SET1 pins                               |                   | 500               |          | μs   |
|                       | SET0, SET1 pin setup time      |                                                       |                   | 1                 |          | μs   |
|                       | Startup delay (1)              |                                                       |                   | 300               |          | μs   |
| DELAY F               | UNCTION                        |                                                       |                   |                   |          |      |
|                       | Watahdag ragat dalay           | CRST = NC                                             | 170               | 200               | 230      | ms   |
| <sup>t</sup> RST      | Watchdog reset delay           | CRST = 10 k $\Omega$ to VDD                           | 8.5               | 10                | 11.5     | ms   |
| WINDOW                | WATCHDOG FUNCTION              |                                                       |                   |                   |          |      |
|                       | Window watchdog ratio of       | CWD = programmable, SET0 = 0, SET1 = 0 <sup>(2)</sup> |                   | 1/8               |          |      |
| WD ratio              | lower boundary to upper        | CWD = programmable, SET0 = 1, SET1 = 1 <sup>(2)</sup> |                   | 1/2               |          |      |
|                       | boundary                       | CWD = programmable, SET0 = 0, SET1 = 1 (2) (3)        |                   | 3/4               |          |      |
|                       | Window watchdog lower boundary | CWD = NC, SET0 = 0, SET1 = 0                          | 19.1              | 22.5              | 25.9     | ms   |
|                       |                                | CWD = NC, SET0 = 0, SET1 = 1                          | 1.48              | 1.85              | 2.22     | ms   |
|                       |                                | CWD = NC, SET0 = 1, SET1 = 0                          | Watchdog disabled |                   |          |      |
|                       |                                | CWD = NC, SET0 = 1, SET1 = 1                          | 680               | 800               | 920      | ms   |
| t <sub>WDL</sub>      |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 0        | 7.65              | 9.0               | 10.35    | ms   |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 1        | 7.65              | 9.0               | 10.35    | ms   |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 0        |                   | Watchdog disabled |          |      |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 1        | 1.48              | 1.85              | 2.22     | ms   |
|                       |                                | CWD = NC, SET0 = 0, SET1 = 0                          | 46.8              | 55.0              | 63.3     | ms   |
|                       |                                | CWD = NC, SET0 = 0, SET1 = 1                          | 23.375            | 27.5              | 31.625   | ms   |
|                       |                                | CWD = NC, SET0 = 1, SET1 = 0                          |                   | Watchdog          | disabled |      |
|                       | Window watchdog upper          | CWD = NC, SET0 = 1, SET1 = 1                          | 1360              | 1600              | 1840     | ms   |
| t <sub>WDU</sub>      | boundary                       | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 0        | 92.7              | 109.0             | 125.4    | ms   |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 0, SET1 = 1        | 165.8             | 195.0             | 224.3    | ms   |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 0        |                   | Watchdog          | disabled |      |
|                       |                                | CWD = 10 k $\Omega$ to VDD, SET0 = 1, SET1 = 1        | 9.35              | 11.0              | 12.65    | ms   |
| t <sub>WD-setup</sub> | Setup time required for device | e to respond to changes on WDI after being enabled    |                   | 150               |          | μs   |
|                       | Minimum WDI pulse duration     | 1                                                     |                   | 50                |          | ns   |
| t <sub>WD-del</sub>   | WDI to WDO delay               |                                                       |                   | 50                |          | ns   |

- (1) During power-on, VDD must be a minimum 1.6 V for at least 300 μs
- (2) 0 refers to VSET ≤ VIL, 1 refers to VSET ≥ VIH.
- (3) If this watchdog ratio is used, then tWDL(max) can overlap tWDU(min).



(1) See 🛭 2 for WDI timing requirements.

图 1. Timing Diagram





图 2. TPS3430-Q1 Window Watchdog Timing





图 3. Changing SET0 and SET1 Pins



### 6.7 Typical Characteristics

all curves are taken at  $T_A = 25$ °C with 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V (unless otherwise noted)



# TEXAS INSTRUMENTS

#### 7 Detailed Description

#### 7.1 Overview

The TPS3430-Q1 is a high-accuracy programmable window watchdog timer with watchdog disable feature that achieves 15% watchdog timing accuracy over the specified temperature range of –40°C to +125°C.

#### 7.2 Functional Block Diagrams



(1) VDD1 and VDD2 are not internally connected and must be connected externally for the device to function.

图 8. TPS3430 Block Diagram

#### 7.3 Feature Description

#### 7.3.1 CRST

The CRST pin provides the user the functionality of both high-precision, factory-programmed watchdog reset delay timing options and user-programmable watchdog reset delay timing. The CRST pin can be pulled up to VDD through a resistor, have an external capacitor to ground, or can be left unconnected. The configuration of the CRST pin is re-evaluated by the device every time the voltage on VDD comes up. The pin evaluation is controlled by an internal state machine that determines which option is connected to the CRST pin. The sequence of events takes 381  $\mu$ s ( $t_{\text{INIT}}$ ) to determine if the CRST pin is left unconnected, pulled up through a resistor, or connected to a capacitor. If the CRST pin is being pulled up to VDD, then a 10-k $\Omega$  pull-up resistor is required.



Feature Description (接下页)

#### 7.3.2 Window Watchdog

#### 7.3.2.1 SET0 and SET1

When changing the SET0 or SET1 pins, there are two cases to consider: enabling and disabling the watchdog, and changing the SET0 or SET1 pins when the watchdog is enabled. In case 1 where the watchdog is being enabled or disabled, the changes take effect immediately. However, in case 2, a WDO fault event must occur in order for the changes to take place.

#### 7.3.2.1.1 Enabling the Window Watchdog

The TPS3430-Q1 features the ability to enable and disable the watchdog timer. This feature allows the user to start with the watchdog timer disabled and then enable the watchdog timer using the SET0 and SET1 pins. The ability to enable and disable the watchdog is useful to avoid undesired watchdog trips during initialization and shutdown. When the SETx pins are changed to disable the watchdog timer, changes on the pins are responded to immediately (as shown in  $\ensuremath{\mathbb{R}}$  9). When the watchdog goes from disabled to enabled, there is a 150  $\mu$ s ( $t_{WD-setup}$ ) transition period where the device does not respond to changes on WDI. After this 150- $\mu$ s period, the device begins to respond to changes on WDI again.



图 9. Enabling the Watchdog Timer

#### 7.3.2.1.2 Disabling the Watchdog Timer When Using the CRST Capacitor

When using the TPS3430-Q1 with fixed timing options, if the watchdog is disabled and reenabled while  $\overline{\text{WDO}}$  is asserted (logic low) the watchdog performs as described in the *Enabling the Window Watchdog* section. However, if there is a capacitor on the CRST pin, and the watchdog is disabled and reenabled when  $\overline{\text{WDO}}$  is asserted (logic low), then the watchdog behaves as shown in  $\boxed{8}$  10. When the watchdog is disabled,  $\overline{\text{WDO}}$  goes high impedance (logic high). However, when the watchdog is enabled again, the  $t_{RST}$  period must expire before the watchdog resumes normal operation.

# TEXAS INSTRUMENTS

#### Feature Description (接下页)



NOTE: There is no WDI signal in this figure, WDI is always at GND.

图 10. Enabling and Disabling the Watchdog Timer During a WDO Reset Event

#### 7.3.2.1.3 SET0 and SET1 During Normal Watchdog Operation

The SET0 and SET1 pins can be used to control the window watchdog ratio of the lower boundary to the upper boundary. There are four possible modes for the watchdog (see 表 6): disabled, 1:8 ratio, 3:4 ratio, and 1:2 ratio. If SET0 = 1 and SET1 = 0, then the watchdog is disabled. When the watchdog is disabled  $\overline{\text{WDO}}$  does not assert, and the TPS3430-Q1 ignores all inputs to WDI. The SET0 and SET1 pins can be changed when the device is operational, but cannot be changed at the same time. If these pins are changed when the device is operational, then there must be a 500-µs ( $t_{\text{SET}}$ ) delay between switching the two pins. If the SET0 and SET1 are used to change the reset timing, then a reset event must occur before the new timing condition is latched. This reset can be triggered by bringing VDD below  $V_{\text{UVLO}}$ .  $\boxed{8}$  11 shows how the SET0 and SET1 pins do not change the watchdog timing option until a reset event has occurred.



图 11. Changing SET0 and SET1 Pins



### Feature Description (接下页)

#### 7.3.3 Window Watchdog Timer

This section provides information for the window watchdog modes of operation. A window watchdog is typically employed in safety critical applications where a traditional watchdog timer is inadequate. In a traditional watchdog, there is a maximum time in which a pulse must be issued to prevent the reset from occurring. However, in a window watchdog the pulse must be issued between a maximum lower window time  $(t_{WDL(max)})$  and the minimum upper window time  $(t_{WDU(min)})$  set by the CWD pin and the SET0 and SET1 pins.  $\frac{1}{8}$  6 describes how  $t_{WDU}$  can be used to calculate the timing of  $t_{WDL}$ . The  $t_{WDL}$  timing can also be changed by adjusting the SET0 and SET1 pins.  $\frac{1}{8}$  12 shows the valid region for a WDI pulse to be issued to prevent the WDO from being triggered and being pulled low.



图 12. TPS3430-Q1 Window Watchdog Timing

# TEXAS INSTRUMENTS

#### Feature Description (接下页)

#### 7.3.3.1 CWD

The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timeout options and user-programmable watchdog timeout. The TPS3430-Q1 features three options for setting the watchdog window: connecting a capacitor to the CWD pin, connecting CWD to a pull-up resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time the voltage on VDD rises above  $V_{DD\ (min)}$ . The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events takes 381  $\mu$ s ( $t_{INIT}$ ) to determine if the CWD pin is left unconnected, pulled up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD using a pull-up resistor, then a 10-k $\Omega$  resistor is required.

#### 7.3.3.2 WDI Functionality

WDI is the watchdog timer input that controls the  $\overline{\text{WDO}}$  output. The WDI input is triggered by the falling edge of the input signal. For the first pulse, the watchdog acts as a traditional watchdog timer; thus, the first pulse must be issued before  $t_{\text{WDU(min)}}$ . After the first pulse, to ensure proper functionality of the watchdog timer, always issue the WDI pulse within the window of  $t_{\text{WDL(max)}}$  and  $t_{\text{WDU(min)}}$ . If the pulse is issued in this region, then  $\overline{\text{WDO}}$  remains unasserted. Otherwise, the device asserts  $\overline{\text{WDO}}$ , putting the  $\overline{\text{WDO}}$  pin into a low-impedance state.

The watchdog input (WDI) is a digital pin. In order to ensure there is no increase in  $I_{DD}$ , drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current ( $I_{DD}$ ) because of the architecture of the digital logic gates. When  $\overline{WDO}$  is asserted, the watchdog is disabled and all signals input to WDI are ignored until the  $\overline{WDO}$  reset delay expires. When  $\overline{WDO}$  is no longer asserted, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND.

#### 7.3.3.3 WDO Functionality



#### 7.4 Device Functional Modes

表 1 summarizes the functional modes of the TPS3430-Q1.

#### 表 1. Device Functional Modes

| VDD                               | WDI                                                 | WDO  |
|-----------------------------------|-----------------------------------------------------|------|
| $V_{DD} < V_{POR}$                | _                                                   | _    |
| $V_{POR} < V_{DD} < V_{DD (min)}$ | Ignored                                             | High |
|                                   | $t_{WDL(max)} \le t_{pulse}^{(1)} \le t_{WDU(min)}$ | High |
| $V_{DD} \ge V_{DD(min)}$          | $t_{WDL(max)} > t_{pulse}^{(1)}$                    | Low  |
|                                   | $t_{WDU(min)} < t_{pulse}$ <sup>(1)</sup>           | Low  |

<sup>(1)</sup> Where  $t_{pulse}$  is the time between falling edges on WDI.

#### 7.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ )

When  $V_{DD}$  is less than  $V_{POR}$ ,  $\overline{WDO}$  is undefined and can be either high or low. The state of  $\overline{WDO}$  largely depends on the load that the  $\overline{WDO}$  pin is experiencing.

#### 7.4.2 $V_{DD}$ is Above $V_{POR}$ And Below $V_{DD(min)}$ ( $V_{POR} < V_{DD} < V_{DD(min)}$ )

When  $V_{DD}$  is above  $V_{POR}$  and below  $V_{DD(min)}$ , the watchdog is disabled,  $\overline{WDO}$  is logic high and WDI is ignored.

### 7.4.3 Normal Operation $(V_{DD} \ge V_{DD(min)})$

When  $V_{DD}$  is greater than or equal to  $V_{DD(min)}$ , the  $\overline{WDO}$  signal is determined by WDI if the watchdog is enabled. During power up, the watchdog is disabled until trest expires. While the watchdog is enabled, the first falling edge on WDI must occur before two prevent WDO from asserting. If the first falling edge on WDI occurs after t<sub>WDU(max)</sub>, WDO is asserted (active and low) for t<sub>RST</sub>. If any falling edge after the first falling edge occurs on WDI before  $t_{WDU(min)}$  or after  $t_{WDU(max)}$ ,  $\overline{WDO}$  is asserted (active and low) for  $t_{RST}$ .



#### 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The following sections describe in detail proper device implementation, depending on the final application requirements.

#### 8.1.1 CRST Delay



图 13. CRST Charging Circuit

#### 8.1.1.1 Factory-Programmed Watchdog Reset Delay Timing

To use the factory-programmed timing options, the CRST pin must either be left unconnected or pulled up to VDD through a 10-k $\Omega$  pull-up resistor. Using these options enables a high-precision, 15% accurate reset delay timing, as shown in  $\frac{1}{8}$  2.

| 表 2. | Watchdog | Reset Delay | / Time for | <b>Factory-Program</b> | med Timina |
|------|----------|-------------|------------|------------------------|------------|
|------|----------|-------------|------------|------------------------|------------|

| CRST                | WD  | UNIT |      |      |
|---------------------|-----|------|------|------|
| CRSI                | MIN | TYP  | MAX  | UNII |
| NC                  | 170 | 200  | 230  | ms   |
| 10 $k\Omega$ to VDD | 8.5 | 10   | 11.5 | ms   |



#### 8.1.1.2 CRST Programmable Watchdog Reset Delay

The TPS3430-Q1 uses a CRST pin charging current (I<sub>CRST</sub>) of 375 nA. When using an external capacitor, the rising  $\overline{\text{WDO}}$  delay time can be set to any value between 700 µs ( $C_{\text{CRST}} = 100 \text{ pF}$ ) and 3.2 seconds ( $C_{\text{CRST}} = 1$ μF). The typical ideal capacitor value needed for a given delay time can be calculated using 公式 1, where C<sub>CRST</sub> is in microfarads and t<sub>RST</sub> is in seconds:

$$t_{RST} = 3.22 \times C_{CRST} + 0.000381$$
 (1)

To calculate the minimum and maximum watchdog reset delay time use 公式 2 and 公式 3, respectively.

$$t_{RST(min)} = 2.8862 \times C_{CRST} + 0.000324$$
 (2)

$$t_{RST(max)} = 3.64392 \times C_{CRST} + 0.000438$$
 (3)

The slope of 公式 1 is determined by the time the CRST charging current (I<sub>CRST</sub>) takes to charge the external capacitor up to the CRST comparator threshold voltage (V<sub>CRST</sub>). When WDO is asserted, the capacitor is discharged through the internal CRST pulldown resistor. When the WDO conditions are cleared, the internal precision current source is enabled and begins to charge the external capacitor; when V<sub>CRST</sub> = 1.21 V, WDO is unasserted. Note that in order to minimize the difference between the calculated WDO delay time and the actual WDO delay time, use a use a high-quality ceramic dielectric COG, X5R, or X7R capacitor and minimize parasitic board capacitance around this pin. 表 3 lists the watchdog reset delay time ideal capacitor values for C<sub>CRST</sub>.

|                   | WDO DE             |      |                    |      |
|-------------------|--------------------|------|--------------------|------|
| C <sub>CRST</sub> | MIN <sup>(1)</sup> | TYP  | MAX <sup>(1)</sup> | UNIT |
| 100 pF            | 0.61               | 0.70 | 0.80               | ms   |
| 1 nF              | 3.21               | 3.61 | 4.08               | ms   |
| 10 nF             | 29.2               | 32.6 | 36.8               | ms   |
| 100 nF            | 289                | 323  | 364                | ms   |
| 1 μF              | 2886               | 3227 | 3644               | ms   |

表 3. Watchdog Reset Delay Time for Common Ideal Capacitor Values

#### 8.1.2 CWD Functionality

The TPS3430-Q1 features three options for setting the watchdog window: connecting a capacitor to the CWD pin, connecting a pull-up resistor to VDD, and leaving the CWD pin unconnected. 8 14 shows a schematic drawing of all three options. If this pin is connected to VDD through a 10-kΩ pull-up resistor or left unconnected (high impedance), then the factory-programmed watchdog timeouts are enabled; see the *Timing Requirements* table. Otherwise, the watchdog timeout can be adjusted by placing a capacitor from the CWD pin to ground.



图 14. CWD Charging Circuit

Minimum and maximum values are calculated using ideal capacitors.

### TEXAS INSTRUMENTS

#### 8.1.2.1 Factory-Programmed Timing Options

If using the factory-programmed timing options (listed in  $\frac{1}{8}$  4), the CWD pin must either be unconnected or pulled up to VDD through a 10-kΩ pull-up resistor. Using these options enables high-precision, factory-programmed watchdog timing.

|              |      |      | •                                           | •            |       |             |       |        |      |
|--------------|------|------|---------------------------------------------|--------------|-------|-------------|-------|--------|------|
| INPUT        |      |      | WATCHDOG LOWER BOUNDARY (t <sub>WDL</sub> ) |              |       | WATCHDOG UP | LINUT |        |      |
| CWD          | SET0 | SET1 | MIN                                         | TYP          | MAX   | MIN         | TYP   | MAX    | UNIT |
|              | 0    | 0    | 19.1                                        | 22.5         | 25.9  | 46.8        | 55.0  | 63.3   | ms   |
| NC           | 0    | 1    | 1.48                                        | 1.85         | 2.22  | 23.375      | 27.5  | 31.625 | ms   |
| NC .         | 1    | 0    | Watch                                       | dog disabled |       | Watc        |       |        |      |
|              | 1    | 1    | 680                                         | 800          | 920   | 1360        | 1600  | 1840   | ms   |
|              | 0 0  |      | 7.65                                        | 9.0          | 10.35 | 92.7        | 109.0 | 125.4  | ms   |
| 10 kΩ to VDD | 0    | 1    | 7.65                                        | 9.0          | 10.35 | 165.8       | 195.0 | 224.3  | ms   |
|              | 1    | 0    | Watch                                       | dog disabled |       | Watc        |       |        |      |

表 4. Factory-Programmed Watchdog Timing

#### 8.1.2.2 CWD Adjustable Capacitor Watchdog Timeout

1.48

Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375-nA constant-current source charges  $C_{CWD}$  until  $V_{CWD}$  = 1.21 V. The TPS3430-Q1 determines the window watchdog upper boundary with the formula given in  $\Delta \vec{x}$  4, where  $C_{CWD}$  is in microfarads and  $t_{WDU}$  is in seconds.

1.85

$$t_{WDU(tvD)} = 77.4 \times C_{CWD} + 0.055$$
 (4)

2.22

9.35

11.0

12.65

ms

The TPS3430-Q1 is designed and tested using  $C_{CWD}$  capacitors between 100 pF and 1  $\mu$ F. Note that 公式 4 is for ideal capacitors, capacitor tolerances cause the actual device timing to vary. For the most accurate timing, use ceramic capacitors with COG dielectric material. As shown in 表 5, when using the minimum capacitor of 100 pF, the watchdog upper boundary is 62.74 ms; whereas with a 1- $\mu$ F capacitor, the watchdog upper boundary is 77.455 seconds. If a  $C_{CWD}$  capacitor is used, 公式 4 can be used to set  $t_{WDU}$  the window watchdog upper boundary. The window watchdog lower boundary is dependent on the SET0 and SET1 pins because these pins set the window watchdog ratio of the lower boundary to upper boundary; 表 6 shows how  $t_{WDU}$  can be used to calculate  $t_{WDL}$  based on the SET0 and SET1 pins.

| C                | WATCHDOG           | UNIT  |                    |      |
|------------------|--------------------|-------|--------------------|------|
| C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP   | MAX <sup>(1)</sup> | UNII |
| 100 pF           | 53.32              | 62.74 | 72.15              | ms   |
| 1 nF             | 112.5              | 132.4 | 152.2              | ms   |
| 10 nF            | 704                | 829   | 953                | ms   |
| 100 nF           | 6625               | 7795  | 8964               | ms   |
| 1 μF             | 65836              | 77455 | 89073              | ms   |

表 5. t<sub>WDU</sub> Values for Common Ideal Capacitor Values

#### 表 6. Programmable CWD Timing

| INP              | UT   |      | WATCHDOG                      | LOWER BOUN               | DARY (t <sub>WDL</sub> )      | WATCHDOG U                   | IPPER BOUND               | ARY (t <sub>WDU</sub> )      | UNIT |
|------------------|------|------|-------------------------------|--------------------------|-------------------------------|------------------------------|---------------------------|------------------------------|------|
| CWD              | SET0 | SET1 | MIN                           | TYP                      | MAX                           | MIN                          | TYP                       | MAX                          | ONII |
|                  | 0    | 0    | t <sub>WDU(min)</sub> x 0.125 | t <sub>WDU</sub> x 0.125 | t <sub>WDU(max)</sub> x 0.125 | 0.85 x t <sub>WDU(typ)</sub> | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | S    |
| 0                | 0    | 1    | t <sub>WDU(min)</sub> x 0.75  | t <sub>WDU</sub> x 0.75  | $t_{WDU(max)} \times 0.75$    | 0.85 x t <sub>WDU(typ)</sub> | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | S    |
| C <sub>CWD</sub> | 1    | 0    | 0 Watchdog disabled           |                          |                               | Wat                          |                           |                              |      |
|                  | 1    | 1    | t <sub>WDU(min)</sub> x 0.5   | t <sub>WDU</sub> x 0.5   | t <sub>WDU(max)</sub> x 0.5   | 0.85 x t <sub>WDU(typ)</sub> | t <sub>WDU(typ)</sub> (1) | 1.15 x t <sub>WDU(typ)</sub> | S    |

<sup>(1)</sup> Calculated from 公式 4 using ideal capacitors.

<sup>(1)</sup> Minimum and maximum values are calculated using ideal capacitors.



#### 8.2 Typical Applications

#### 8.2.1 Monitoring Microcontroller with Watchdog Timer - Design 1

A basic application for the TPS3430-Q1 is shown in \( \bar{2}\) 20. The TPS3430-Q1 is used to monitor the activity of the microcontroller via the WDI pin. Design 1 utilizes the simplest TPS3430-Q1 configuration with factoryprogrammed timing options by leaving the CRST and CWD timing pins floating (NC - no connect)



图 15. Monitoring Microcontroller using a Window Watchdog Timer

#### 8.2.1.1 Design Requirements - Design 1

| PARAMETER                          | DESIGN REQUIREMENT                                                              | DESIGN RESULT                                                                                                                                              |
|------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog Reset delay               | Reset delay of 200 ms                                                           | Use factory-programmed timing option by leaving CRST as NC. Watchdog reset delay: 170 ms (min), 200 ms (typ), 230 ms (max)                                 |
| Watchdog window                    | Functions with a 1-Hz pulse-width modulation (PWM) signal with a 20% duty cycle | Leaving the CWD pin unconnected with SET0 = 1 and SET1 = 1 produces a window with a t <sub>WDL(max)</sub> of 920 ms and a t <sub>WDU(min)</sub> of 1360 ms |
| Output logic voltage               | 3.3-V Open-Drain                                                                | 3.3-V Open-Drain                                                                                                                                           |
| Maximum device current consumption | 200 μΑ                                                                          | 10 μA of current consumption, typical worst-case of 199 μA when WDO is asserted                                                                            |

#### 8.2.1.2 Detailed Design Procedure - Design 1

#### 8.2.1.2.1 Meeting the Minimum Watchdog Reset Delay - Design 1

To achieve the 200 ms Watchdog Reset Delay requirement, this design simply leaves CRST pin floating (NC -No Connect) to set the Watchdog Reset Delay (t<sub>RST</sub>) to the factory-programmed delay of 200 ms. Refer to section 8.1.1 CRST Delay to learn more about the factory-programmed timing options and how to program the Watchdog Reset Delay using an external capacitor.

In  $\boxtimes$  16 below, the Watchdog Reset Delay of 200 ms is shown by causing a watchdog timing fault. No watchdog pulse comes on WDI within the Watchdog Timeout so  $\overline{\text{WDO}}$  activates for  $t_{RST}$  of 200 ms. Then after three watchdog faults, a watchdog pulse at 1Hz and 20% duty cycle arrives on WDI causing  $\overline{\text{WDO}}$  to deactive and remain high.



图 16. Watchdog Fault Caused by Missing WDI Pulse Until WDI pulses Arrive Within Watchdog Window to Deactivate WDO Fault

#### 8.2.1.2.2 Setting the Watchdog Window - Design 1

The Watchdog Window is set via the CWD, SET0, and SET1 pin configurations. To achieve a Watchdog Timeout of 1 second, this design simply leaves CWD pin floating (NC - No Connect) and ties SET0 and SET1 to VDD to set these SET pins to logic high. With this configuration, the Watchdog Lower Boundary  $t_{WDL\ (typ)}$  is set for 800ms and the Watchdog Upper Boundary  $t_{WDU\ (typ)}$  is set for 1.6 seconds. Refer to Table 6.6 Timing Requirements to see the factory-programmed window watchdog timing configurations.

In  $\boxtimes$  17 and  $\boxtimes$  18 below, the watchdog window timing is shown by causing watchdog faults from pulses on WDI arriving too early and too late, respectively. When a pulse on WDI arrives too early, that is before  $t_{WDL\ (min)}$  or too late, that is after  $t_{WDU\ (max)}$ , a watchdog fault occurs and  $\overline{WDO}$  activates to logic low.





图 17. Watchdog Fault Caused by WDI Pulse Arriving Too Early (Before t<sub>WDL (min)</sub>)



图 18. Watchdog Fault Caused by WDI Pulse Arriving Too Late (After t<sub>WDU (max)</sub>)



#### 8.2.1.2.3 Calculating the WDO Pull-up Resistor - Design 1



图 19. Open-Drain WDO Configuration

#### 8.2.2 Monitoring Microcontroller with a Programmed Window Watchdog Timer - Design 2

A typical application for the TPS3430-Q1 is shown in ₹ 20. The TPS3430-Q1 is used to monitor the activity of the microcontroller via the WDI pin.



### 图 20. Monitoring Microcontroller Using a Window Watchdog Timer with Programmable Watchdog Reset Delay

#### 8.2.2.1 Design Requirements - Design 2

| PARAMETER                          | DESIGN REQUIREMENT                                                               | DESIGN RESULT                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog Reset delay               | Minimum reset delay of 250 ms                                                    | Minimum reset delay of 260 ms, reset delay of 322 ms (typical)                                                                                |
| Watchdog window                    | Functions with a 30-Hz pulse-width modulation (PWM) signal with a 50% duty cycle | Leaving the CWD pin unconnected with SET0 = 0 and SET1 = 0 produces a window with a $t_{WDL(max)}$ of 25.9 ms and a $t_{WDU(min)}$ of 46.8 ms |
| Output logic voltage               | 1.8-V CMOS                                                                       | 1.8-V CMOS                                                                                                                                    |
| Maximum device current consumption | 200 μΑ                                                                           | 10 $\mu A$ of current consumption, typical worst-case of 199 $\mu A$ when $\overline{WDO}$ is asserted                                        |



#### 8.2.2.2 Detailed Design Procedure - Design 2

#### 8.2.2.2.1 Meeting the Minimum Watchdog Reset Delay - Design 2

The TPS3430-Q1 features three options for setting the watchdog reset delay: connecting a capacitor to the CRST pin, connecting a pull-up resistor, and leaving the CRST pin unconnected. If the CRST pin is either unconnected or pulled up the minimum timing requirement cannot be met, thus an external capacitor must be connected to the CRST pin. Because a minimum time is required, the worst-case scenario is a supervisor with a high CRST charging current ( $I_{CRST}$ ) and a low CRST comparator threshold ( $V_{CRST}$ ). For applications with ambient temperatures ranging from  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $C_{CRST}$  can be calculated using  $I_{CRST(MAX)}$ ,  $V_{CRST(MIN)}$ , and solving for  $C_{CRST}$  in  $\Delta \pm 5$ :

$$C_{RST (MIN)} = \frac{I_{CRST (MAX)}}{V_{CRST (MIN)}} \times (t_{RST} - t_{INIT})$$
(5)

When solving  $\Delta \pm 5$ , the minimum capacitance required at the CRST pin is 0.086 μF. If standard capacitors with  $\pm 10\%$  tolerances are used, then the minimum CRST capacitor required can be found in  $\Delta \pm 6$ :

$$C_{RST(min)} = \frac{C_{RST(min)\_ideal}}{1 - C_{tolerance}} = \frac{0.086 \,\mu\text{F}}{1 - 0.1} \tag{6}$$

#### 8.2.2.2.2 Setting the Watchdog Window - Design 2

In this application, the window watchdog timing options are based on the PWM signal that is provided to the TPS3430-Q1. A window watchdog setting must be chosen such that the falling edge of the PWM signal always falls within the window. A nominal window must be designed with  $t_{WDL(max)}$  less than 33.33 ms and  $t_{WDU(min)}$  greater than 33.33 ms. There are several options that satisfy this window option. An external capacitor can be placed on the CWD pin and calculated to have a sufficient window. Another option is to use one of the factory-programmed timing options. An additional advantage of choosing one of the factory-programmed options is the ability to reduce the number of components required, thus reducing overall BOM cost. Leaving the CWD pin unconnected (NC) with SET0 = 0 and SET1 = 0 produces a  $t_{WDL(max)}$  of 25.9 ms and a  $t_{WDU(min)}$  of 46.8 ms; see CWD Functionality.

#### 8.2.2.2.3 Calculating the WDO Pull-up Resistor - Design 2

The TPS3430-Q1 uses an open-drain configuration for the  $\overline{WDO}$  circuit, as shown in  $\Xi$  19. When the FET is off, the resistor pulls the drain of the transistor to VDD and when the FET is turned on, the FET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below its maximum value. To choose the proper pull-up resistor, there are three key specifications to keep in mind: the pull-up voltage  $(V_{PU})$ , the recommended maximum  $\overline{WDO}$  pin current  $(I_{WDO})$ , and  $V_{OL}$ . The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $I_{WDO}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 1.8 V, a resistor must be chosen to keep  $I_{WDO}$  below 200  $\mu$ A because this value is the maximum consumption current allowed. To ensure this specification is met, a pull-up resistor value of 10 k $\Omega$  was selected, which sinks a maximum of 180  $\mu$ A when  $\overline{WDO}$  is asserted.

# TEXAS INSTRUMENTS

#### 8.2.3 Monitoring Microcontroller with a Latching Window Watchdog Timer - Design 3

A safety critical application for the TPS3430-Q1 is shown in 🛭 21. The TPS3430-Q1 is used to monitor the activity of the microcontroller via the WDI pin and upon a watchdog fault, this design latches the WDO pin until the device VDD drops below V<sub>DD (min)</sub>.



图 21. Monitoring Microcontroller Using a Latching Window Watchdog Timer

#### 8.2.3.1 Design Requirements - Design 3

| PARAMETER                          | DESIGN REQUIREMENT                                                              | DESIGN RESULT                                                                                                                                |
|------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog Reset delay               | Latch WDO upon watchdog fault                                                   | Latching watchdog functionality that keeps WDO logic low when fault occurs                                                                   |
| Watchdog window                    | Functions with a 1-Hz pulse-width modulation (PWM) signal with a 50% duty cycle | Leaving the CWD pin unconnected with SET0 = 1 and SET1 = 1 produces a window with a $t_{WDL(max)}$ of 920 ms and a $t_{WDU(min)}$ of 1360 ms |
| Output logic voltage               | 3.3-V Open-Drain                                                                | 3.3-V Open-Drain                                                                                                                             |
| Maximum device current consumption | 200 μΑ                                                                          | 10 μA of current consumption, typical worst-case of 199 μA when WDO is asserted                                                              |

#### 8.2.3.2 Detailed Design Procedure - Design 3

#### 8.2.3.2.1 Meeting the Latching Output Requirement - Design 3

To achieve the latching watchdog feature, an open-drain buffer is connected from  $\overline{\text{WDO}}$  to CRST with a small value capacitor connected from the Anode of the buffer connected to CRST to GND. The capacitor should be small value to prevent additional delay when triggering  $\overline{\text{WDO}}$  to active low during watchdog fault. A capacitor between 150pF and 5nF is recommended.



In 图 22 below, the latching watchdog feature is shown by causing a watchdog fault and observing WDO. Since no pulse arrive on WDI within the Watchdog Timeout, WDO activates and goes logic low and remains low. To reset the watchdog, the device must be restarted by dropping VDD below V<sub>DD (min)</sub>.

#### 8.2.3.2.2 Setting the Watchdog Window - Design 3

The Watchdog Window is set via the CWD, SET0, and SET1 pin configurations. To achieve a Watchdog Timeout of 1 second corresponding to a 1-Hz WDI signal, this design simply leaves CWD pin floating (NC - No Connect) and ties SET0 and SET1 to VDD to set the SET pins to logic high. With this configuration, the Watchdog Lower Boundary  $t_{WDL\ (typ)}$  is set for 800 ms and the Watchdog Upper Boundary  $t_{WDU\ (typ)}$  is set for 1.6 seconds. Refer to Table 6.6 Timing Requirements to see the factory-programmed window watchdog timing configurations.

#### 8.2.3.3 Application Curve - Design 3



图 22. Watchdog Fault Caused by Missing WDI Pulse ShowsWDO Latching

## TEXAS INSTRUMENTS

#### 9 Power Supply Recommendations

This device is designed to operate from an input supply with a voltage range between 1.6 V and 6.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin. Please be sure to externally connect VDD1 to VDD2 as the device will not function if these pins are not connected.

#### 10 Layout

#### 10.1 Layout Guidelines

Make sure that the connection to the VDD pin is low impedance. Good analog design practice recommends placing a 0.1-µF ceramic capacitor as near as possible to the VDD pin. If a capacitor is not connected to the CRST pin, then minimize parasitic capacitance on this pin so the WDO delay time is not adversely affected.

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1-µF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CRST</sub> capacitor or pull-up resistor is used, place these components as close as possible to the CRST pin. If the CRST pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- If a C<sub>CWD</sub> capacitor or pull-up resistor is used, place these components as close as possible to the CWD pin. If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- Place the pull-up resistor on WDO as close to the pin as possible.

#### 10.2 Layout Example



图 23. Typical Layout for the TPS3430-Q1



### 11 器件和文档支持

11.1 器件支持

www.ti.com.cn

- 11.2 文档支持
- 11.2.1 相关文档

请参阅如下相关文档:

《具备可编程超时延迟功能的 TPS3430EVM 窗口监视器计时器用户指南》

#### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 设计支持

#### 11.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。



🐼 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

#### 11.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

#### 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS3430WQDRCRQ1  | ACTIVE | VSON         | DRC                | 10   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 430AB                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司