



🚽 Order

Now







bq24314C

ZHCSAA9A - AUGUST 2012-REVISED JULY 2015

# bq24314C 过压和过流保护 IC 以及 锂离子电池充电器前端保护 IC

## 1 特性

- 针对三个变量提供保护:
  - 输入过压,快速响应
    时间小于 1µs
  - 带有电流限制的用户可编程过流
  - 电池过压
- 最大输入电压为 30V
- 支持高达 1.5A 的输入电流
- 防止由电流瞬变造成的错误触发
- 过热保护
- 使能输入
- 状态指示
- 采用节省空间的小型 8 引线 2 × 2 WSON 封装
- 2 应用
- 手机和智能电话
- 掌上电脑 (PDA)
- MP3 播放器
- 低功耗手持器件
- Bluetooth™耳机

## 3 说明

bq24314C 器件是一款高度集成电路 (IC),旨在保护锂 离子电池免受充电电路故障的影响。该器件可连续监控 输入电压、输入电流和电池电压。一旦发生输入过压情 况,该器件会关闭内部开关,从而立即将充电电路断 电。在发生过流时,它会将系统电流限制在阈值内,而 如果过流持续存在,则在一个消隐期后关闭通道元件。 此外,该器件还会监控自身的裸片温度,并在温度超过 140°C 时进行关闭。用户可对输入过流阈值进行编 程。

该器件可由处理器进行控制,并且可向主机提供关于故 障状况的状态信息。

器件信息<sup>(1)</sup>

| 1日11日心   |          |                 |  |  |  |  |  |  |  |
|----------|----------|-----------------|--|--|--|--|--|--|--|
| 器件型号     | 封装       | 封装尺寸(标称值)       |  |  |  |  |  |  |  |
| bq24314C | WSON (8) | 2.00mm x 2.00mm |  |  |  |  |  |  |  |

(1) 要了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## 图 1. 简化原理图





| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   | l 1                                |
| 4 | 修订   | 历史记录                               |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description8                 |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram8          |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

## Changes from Original (August 2012) to Revision A

| 已添加 ESD 额定值表,特性 说明部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分            | 1                                                                                                                                        |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 已更改 将整个文档中的 SON 更改为 WSON                                                              |                                                                                                                                          |
| Changed R <sub>ILIM</sub> from 25k to 24.9k throughout document                       | 5                                                                                                                                        |
| Changed A $\Omega$ to Ak $\Omega$                                                     | 5                                                                                                                                        |
| Moved Figures 2 through 11 from Typical Characteristics to Application Curves section | 6                                                                                                                                        |
|                                                                                       | 档支持部分以及机械、封装和可订购信息部分<br>已更改 将整个文档中的 SON 更改为 WSON<br>Changed R <sub>ILIM</sub> from 25k to 24.9k throughout document<br>Changed AΩ to AkΩ |

|    | 7.3  | Feature Description        | 9  |
|----|------|----------------------------|----|
|    |      | Device Functional Modes    |    |
| 8  | Appl | ication and Implementation | 12 |
|    |      | Application Information    |    |
|    |      | Typical Application        |    |
| 9  | Powe | er Supply Recommendations  | 17 |
| 10 | Layo | out                        | 17 |
|    |      | Layout Guidelines          |    |
|    | 10.2 | Layout Example             | 17 |
| 11 | 器件   | 和文档支持                      | 18 |
|    | 11.1 | 社区资源                       | 18 |
|    | 11.2 | 商标                         | 18 |
|    | 11.3 | 静电放电警告                     | 18 |
|    | 11.4 | Glossary                   | 18 |
| 12 | 机械   | 、封装和可订购信息                  | 18 |



Page

www.ti.com.cn



#### bq24314C ZHCSAA9A – AUGUST 2012 – REVISED JULY 2015

## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN         |     | - 1/0                                                                                                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME        | NO. | 1/0                                                                                                                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| CE          | 5   | Ι                                                                                                                           | Chip enable input. Active low. When $\overline{CE}$ = High, the input FET is off. Internally pulled down.                                                                                                                                                                                                                                             |  |  |  |  |
| FAULT       | 4   | 0                                                                                                                           | Open-drain output, device status. FAULT = Low indicates that the input FET Q1 has been turned off due to input overvoltage, input overcurrent, battery overvoltage, or thermal shutdown.                                                                                                                                                              |  |  |  |  |
| ILIM        | 7   | I/O                                                                                                                         | Input overcurrent threshold programming. Connect a resistor to VSS to set the overcurrent threshold.                                                                                                                                                                                                                                                  |  |  |  |  |
| IN          | 1   | I                                                                                                                           | Input power, connect to external DC supply. Connect external 1 $\mu$ F ceramic capacitor (minimum) to V <sub>SS</sub> .                                                                                                                                                                                                                               |  |  |  |  |
| NC          | 3   | These pins may have internal circuits used for test purposes. Do not make any external cor these pins for normal operation. |                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| OUT         | 8   | 0                                                                                                                           | Output terminal to the charging system. Connect external 1 $\mu$ F ceramic capacitor (minimum) to V <sub>SS</sub> .                                                                                                                                                                                                                                   |  |  |  |  |
| VBAT        | 6   | I                                                                                                                           | Battery voltage sense input. Connect to pack positive terminal through a resistor.                                                                                                                                                                                                                                                                    |  |  |  |  |
| VSS         | 2   | _                                                                                                                           | Ground terminal                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Thermal PAD |     | _                                                                                                                           | There is an internal electrical connection between the exposed thermal pad and the $V_{SS}$ pin of the device. The thermal pad must be connected to the same potential as the $V_{SS}$ pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. The VSS pin must be connected to ground at all times. |  |  |  |  |

## **6** Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                        |                                             | MIN  | MAX | UNIT |
|------------------|------------------------|---------------------------------------------|------|-----|------|
|                  |                        | IN (with respect to VSS)                    | -0.3 | 30  |      |
| VI               | Input voltage          | OUT (with respect to VSS)                   | -0.3 | 12  | V    |
|                  |                        | ILIM, FAULT, CE, VBAT (with respect to VSS) | -0.3 | 7   |      |
| lj –             | Input current          | IN                                          |      | 2   | А    |
| Ι <sub>Ο</sub>   | Output current         | OUT                                         |      | 2   | А    |
|                  | Output sink<br>current | FAULT                                       |      | 15  | mA   |
| TJ               | Junction tempera       | ature                                       | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage tempera        | ture                                        | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |               |                                                                   |               | VALUE  | UNIT |
|--------------------|---------------|-------------------------------------------------------------------|---------------|--------|------|
| , Electrostatic    |               | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |               | ±2000  |      |
|                    | Electrostatic | static Charged-device model (CDM), per JEDEC specification JESD22 |               | ±500   | V    |
| V <sub>(ESD)</sub> | discharge     |                                                                   | Air Discharge | ±15000 | v    |
|                    |               | IN(IEC 61000-4-2) <sup>(3)</sup>                                  | Contact       | ±8000  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

(3) With IN bypassed to the VSS with a  $1-\mu F$  low-ESR ceramic capacitor

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                          | MIN | NOM MAX | UNIT |
|-------------------|--------------------------|-----|---------|------|
| V <sub>IN</sub>   | Input voltage range      | 3   | 30      | V    |
| I <sub>IN</sub>   | Input current, IN pin    |     | 1.5     | А    |
| I <sub>OUT</sub>  | Output current, OUT pin  |     | 1.5     | А    |
| R <sub>ILIM</sub> | OCP Programming resistor | 15  | 90      | kΩ   |
| TJ                | Junction temperature     | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                       |                                              | bq24314C   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSG (WSON) | UNIT |
|                       |                                              | 8 PINS     |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 58.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.9       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 29.7       | °C/W |
| τιΨ                   | Junction-to-top characterization parameter   | 1.2        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 30.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.6        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

over operating free-air temperature range -40°C to +125°C and recommended supply voltage (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                                     | MIN  | TYP  | MAX  | UNIT |
|-------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| IN                      |                                                       | · · · · · ·                                                                                                                         |      |      | I    |      |
| UVLO                    | Undervoltage lock-out, input power detected threshold | $\overline{CE}$ = Low, V <sub>IN</sub> increasing from 0 V to 3 V                                                                   | 2.6  | 2.7  | 2.8  | V    |
| V <sub>hys(UVLO)</sub>  | Hysteresis on UVLO                                    | $\overline{CE}$ = Low, V <sub>IN</sub> decreasing from 3 V to 0 V                                                                   | 200  | 260  | 300  | mV   |
| T <sub>DGL(PGOOD)</sub> | Deglitch time, input power detected status            | $\overline{\text{CE}}$ = Low. Time measured from V <sub>IN</sub> 0 V $\rightarrow$ 5 V 1 $_{\mu s}$ rise-time, to output turning ON |      | 8    |      | ms   |
| I <sub>DD</sub>         | Operating current                                     | $\overline{CE}$ = Low, No load on OUT pin,<br>V <sub>IN</sub> = 5 V, R <sub>ILIM</sub> = 24.9 kΩ                                    |      | 400  | 600  | μA   |
| ISTDBY                  | Standby current                                       | $\overline{CE}$ = High, V <sub>IN</sub> = 5 V                                                                                       |      | 65   | 95   | μA   |
| INPUT TO O              | UTPUT CHARACTERISTICS                                 | •                                                                                                                                   |      |      |      |      |
| VDO                     | Drop-out voltage IN to OUT                            | $\overline{CE}$ = Low, V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 1 A                                                                |      | 170  | 280  | mV   |
| INPUT OVER              | RVOLTAGE PROTECTION                                   |                                                                                                                                     |      |      |      |      |
| V <sub>OVP</sub>        | Input overvoltage protection threshold                | $\overline{CE}$ = Low, V <sub>IN</sub> increasing from 5 V to 7.5 V                                                                 | 5.71 | 5.85 | 6.00 | V    |
| t <sub>PD(OVP)</sub>    | Input OV propagation delay <sup>(1)</sup>             | $\overline{CE} = Low$                                                                                                               |      | 200  |      | ns   |
| V <sub>hys(OVP)</sub>   | Hysteresis on OVP                                     | $\overline{CE}$ = Low, V <sub>IN</sub> decreasing from 7.5 V to 5 V                                                                 | 20   | 60   | 110  | mV   |
| t <sub>ON(OVP)</sub>    | Recovery time from input overvoltage condition        | $\overline{CE}$ = Low, Time measured from V <sub>IN</sub> 7.5 V $\rightarrow$ 5 V, 1 µs fall-time                                   |      | 8    |      | ms   |
| INPUT OVER              | RCURRENT PROTECTION                                   |                                                                                                                                     |      |      |      |      |
| I <sub>OCP</sub>        | Input overcurrent protection threshold range          |                                                                                                                                     | 300  |      | 1500 | mA   |
| I <sub>OCP</sub>        | Input overcurrent protection threshold                | $\overline{CE}$ = Low, $R_{ILIM}$ = 24.9 kΩ,<br>3 V ≤ V <sub>IN</sub> < V <sub>OVP</sub> - V <sub>hys(OVP)</sub>                    | 900  | 1000 | 1100 | mA   |
| K <sub>ILIM</sub>       | Programmable current limit factor                     |                                                                                                                                     |      | 25   |      | AkΩ  |
| t <sub>BLANK(OCP)</sub> | Blanking time, input overcurrent detected             |                                                                                                                                     |      | 176  |      | μs   |
| t <sub>REC(OCP)</sub>   | Recovery time from input overcurrent condition        |                                                                                                                                     |      | 64   |      | ms   |
| BATTERY O               | VERVOLTAGE PROTECTION                                 |                                                                                                                                     |      |      |      |      |
| BV <sub>OVP</sub>       | Battery overvoltage protection threshold              | $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4 V                                                                                      | 4.4  | 4.45 | 4.5  | V    |
| V <sub>hys(Bovp)</sub>  | Hysteresis on BV <sub>OVP</sub>                       | $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4 V                                                                                      | 200  | 280  | 350  | mV   |
| I <sub>VBAT</sub>       | Input bias current on VBAT pin                        | V <sub>BAT</sub> = 4.4 V, T <sub>J</sub> = 25°C                                                                                     |      |      | 10   | nA   |
| T <sub>DGL(Bovp)</sub>  | Deglitch time, battery overvoltage detected           | $\overline{CE}$ = Low, V <sub>IN</sub> > 4.4 V. Time measured from V <sub>VBAT</sub> rising from 4.1 V to 4.4 V to FAULT going low. |      | 176  |      | μs   |
| THERMAL P               | ROTECTION                                             |                                                                                                                                     |      |      |      |      |
| T <sub>J(OFF)</sub>     | Thermal shutdown temperature                          |                                                                                                                                     |      | 140  | 150  | °C   |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown hysteresis                           |                                                                                                                                     |      | 20   |      | °C   |
| LOGIC LEVE              | -                                                     |                                                                                                                                     |      |      |      |      |
| V <sub>IL</sub>         | Low-level input voltage                               |                                                                                                                                     | 0    |      | 0.4  | V    |
| V <sub>IH</sub>         | High-level input voltage                              |                                                                                                                                     | 1.4  |      |      | V    |
| IL                      | Low-level input current                               | V <sub>CE</sub> = 0 V                                                                                                               |      |      | 1    | μA   |
| I <sub>IH</sub>         | High-level input current                              | V <sub>CE</sub> = 1.8 V                                                                                                             |      |      | 15   | μΑ   |
|                         | ELS ON FAULT                                          | 1                                                                                                                                   |      |      | ļ    |      |
| V <sub>OL</sub>         | Output low voltage                                    | I <sub>SINK</sub> = 5 mA                                                                                                            |      |      | 0.2  | V    |
| I <sub>HI-Z</sub>       | Leakage current, FAULT pin HI-Z                       | V <sub>FAULT</sub> = 5 V                                                                                                            |      |      | 10   | μA   |

(1) Not tested in production. Specified by design.

Copyright © 2012-2015, Texas Instruments Incorporated





bq24314C

Test conditions (unless otherwise noted) for typical operating performance:  $V_{IN} = 5 V$ ,  $C_{IN} = 1 \mu F$ ,  $C_{OUT} = 1 \mu F$ ,  $R_{ILIM} = 24.9 k\Omega$ ,  $R_{BAT} = 100 k\Omega$ ,  $T_A = 25^{\circ}C$ ,  $V_{PU} = 3.3 V$  (see Figure 13 for the *Typical Application Circuit*)



www.ti.com.cn



### **Typical Characteristics (continued)**



Test conditions (unless otherwise noted) for typical operating performance:  $V_{IN} = 5 \text{ V}$ ,  $C_{IN} = 1 \mu F$ ,  $C_{OUT} = 1 \mu F$ ,  $R_{ILIM} = 24.9 \text{ k}\Omega$ ,  $R_{BAT} = 100 \text{ k}\Omega$ ,  $T_A = 25^{\circ}C$ ,  $V_{PU} = 3.3 \text{ V}$  (see Figure 13 for the *Typical Application Circuit*)



## 7 Detailed Description

### 7.1 Overview

The bq24314C device is a highly integrated circuit designed to provide protection to Li-ion batteries from failures of the charging circuit. The device continuously monitors the input voltage, the input current, and the battery voltage. In case of an input overvoltage condition, the device immediately removes power from the charging circuit by turning off an internal switch. In the case of an overcurrent condition, it limits the system current at the threshold value, and if the overcurrent persists, switches the pass element OFF after a blanking period. If the battery voltage returns to an acceptable value. Additionally, the device also monitors its own die temperature and switches off if it exceeds 140°C. The input overcurrent threshold is user-programmable. The device can be controlled by a processor and also provides status information about fault conditions to the host.

## 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Input Overvoltage Protection

The bq24314C device integrates an input overvoltage protection feature to protect downstream devices from faulty input sources. If the input voltage rises above  $V_{OVP}$ , the internal FET Q1 is turned off, removing power from the circuit. As shown in Figure 16 to Figure 17, the response is very rapid, with the FET turning off in less than a microsecond. The FAULT pin is driven low. When the input voltage returns below  $V_{OVP} - V_{hys(OVP)}$  (but is still above UVLO), the FET Q1 is turned on again after a deglitch time of  $t_{ON(OVP)}$  to ensure that the input supply has stabilized. Figure 18 shows the recovery from input OVP.

#### 7.3.2 Input Overcurrent Protection

The overcurrent threshold is programmed by a resistor  $R_{ILIM}$  connected from the ILIM pin to VSS. Figure 5 shows the OCP threshold as a function of  $R_{ILIM}$ , and may be approximated by the following equation:

 $I_{OCP} = 25 \div R_{ILIM}$  (current in A, resistance in k $\Omega$ ),

where

•  $R_{ILIM}$  must be between 15 k $\Omega$  and 90 k $\Omega$ 

(1)

If the load current tries to exceed the  $I_{OCP}$  threshold, the device limits the current for a blanking duration of  $t_{BLANK(OCP)}$ . If the load current returns to less than  $I_{OCP}$  before  $t_{BLANK(OCP)}$  times out, the device continues to operate. However, if the overcurrent situation persists for  $t_{BLANK(OCP)}$ , the FET Q1 is turned off for a duration of  $t_{REC(OCP)}$ , and the FAULT pin is driven low. The FET is then turned on again after  $t_{REC(OCP)}$  and the current is monitored all over again. Each time an OCP fault occurs, an internal counter is incremented. If 15 OCP faults occur in one charge cycle, the FET is turned off permanently. The counter is cleared either by removing and reapplying input power, or by disabling and re-enabling the device with the CE pin. Figure 19 to Figure 21 show what happens in an overcurrent fault.

To prevent the input voltage from spiking up due to the inductance of the input cable, Q1 is turned off slowly, resulting in a *soft-stop*, as shown in Figure 21.

#### 7.3.3 Battery Overvoltage Protection

The battery overvoltage threshold  $BV_{OVP}$  is internally set to 4.45 V. If the battery voltage exceeds the  $BV_{OVP}$  threshold, the FET Q1 is turned off, and the FAULT pin is driven low. The FET is turned back on once the battery voltage drops to  $BV_{OVP} - V_{hys(Bovp)}$  (see Figure 22 and Figure 23). Each time a battery overvoltage fault occurs, an internal counter is incremented. If 15 such faults occur in one charge cycle, the FET is turned off permanently. The counter is cleared either by removing and re-applying input power, or by disabling and re-enabling the device with the CE pin. In the case of a battery overvoltage fault, Q1 is switched OFF gradually (see Figure 22).

#### 7.3.4 Thermal Protection

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , the FET Q1 is turned off, and the FAULT pin is driven low. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

#### 7.3.5 Enable Function

The IC has an enable pin, which can be used to enable or disable the device. When the  $\overline{CE}$  pin is driven high, the internal FET is turned off. When the  $\overline{CE}$  pin is low, the FET is turned on if other conditions are safe. The OCP counter and the Bat-OVP counter are both reset when the device is disabled and re-enabled. The  $\overline{CE}$  pin has an internal pulldown resistor and can be left floating. Note that the FAULT pin functionality is also disabled when the  $\overline{CE}$  pin is high.

#### 7.3.6 Fault Indication

The FAULT pin is an active-low open-drain out<u>put.</u> It is in a high-impedance state when operating conditions are safe, or when the device is disabled by setting CE high. With CE low, the FAULT pin goes low whenever any of these events occurs:

- Input overvoltage
- Input overcurrent
- Battery overvoltage
- IC overtemperature



#### 7.4 Device Functional Modes

#### 7.4.1 OPERATION Mode

The device continuously monitors the input voltage, the input current, and the battery voltage. As long as the input voltage is less than VOVP, the output voltage tracks the input voltage (less the drop caused by RDSON of Q1). During fault conditions, the internal FET is turned off and the output is isolated from the input source.

#### 7.4.2 POWER-DOWN Mode

The device remains in POWER-DOWN mode when the input voltage at the IN pin is below the undervoltage threshold UVLO. The FET Q1 connected between IN and OUT pins is off, and the status output, FAULT, is set to Hi-Z. See Figure 10.

#### 7.4.3 POWER-ON RESET Mode

The device resets when the input voltage at the IN pin exceeds the UVLO threshold. All internal counters and other circuit blocks are reset. The IC then waits for duration  $t_{DGL(PGOOD)}$  for the input voltage to stabilize. If, after  $t_{DGL(PGOOD)}$ , the input voltage and battery voltage are safe, FET Q1 is turned ON. The device has a soft-start feature to control the inrush current. The soft-start minimizes the ringing at the input (the ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit). Figure 14 shows the power-up behavior of the device. Because of the deglitch time at power-on, if the input voltage rises rapidly to beyond the OVP threshold, the device will not switch on at all, instead it will go into protection mode and indicate a fault on the FAULT pin, as shown in Figure 15.



### **Device Functional Modes (continued)**



Figure 10. Flow Diagram



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The bq24314C device protects against overvoltage, overcurrent, and battery overvoltage events that occur due to a faulty adapter or other input sources. If any of these faults occur, the bq24314C device isolates the downstream devices from the input source and alerts the host controller with the FAULT open-drain output.

#### 8.1.1 Powering Accessories

In some applications, the equipment that the protection IC resides in may be required to provide power to an accessory (for example, a cellphone may power a headset or an external memory card) through the same connector pins that are used by the adapter for charging. Figure 11 and Figure 12 illustrate typical charging and accessory-powering scenarios:



Figure 11. Charging - The Red Arrows Show the Direction of Current Flow



Figure 12. Powering an Accessory - The Red Arrows Show the Direction of Current Flow

In the second case, when power is being delivered to an accessory, the bq24314C device is required to support current flow from the OUT pin to the IN pin.



#### **Application Information (continued)**

If  $V_{OUT} > UVLO + 0.7 V$ , FET Q1 is turned on, and the reverse current does not flow through the diode but through Q1. Q1 will then remain ON as long as  $V_{OUT} > UVLO - V_{hys(UVLO)} + R_{DS(on)} \times I_{ACCESSORY}$ . Within this voltage range, the reverse current capability is the same as the forward capability, 1.5 A. It should be noted that there is no overcurrent protection in this direction.

### 8.2 Typical Application

The typical values for an application are  $V_{OVP} = 6.8 \text{ V}$ ,  $I_{OCP} = 1000 \text{ mA}$ ,  $BV_{OVP} = 4.45 \text{ V}$ 



Terminal numbers shown are for the 2 x 2 DSG package.

Figure 13. Typical Application Circuit

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

|                  | jii Falameters |
|------------------|----------------|
| DESIGN PARAMETER | EXAMPLE VALUE  |
| Supply Voltage   | 5 V            |
| INILIM           | 1 A            |

sian Paramotors

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Selection of R<sub>BAT</sub>

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the IC, the voltage at the IN pin may appear on the VBAT pin. This voltage can be as high as 30 V, and applying 30 V to the battery in case of the failure of the bq24314C device can be hazardous. Connecting the VBAT pin through  $R_{BAT}$  prevents a large current from flowing into the battery in case of a failure of the device. In the interests of safety,  $R_{BAT}$  should have a very high value. The problem with a large  $R_{BAT}$  is that the voltage drop across this resistor because of the VBAT bias current  $I_{VBAT}$  causes an error in the BV<sub>OVP</sub> threshold. This error is over and above the tolerance on the nominal 4.45 V BV<sub>OVP</sub> threshold.

**bq24314C** ZHCSAA9A – AUGUST 2012 – REVISED JULY 2015



Choosing  $R_{BAT}$  in the range 100 k $\Omega$  to 470 k $\Omega$  is a good compromise. In the case of an device failure, with  $R_{BAT}$  equal to 100 k $\Omega$ , the maximum current flowing into the battery would be (30 V – 3 V) ÷ 100 k $\Omega$  = 246  $\mu$ A, which is low enough to be absorbed by the bias currents of the system components.  $R_{BAT}$  equal to 100 k $\Omega$  would result in a worst-case voltage drop of  $R_{BAT} \times I_{VBAT} = 1$  mV. This is negligible to compared to the internal tolerance of 50 mV on BV<sub>OVP</sub> threshold.

If the Bat-OVP function is not required, the VBAT pin should be connected to VSS.

#### 8.2.2.2 Selection of R<sub>CE</sub>, R<sub>FAULT</sub>, and R<sub>PU</sub>

The  $\overline{CE}$  pin can be used to enable and disable the IC. If host control is not required, the  $\overline{CE}$  pin can be tied to ground or left un-connected, permanently enabling the device.

In applications where external control is <u>required</u>, the  $\overline{CE}$  pin can be controlled by a host processor. As in the case of the VBAT pin (see above), the CE pin should be connected to the host GPIO pin through as large a resistor as possible. The limitation on the resistor value is that the minimum V<sub>OH</sub> of the host GPIO pin less the drop across the resistor should be greater than V<sub>IH</sub> of the bq24314C device's CE pin. The drop across the resistor is given by R<sub>CE</sub> × I<sub>IH</sub>.

The FAULT pin is an open-drain output that goes low during OV, OC, battery-OV, and OT events. If the application does not require monitoring of the FAULT pin, it can be left unconnected. But if the FAULT pin has to be monitored, it should be pulled high externally through  $R_{PU}$ , and connected to the host through  $R_{FAULT}$ .  $R_{FAULT}$  prevents damage to the host controller if the bq24314C device fails (see above). The resistors should be of high value, in practice values between 22 k $\Omega$  and 100 k $\Omega$  should be sufficient.

#### 8.2.2.3 Selection of Input and Output Bypass Capacitors

The input capacitor  $C_{IN}$  in Figure 13 is for decoupling, and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{IN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least 1  $\mu$ F be used at the input of the device. It should be located in close proximity to the IN pin.

 $C_{OUT}$  in Figure 13 is also important: If a very fast (< 1 µs rise time) overvoltage transient occurs at the input, the current that charges  $C_{OUT}$  causes the device's current-limiting loop to kick in, reducing the gate-drive to FET Q1. This results in improved performance for input overvoltage protection.  $C_{OUT}$  should also be a ceramic capacitor of at least 1 µF, located close to the OUT pin.  $C_{OUT}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection IC.



#### 8.2.3 Application Curves



TEXAS INSTRUMENTS

#### **bq24314C** ZHCSAA9A – AUGUST 2012 – REVISED JULY 2015

www.ti.com.cn





### 9 Power Supply Recommendations

The intention is for the bq24314C device to operate with 5-V adapters with a maximum current rating of 1.5 A. The device operates from sources from 3 V to 5.7 V. Outside of this range, the output is disconnected due to either UVLO or the OVP function.

## 10 Layout

#### 10.1 Layout Guidelines

- This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages. Potentially, high voltages may be applied to this IC. It has to be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for high voltages. See Figure 24.
- The device uses WSON packages with a thermal pad. For good thermal performance, the thermal pad must be thermally coupled with the PCB ground plane (GND). This requires a copper pad directly under the device. This copper pad should be connected to the ground plane with an array of thermal vias.
- Ensure that external C<sub>IN</sub> and C<sub>OUT</sub> are located close to the device. Other external components like R<sub>ILIM</sub> and R<sub>BAT</sub> must also be located close to the device.

### 10.2 Layout Example



Figure 24. Layout Example Recommendation

**bq24314C** ZHCSAA9A – AUGUST 2012 – REVISED JULY 2015



## 11 器件和文档支持

### 11.1 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.2 商标

E2E is a trademark of Texas Instruments. Bluetooth is a trademark of Bluetooth SIG, Inc. All other trademarks are the property of their respective owners.

#### 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.4 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 机械、封装和可订购信息

以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不 会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航栏。



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ24314CDSGR     | ACTIVE        | WSON         | DSG                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | SDL                     | Samples |
| BQ24314CDSGT     | ACTIVE        | WSON         | DSG                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | SDL                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | BQ24314CDSGR              | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
|    | BQ24314CDSGT              | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

29-Jan-2019



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24314CDSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| BQ24314CDSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# DSG 8

2 x 2, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## DSG0008A

# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DSG0008A

# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司