BQ27Z561-R1 ZHCSJJ2A -MARCH 2019-REVISED AUGUST 2019 # 适用于 1 节串联锂离子电池组的 BQ27Z561-R1 Impedance Track™ 电池电量测量仪表解决方案 # 1 特性 - 支持低至 1mΩ 的电流感应电阻器 - 支持电池组侧监测,包括增强型健康状况 (SOH) 算 注 - 基于预测的 OCV 的快速 QMAX 更新选项 - SHA-256 认证响应器,用于提高电池组安全性 - 精密的充电算法: - JEITA - 增强型充电 - RSOC() 充电补偿选项 - 两个独立的 ADC - 支持电流和电压同步采样 - 高精度库伦计数器,输入失调电压误差 < 1μV (典型值) - 低电压 (2V) 运行 - 宽量程电流 解决方案 (1mA 至超过 5A) - 高电平有效或者低脉冲或电平中断引脚 - 支持电池跳闸点 (BTP) - 节能模式(典型电池组运行范围条件) - 典型睡眠模式: < 11μA - 典型深度睡眠模式: < 9μA</li> - 典型关断模式: < 1.9μA - 内部和外部温度感应功能 - 诊断使用寿命数据监控器和黑盒记录器 - 适用于高速编程和数据访问的 400kHz I<sup>2</sup>C 总线通信接口 - 用于主机通信的单线制 HDQ - 紧凑型 12 引脚 DSBGA 封装 (YPH) # 2 应用 - 智能手机 - 数码相机与数码摄像机 - 平板电脑计算 - 便携式和可穿戴健康设备以及便携式音频设备 # 3 说明 德州仪器 (TI) BQ27Z561-R1 Impedance Track™电量测量仪表解决方案是一个高度集成的高精度单节电池电量测量仪表,具有闪存可编程的定制精简指令集 CPU (RISC) 和锂离子和锂聚合物电池组 SHA-256 认证。单节功能包括可提高容量的并联电池。 BQ27Z561-R1 电量测量仪表通过 I<sup>2</sup>C 兼容接口和 HDQ 单线接口进行通信,并具有几个有助于实现准确 电量监测 应用的 关键 特性。通过集成的温度检测功能 (内部和外部选项),可实现系统和电池温度测量。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|------------|-----------------| | BQ27Z561-R1 | DSBGA (12) | 1.67mm × 2.05mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 简化原理图 | | 特性 | 4 | | 7.18 I <sup>2</sup> C Timing — 400 kHz | | |---|-----------------------------------------|---|----|----------------------------------------|--| | | | | | 7.19 HDQ Timing | | | : | 应用 | | | 7.20 Typical Characteristics | | | | 说明 | | 8 | Detailed Description | | | | 修订历史记录 | | U | 8.1 Overview | | | | 说明 (续) | | | 8.2 Functional Block Diagram | | | | Pin Configuration and Functions | 3 | | 8.3 Feature Description | | | | Specifications | | | 8.4 Device Functional Modes | | | | 7.1 Absolute Maximum Ratings | 4 | 9 | Applications and Implementation | | | | 7.2 ESD Ratings | | 9 | 9.1 Application Information | | | | 7.3 Recommended Operating Conditions | 4 | | 9.2 Typical Applications | | | | 7.4 Thermal Information | 4 | 10 | | | | | 7.5 Supply Current | | | | | | | 7.6 Internal 1.8-V LDO (REG18) | | 11 | <b>,</b> | | | | 7.7 I/O (CE, PULS, INT) | | | 11.1 Layout Guidelines | | | | 7.8 Internal Temperature Sensor | | 40 | 11.2 Layout Example | | | | 7.9 NTC Thermistor Measurement Support | | 12 | | | | | 7.10 Coulomb Counter (CC) | | | 12.1 文档支持<br>12.2 接收文档更新通知 | | | | 7.11 Analog Digital Converter (ADC) | | | 3.773.77.73-37.7-27.1 | | | | 7.12 Internal Oscillator Specifications | | | 12.3 社区资源 | | | | 7.13 Voltage Reference1 (REF1) | | | 12.4 商标<br>12.5 静电放电警告 | | | | 7.14 Voltage Reference2 (REF2) | | | 12.5 静电放电警告<br>12.6 Glossary | | | | 7.15 Flash Memory | | 42 | | | | | 7.16 I <sup>2</sup> C I/O | | 13 | 机燃、到表种可以购信息 | | | | 7.17 I <sup>2</sup> C Timing — 100 kHz | 7 | | | | 已更改 更改了器件信息 中的封装尺寸.......1 # 5 说明 (续) 集成的 SHA-256 功能有助于在系统和电池组之间实现安全识别。借助中断和 BTP 功能,BQ27Z561-R1 器件可在发生特定充电状态 (SOC)、电压或温度故障时通知系统。通过低电压运行,即使在深度放电情况下,系统也能够持续监控电池的状态。在低活跃度情况下,可以将此器件设置为低功耗库伦计数 (CC) 模式,从而在显著减小工作电流的情况下继续进行库伦计数。 # 6 Pin Configuration and Functions #### **Pin Functions** | NUMBER | NAME | I/O | DESCRIPTION | |--------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D2 | BAT | P <sup>(1)</sup> | Battery voltage measurement input. Kelvin battery sense connection to BAT_SNS. Connect a capacitor (1 µF) between BAT and VSS. Place the capacitor close to the gauge. | | D3 | CE | I | Active high chip enable | | C2 | BAT_SNS | Al | Battery sense | | A1 | INT | 0 | Interrupt for voltage, temperature, and state of charge (programmable active high or low) | | A2 | PULS | 0 | Programmable pulse width with active high or low option | | B1 | TS | Al | Temperature input for ADC | | C3 | NU | NU | Makes no external connection | | В3 | SCL | I/O | Serial clock for I <sup>2</sup> C interface; requires external pull up when used. It can be left floating if unused. | | А3 | SDA/HDQ | I/O | Serial data for I <sup>2</sup> C interface and one-wire interface for HDQ (selectable); requires external pull up when used. It can be left floating if unused. | | D1 | SRP | 1 | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP (positive side) and SRN | | C1 | SRN | ı | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP (positive side) and SRN. | | B2 | VSS | Р | Device ground | (1) P = Power Connection, O = Digital Output, AI = Analog Input, I = Digital Input, I/O = Digital Input/Output, NU = Not Used # 7 Specifications # 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|---------------------------------|------|-----------------|------| | | BAT | -0.3 | 6 | V | | | INT, PULS, CE | -0.3 | 6 | V | | Input Voltage | SRP, SRN, BAT_SNS | -0.3 | $V_{BAT} + 0.3$ | V | | | TS | -0.3 | 2.1 | V | | | SCL, SDA/HDQ | -0.3 | 6 | V | | Operating ambi | ent temperature, T <sub>A</sub> | -40 | 85 | °C | | Operating junction temperature, T <sub>J</sub> | | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |---|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------| | | Human-body model (HBM) on all pins, per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | V | | V | / <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM) on all pins, per JEDEC specification JESD22-C101 (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM enables safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | | | MIN | NOM MAX | UNIT | |--------------------------------------------------------------|------------------------------------|---------------------------|-----|-----------|------| | $V_{BAT}$ | Supply voltage | No operating restrictions | 2.0 | 5.5 | V | | C <sub>BAT</sub> | External capacitor from BAT to VSS | | 1 | | μF | | $V_{TS}$ | Temperature sense | | 0 | 1.8 | V | | $\begin{array}{c} V_{PULS}, \\ V_{INT}, V_{CE} \end{array}$ | Input and output pins | | 0 | $V_{BAT}$ | V | | V <sub>SCL</sub> ,<br>V <sub>SDA/HDQ</sub> | Communication pins | | 0 | $V_{BAT}$ | V | #### 7.4 Thermal Information Over-operating free-air temperature range (unless otherwise noted) | | | BQ27Z561-R1 | | |------------------------|----------------------------------------------|-------------|---------| | | THERMAL METRIC <sup>(1)</sup> | DSBGA (YPH) | UNIT | | | | (12 PINS) | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 64.1 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 59.8 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 52.7 | °C // / | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 28.3 | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.4 | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM enables safe manufacturing with a standard ESD control process. # 7.5 Supply Current Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------------|-----|-----|-----|------| | I <sub>NORMAL</sub> | Standard operating Conditions | | 60 | | μA | | I <sub>SLEEP</sub> | Sense resistor current below SLEEP mode threshold | | 11 | | μA | | I <sub>DEEPSLEEP</sub> | Sense resistor current below DEEP SLEEP mode threshold | | 9 | | μA | | I <sub>OFF</sub> | CE = V <sub>IL</sub> | | 0.5 | | μA | # 7.6 Internal 1.8-V LDO (REG18) Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------|------------------|------|-----|-----|------| | V <sub>REG18</sub> | Regulator output voltage | | 1.6 | 1.8 | 2.0 | V | | $V_{PORth}$ | POR threshold | Rising Threshold | 1.45 | | 1.7 | V | | $V_{PORhy}$ | POR hysteresis | | | 0.1 | | V | # 7.7 I/O (CE, PULS, INT) Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|---------------------------------|----------------------------------------------------|------|-----|------|------| | $V_{IH}$ | High-level input voltage | V <sub>REG18</sub> = 1.8 V | 1.15 | | | V | | $V_{IL}$ | Low-level input voltage low | V <sub>REG18</sub> = 1.8 V | | | 0.50 | V | | V <sub>OL</sub> | Output voltage low for INT/PULS | V <sub>REG18</sub> = 1.8 V, I <sub>OL</sub> = 1 mA | | | 0.4 | V | | C <sub>I</sub> | Input capacitance | | | 5 | | pF | | I <sub>lkg</sub> | Input leakage current | | | | 1 | μΑ | # 7.8 Internal Temperature Sensor Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|-----------------------------|-------------------------------------------------------------|------|------|------|-------| | ., | Internal Temperature sensor | V <sub>TEMPP</sub> | 1.65 | 1.73 | 1.8 | >//00 | | V(TEMP) | voltage drift | V <sub>TEMPP</sub> – V <sub>TEMPN</sub> (assured by design) | 0.17 | 0.18 | 0.19 | mV/°C | # 7.9 NTC Thermistor Measurement Support Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------|-----------------|------|------|------|-----------| | R <sub>NTRC(PU)</sub> | Internal pullup resistance | | 14.4 | 18 | 21.6 | $k\Omega$ | | R <sub>NTC(DRIFT)</sub> | Resistance drift over temperature | | -250 | -120 | 0 | PPM/°C | # 7.10 Coulomb Counter (CC) Unless otherwise noted, characteristics noted under conditions of $T_A = -40^{\circ}C$ to $85^{\circ}C$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------|-------------------------------------------|-------|------|-------|--------| | $V_{(CC\_IN)}$ | Input voltage range | | -0.1 | | 0.1 | V | | t <sub>(CC_CONV)</sub> | Conversion time | Single conversion | | 1000 | | ms | | | Effective Resolution | 1 LSB | | 3.8 | | μV | | | Integral nonlinearity | 16-bit, Best fit over input voltage range | -22.3 | 5.2 | +22.3 | LSB | | | Differential nonlinearity | 16-bit, No missing codes | | 1.5 | | LSB | | | Offset error | 16- bit Post-Calibration | -2.6 | 1.3 | +2.6 | LSB | | | Offset error drift | 15-bit + sign, Post Calibration | | 0.04 | 0.07 | LSB/°C | | | Gain Error | 15-bit + sign, Over input voltage range | -492 | 131 | +492 | LSB | # **Coulomb Counter (CC) (continued)** Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------|-----|-----|-----|-----------| | Gain Error drift | 15-bit + sign, Over input voltage range | | 4.3 | 9.8 | LSB/°C | | Effective input resistance | | 7 | | | $M\Omega$ | # 7.11 Analog Digital Converter (ADC) Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|----------------------------|------------------------------------------------------------------------------|------|------|------|--------| | V | Innut valtage renge | V <sub>FS</sub> = V <sub>REF2</sub> | -0.2 | | 1.0 | V | | V <sub>ADC_TS_GPIO</sub> | Input voltage range | V <sub>FS</sub> = V <sub>REG18</sub> * 2 | -0.2 | | 1.44 | V | | V <sub>BAT_MODE</sub> | Battery Input Voltage | | -0.2 | | 5.5 | V | | | Integral nonlinearity | 16-bit, Best fit, -0.1 V to 0.8 * V <sub>REF2</sub> | -8.4 | | +8.4 | LSB | | | Differential nonlinearity | 16-bit, No missing codes | | 1.5 | | LSB | | | Offset error | 16-bit Post-Calibration <sup>(1)</sup> , V <sub>FS</sub> = V <sub>REF2</sub> | -4.2 | 1.8 | +4.2 | LSB | | | Offset error drift | 16-bit Post-Calibration <sup>(1)</sup> , V <sub>FS</sub> = V <sub>REF2</sub> | | 0.02 | 0.1 | LSB/°C | | | Gain Error | 16-bit, -0.1 to 0.8 * V <sub>FS</sub> | -492 | 131 | +492 | LSB | | | Gain Error drift | 16-bit, -0.1 to 0.8 * V <sub>FS</sub> | | 2 | 4.5 | LSB/°C | | | Effective input resistance | | 8 | | | ΜΩ | | t <sub>(ADC_CONV)</sub> | Conversion time | | | 11.7 | | ms | | Effective resolu | tion | | 14 | 15 | | bits | <sup>(1)</sup> Factory calibration. # 7.12 Internal Oscillator Specifications Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------|-------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | High Frequer | ncy Oscillator (HFO) | | | | | | | f <sub>HFO</sub> | Operating frequency | | | 16.78 | | MHz | | f <sub>HFO</sub> | HFO frequency drift | TA = -20°C to $70$ °C | -2.5% | | 2.5% | | | | | TA = -40°C to 85°C | -3.5 | | 3.5 | | | <sup>t</sup> HFOSTART | HFO start-up time | T <sub>A</sub> = -40°C to 85°C, oscillator frequency within +/- 3% of nominal frequency or a power-on reset | | | 4 | ms | | Low Frequen | cy Oscillator (LFO) | | | | | | | $f_{LFO}$ | Operating frequency | | | 65.536 | | kHz | | f <sub>LFO(ERR)</sub> | Frequency error | $T_A = -40$ °C to 85°C | -2.5% | | +2.5% | | # 7.13 Voltage Reference1 (REF1) Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------|----------------------------------------------------------------|-------|------|-------|-------| | V <sub>REF1</sub> | Internal reference voltage (1) | | 1.195 | 1.21 | 1.227 | V | | V <sub>REF1_DRIFT</sub> | Internal reference voltage drift | $T_A = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | -80 | | +80 | PPM/C | (1) Used for CC and LDO # 7.14 Voltage Reference2 (REF2) Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85 °C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------|----------------------------------------------------------------|-----|------|------|--------| | $V_{REF2}$ | Internal reference voltage (1) | | 1.2 | 1.21 | 1.22 | V | | V <sub>REF2_DRIFT</sub> | Internal reference voltage drift | $T_A = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | -20 | | 20 | PPM/°C | <sup>(1)</sup> Used for ADC # 7.15 Flash Memory Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85°C | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------|--------------------------------------|-------|-----|-----|--------| | | Data retention | | 10 | 100 | | Years | | | Flash programming write | Data Flash | 20000 | | | Cycles | | | cycles | Instruction Flash | 1000 | | | Cycles | | t <sub>(ROWPROG)</sub> | Row programming time | | | | 40 | μs | | t <sub>(MASSERASE)</sub> | Mass-erase time | TA = -40°C to 85°C | | | 40 | ms | | t <sub>(PAGEERASE)</sub> | Page-erase time | TA = -40°C to 85°C | | | 40 | ms | | I <sub>FLASHREAD</sub> | Flash read current | TA = -40°C to 85°C | | | 1 | mA | | I <sub>FLASHWRTIE</sub> | Flash write current | $TA = -40^{\circ}C$ to $85^{\circ}C$ | | | 5 | mA | | I <sub>FLASHERASE</sub> | Flash erase current | TA = -40°C to 85°C | | | 15 | mA | # 7.16 I<sup>2</sup>C I/O Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ °C to 85 °C | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------|----------------------------------------------------|------|-----|------|------| | V <sub>IH</sub> | High-level input voltage | SCL, SDA/HDQ, V <sub>REG18</sub> = 1.8 V | 1.26 | | | V | | V <sub>IL</sub> | Low-level input voltage low | V <sub>REG18</sub> = 1.8 V | | | 0.54 | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1 mA, V <sub>REG18</sub> = 1.8 V | | | 0.36 | V | | C <sub>I</sub> | Input capacitance | | | | 10 | pF | | I <sub>lkq</sub> | Input leakage current | | | 1 | | μA | # 7.17 I<sup>2</sup>C Timing — 100 kHz | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|---------------------------------|----------------------|-----|-----|------|------| | f <sub>SCL</sub> | Clock operating frequency | SCL duty cycle = 50% | | • | 100 | kHz | | t <sub>HD:STA</sub> | Start condition hold time | | 4.0 | | | μs | | t <sub>LOW</sub> | Low period of the SCL Clock | | 4.7 | | | μs | | t <sub>HIGH</sub> | High period of the SCL<br>Clock | | 4.0 | | | μs | | t <sub>SU:STA</sub> | Setup repeated START | | 4.7 | | | μs | | t <sub>HD:DAT</sub> | Data hold time (SDA input) | | 0 | | | ns | | t <sub>SU:DAT</sub> | Data setup time (SDA input) | | 250 | | | ns | | t <sub>r</sub> | Clock rise time | 10% to 90% | | | 1000 | ns | | t <sub>f</sub> | Clock fall time | 90% to 10% | | | 300 | ns | | t <sub>SU:STO</sub> | Setup time STOP condition | | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time STOP to START | | 4.7 | | | μs | # 7.18 I<sup>2</sup>C Timing — 400 kHz | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------|----------------------|-----|-----|-----|------| | f <sub>SCL</sub> | Clock operating frequency | SCL duty cycle = 50% | | | 400 | kHz | | t <sub>HD:STA</sub> | START condition hold time | | 0.6 | | | μs | | $t_{LOW}$ | Low period of the SCL Clock | | 1.3 | | | μs | # I<sup>2</sup>C Timing — 400 kHz (continued) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|------------------------------|-----------------|-----|-----|-----|------| | t <sub>HIGH</sub> | High period of the SCL Clock | | 600 | | | ns | | t <sub>SU:STA</sub> | Setup repeated START | | 600 | | | ns | | t <sub>HD:DAT</sub> | Data hold time (SDA input) | | 0 | | | ns | | t <sub>SU:DAT</sub> | Data setup time (SDA input) | | 100 | | | ns | | t <sub>r</sub> | Clock rise time | 10% to 90% | | | 300 | ns | | t <sub>f</sub> | Clock fall time | 90% to 10% | | | 300 | ns | | t <sub>SU:STO</sub> | Setup time STOP condition | | 0.6 | | | μs | | t <sub>BUF</sub> | Bus free time STOP to START | | 1.3 | | | μs | # 7.19 HDQ Timing | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------|-------------------------------|-----------------------------------------|-----|-----|-----|------| | t <sub>B</sub> | Break time | | 190 | • | ! | μs | | t <sub>BR</sub> | Break recovery time | | 40 | | | μs | | t <sub>HW1</sub> | Host write 1 time | Host drives HDQ | 0.5 | | 50 | μs | | t <sub>HW0</sub> | Host write 0 time | Host drives HDQ | 86 | | 145 | μs | | t <sub>CYCH</sub> | Cycle time, host to device | Device drives HDQ | 190 | | | μs | | t <sub>CYCD</sub> | Cycle time, device to Host | Device drives HDQ | 190 | 205 | 250 | μs | | t <sub>DW1</sub> | Device write 1 time | Device drives HDQ | 32 | | 50 | μs | | t <sub>DW0</sub> | Device write 0 time | Device drives HDQ | 80 | | 145 | μs | | t <sub>RSPS</sub> | Device response time | Device drives HDQ | 190 | | 950 | μs | | t <sub>TRND</sub> | Host turn around time | Host drives HDQ after device drives HDQ | 250 | | | μs | | t <sub>RISE</sub> | HDQ line rising time to logic | | | | 1.8 | μs | | t <sub>RST</sub> | HDQ Reset | Host drives HDQ low before device reset | 2.2 | | | s | Figure 1. I<sup>2</sup>C Timing - a. HDQ Breaking - b. Rise time of HDQ line - c. $\ensuremath{\mathsf{HDQ}}$ Host to fuel gauge communication - d. Fuel gauge to Host communication - e. Fuel gauge to Host response format - f. HDQ Host to fuel gauge Figure 2. HDQ Timing # 7.20 Typical Characteristics # 8 Detailed Description #### 8.1 Overview The BQ27Z561-R1 gas gauge is a fully integrated battery manager that employs flash-based firmware to provide a complete solution for battery-stack architectures composed of 1-series cells. The BQ27Z561-R1 device interfaces with a host system via an $I^2C$ or HDQ protocol. High-performance, integrated analog peripherals enable support for a sense resistor down to 1 m $\Omega$ , and simultaneous current/voltage data conversion for instant power calculations. The following sections detail all of the major component blocks included as part of the BQ27Z561-R1 device. # 8.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated # 8.3 Feature Description #### 8.3.1 BQ27Z561-R1 Processor The BQ27Z561-R1 device uses a custom TI-proprietary processor design that features a Harvard architecture and operates at frequencies up to 4.2 MHz. Using an adaptive, three-stage instruction pipeline, the BQ27Z561-R1 processor supports variable instruction lengths of 8, 16, or 24 bits. #### 8.3.2 Battery Parameter Measurements The BQ27Z561-R1 device measures cell voltage and current simultaneously, and also measures temperature to calculate the information related to remaining capacity, full charge capacity, state-of-health, and other gauging parameters. #### 8.3.2.1 Coulomb Counter (CC) The first ADC is an integrating analog-to-digital converter designed specifically for tracking charge and discharge activity, or coulomb counting, of a rechargeable battery. It features a single-channel differential input that converts the voltage difference across a sense resistor between the SRP and SRN terminals with a resolution of $3.74 \, \mu V$ . # **Feature Description (continued)** #### 8.3.2.2 CC Digital Filter The CC digital filter generates a 16-bit conversion value from the delta-sigma CC front-end. Its FIR filter uses the HFO clock output. New conversions are available every 1 s. #### 8.3.2.3 ADC Multiplexer The ADC multiplexer provides selectable connections to the external pins BAT, BAT\_SNS, TS, the internal temperature sensor, internal reference voltages, internal 1.8-V regulator, and VSS ground reference input. In addition, the multiplexer can independently enable the TS input connection to the internal thermistor biasing circuitry, and enables the user to short the multiplexer inputs for test and calibration purposes. # 8.3.2.4 Analog-to-Digital Converter (ADC) The second ADC is a 16-bit delta-sigma converter designed for general-purpose measurements. The ADC automatically scales the input voltage range during sampling based on channel selection. The converter resolution is a function of its full-scale range and number of bits, yielding a 38-µV resolution. #### 8.3.2.5 Internal Temperature Sensor An internal temperature sensor is available on the BQ27Z561-R1 device to reduce the cost, power, and size of the external components necessary to measure temperature. It is available for connection to the ADC using the multiplexer, and is ideal for quickly determining pack temperature under a variety of operating conditions. #### 8.3.2.6 External Temperature Sensor Support The TS input is enabled with an internal $18-k\Omega$ (Typ.) linearization pull-up resistor to support the use of a $10-k\Omega$ (25°C) NTC external thermistor, such as the Semitec 103AT-2. The NTC thermistor should be connected between VSS and the individual TS pin. The analog measurement is then taken via the ADC through its input multiplexer. If a different thermistor type is required, then changes to configurations may be required. Figure 7. External Thermistor Biasing #### 8.3.3 Power Supply Control The BQ27Z561-R1 device uses the BAT pin as its power source. BAT powers the internal voltage sources that supply references for the device. BAT\_SNS is a non-current carrying path and used at the Kelvin reference for BAT. # **Feature Description (continued)** #### 8.3.4 Bus Communication Interface The BQ27Z561-R1 device has an I<sup>2</sup>C bus communication interface. Alternatively, the BQ27Z561-R1 can be configured to communicate through the HDQ pin (shared with SDA). #### NOTE Once the device is switched to the HDQ protocol, it is not reversible. #### 8.3.5 Low Frequency Oscillator The BQ27Z561-R1 device includes a low frequency oscillator (LFO) running at 65.536 kHz. #### 8.3.6 High Frequency Oscillator The BQ27Z561-R1 includes a high frequency oscillator (HFO) running at 16.78 MHz. It is frequency locked to the LFO output and scaled down to 8.388 MHz with a 50% duty cycle. #### 8.3.7 1.8-V Low Dropout Regulator The BQ27Z561-R1 device contains an integrated capacitor-less 1.8-V LDO (REG18) that provides regulated supply voltage for the device CPU and internal digital logic. #### 8.3.8 Internal Voltage References The BQ27Z561-R1 device provides two internal voltage references. REF1 is used by REG18, oscillators, and CC. REF2 is used by the ADC. #### 8.3.9 Gas Gauging This device uses the Impedance Track<sup>™</sup> technology to measure and determine the available charge in battery cells. See the *Theory and Implementation of Impedance Track Battery Fuel-Gauging Algorithm Application Report* (SLUA450) for further details. #### 8.3.10 Charge Control Features This device supports charge control features, such as: - Reports charging voltage and charging current based on the active temperature range—JEITA temperature ranges T1, T2, T3, T4, T5, and T6 - · Provides more complex charging profiles, including sub-ranges within a standard temperature range - Reports the appropriate charging current required for constant current charging, and the appropriate charging voltage needed for constant voltage charging to a smart charger, using the bus communication interface - Compensates the charging profile based on the value of RelativeStateOfCharge() - Selects the chemical state-of-charge of each battery cell using the Impedance Track method - Reports charging faults and indicates charge status via charge and discharge alarms #### 8.3.11 Authentication This device supports security with the following features, which can be enabled if desired: - · Authentication by the host using the SHA-256 method - The gas gauge requires SHA-256 authentication before the device can be unsealed or allow full access. # 8.4 Device Functional Modes This device supports four modes, but the current consumption varies, based on firmware control of certain functions and modes of operation: - NORMAL mode: In this mode, the device performs measurements, calculations, protections, and data updates every 250-ms intervals. Between these intervals, the device is operating in a reduced power stage to minimize total average current consumption. - SLEEP mode: In this mode, the device performs measurements, calculations, and data updates in adjustable # **Device Functional Modes (continued)** time intervals. Between these intervals, the device is operating in a reduced power stage to minimize total average current consumption. - DEEP SLEEP mode: In this mode, the current is reduced slightly while current and voltage are still measured periodically, with a user-defined time between reads. - OFF mode: The device is completely disabled by pulling CE low. CE disables the internal voltage rail. All non-volatile memory is unprotected. #### 8.4.1 Lifetime Logging Features The device supports data logging of several key parameters for warranty and analysis: - Maximum and minimum cell temperature - Maximum current in CHARGE or DISCHARGE mode - · Maximum and minimum cell voltages - Total run time (This data is stored with a resolution of two hours.) - Time spent different temperature ranges (This data is stored with a resolution of two hours.) #### 8.4.2 Configuration The device supports accurate data measurements and data logging of several key parameters. #### 8.4.2.1 Coulomb Counting The device uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement. The ADC measures charge/discharge flow of the battery by measuring the voltage across a very small external sense resistor. The integrating ADC measures a bipolar signal from a range of -100 mV to 100 mV, with a positive value when $V_{(SRP)} - V_{(SRN)}$ , indicating charge current and a negative value indicating discharge current. The current measurement is performed by measuring the voltage drop across the external sense resistor, which can be as low as 1 m $\Omega$ , and the polarity of the differential voltage determines if the cell is in the CHARGE or DISCHARGE mode. #### 8.4.2.2 Cell Voltage Measurements The BQ27Z561-R1 gas gauge measures the cell voltage at 1-s intervals using the ADC. This measured value is internally scaled for the ADC and is calibrated to reduce any errors due to offsets. This data is also used for calculating the impedance of the cell for Impedance Track gas gauging. #### 8.4.2.3 Auto Calibration The auto-calibration feature helps to cancel any voltage offset across the SRP and SRN pins for accurate measurement of the cell voltage, charge/discharge current, and thermistor temperature. The auto-calibration is performed when there is no communication activity for a minimum of 5 s on the bus lines. ## 8.4.2.4 Temperature Measurements This device has an internal sensor for on-die temperature measurements, and the ability to support an external temperature measurement via the external NTC on the TS pin. These two measurements are individually enabled and configured. # 9 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The BQ27Z561-R1 gas gauge can be used with a 1-series Li-lon/Li-Polymer battery pack. To implement and design a comprehensive set of parameters for a specific battery pack, the user needs Battery Management Studio (BQSTUDIO), which is a graphical user-interface tool installed on a PC during development. The firmware installed in the product has default values, which are summarized in the BQ27Z561-R1 Technical Reference Manual (SLUUBY5). Using the BQSTUDIO tool, these default values can be changed to cater to specific application requirements during development once the system parameters, such as enable/disable of certain features for operation, cell configuration, chemistry that best matches the cell used, and more are known. The final flash image, which is extracted once configuration and testing are complete, will be used for mass production and is referred to as the "golden image." # 9.2 Typical Applications The following is an example BQ27Z561-R1 application schematic for a single-cell battery pack. Figure 8. BQ27Z561-R1 1-Series Cell Typical Implementation #### 9.2.1 Design Requirements (Default) | Design Parameter | Example | | | | | |--------------------|---------------------------------|--|--|--|--| | Cell Configuration | 1s1p (1 series with 1 parallel) | | | | | | Design Capacity | 5300 mAh | | | | | | Device Chemistry | Li-lon | | | | | | Design Voltage | 4000 mV | | | | | # **Typical Applications (continued)** | Design Parameter | Example | |------------------|---------| | Cell Low Voltage | 2500 mV | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Changing Design Parameters For the firmware settings needed for the design requirements, refer to the BQ27Z561-R1 Technical Reference Manual (SLUUBY5). - To change design capacity, set the data flash value (in mAh) in the Gas Gauging: Design: Design Capacity register. - To set device chemistry, go to the data flash *PC Configuration: Data: Device Chemistry*. The BQSTUDIO software automatically populates the correct chemistry identification. This selection is derived from using the BQCHEM feature in the tools and choosing the option that matches the device chemistry from the list. - To set the design voltage, go to Gas Gauging: Design: Design Voltage register. - To set the Cell Low Voltage or clear the Cell Low Voltage, use Settings: Configuration: Init Voltage Low Set or Clear. This is used to set the cell voltage level that will set (clear) the [VOLT\_LO] bit in the Interrupt Status register. - To enable the internal temperature and the external temperature sensors: Set **Settings:Configuration: Temperature Enable**: Bit 0 (TSInt) = 1 for the internal sensor; set Bit 1 (TS1) = 1 for the external sensor. #### 9.2.3 Calibration Process The calibration of current, voltage, and temperature readings is accessible by writing 0xF081 or 0xF082 to *ManufacturerAccess()*. A detailed procedure is included in the *BQ27Z561-R1 Technical Reference Manual* (SLUUBY5) in the *Calibration* section. The description allows for calibration of cell voltage measurement offset, battery voltage, current calibration, coulomb counter offset, PCB offset, CC gain/capacity gain, and temperature measurement for both internal and external sensors. #### 9.2.4 Gauging Data Updates When a battery pack enabled with the BQ27Z561-R1 gas gauge is cycled, the value of *FullChargeCapacity()* updates several times, including the onset of charge or discharge, charge termination, temperature delta, resistance updates during discharge, and relaxation. Figure 9 shows actual battery voltage, load current, and *FullChargeCapacity()* when some of those updates occur during a single application cycle. Update points from the plot include: - Charge termination at 7900 s - Relaxation at 9900 s - Resistance update at 11500 s #### 9.2.4.1 Application Curve Figure 9. Full Charge Capacity Tracking (X-Axis Is Seconds) # 10 Power Supply Requirements The only power supply is the BAT pin, which is connected to the positive terminal of the battery. The input voltage for the BAT pin will have a minimum of 2 V to a maximum of 5 V. #### 11 Layout #### 11.1 Layout Guidelines - The quality of the Kelvin connections at the sense resistor is critical. The sense resistor must have a temperature coefficient no greater than 50 ppm to minimize current measurement drift with temperature. Choose the value of the sense resistor to correspond to the available overcurrent and short-circuit ranges of the BQ27Z561-R1 gas gauge. Select the smallest value possible to minimize the negative voltage generated on the BQ27Z561-R1 VSS node during a short circuit. This pin has an absolute minimum of –0.3 V. Parallel resistors can be used as long as good Kelvin sensing is ensured. The device is designed to support a 1-mΩ to 3-mΩ sense resistor. - BAT\_SNS should be tied directly to the positive connection of the battery. It should not share a path with the BAT pin. - In reference to the gas gauge circuit the following features require attention for component placement and layout: differential low-pass filter and I<sup>2</sup>C communication. - The BQ27Z561-R1 gas gauge uses an integrating delta-sigma ADC for current measurements. Add a 100-Ω resistor from the sense resistor to the SRP and SRN inputs of the device. Place a 0.1-μF filter capacitor across the SRP and SRN inputs. If required for a circuit, 0.1-μF filter capacitors can be added for additional noise filtering for each sense input pin to ground. Place all filter components as close as possible to the device. Route the traces from the sense resistor in parallel to the filter circuit. Adding a ground plane around the filter network can provide additional noise immunity. #### **Layout Guidelines (continued)** - The BQ27Z561-R1 has an internal LDO that is internally compensated and does not require an external decoupling capacitor. - The I<sup>2</sup>C clock and data pins have integrated high-voltage ESD protection circuits; however, adding a Zener diode and series resistor provides more robust ESD performance. The I<sup>2</sup>C clock and data lines have an internal pull-down. When the gas gauge senses that both lines are low (such as during removal of the pack), the device performs auto-offset calibration and then goes into SLEEP mode to conserve power. # 11.2 Layout Example Figure 10. BQ27Z561-R1 Key Trace Board Layout # 12 器件和文档支持 # 12.1 文档支持 #### 12.1.1 相关文档 - 《BQ27Z561-R1 技术参考手册》 (SLUUBY5) - 《Impedance Track 电池电量监测算法的理论及实现应用报告》(SLUA364) # 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的**通知我**进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 商标 Impedance Track, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 👫 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 14-Feb-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | BQ27Z561YPHR-R1 | ACTIVE | DSBGA | YPH | 12 | 3000 | RoHS & Green | SAC396 | Level-1-260C-UNLIM | -40 to 85 | Q27Z561R1 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 15-Sep-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ27Z561YPHR-R1 | DSBGA | YPH | 12 | 3000 | 180.0 | 8.4 | 1.83 | 2.2 | 0.53 | 4.0 | 8.0 | Q1 | www.ti.com 15-Sep-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | BQ27Z561YPHR-R1 | DSBGA | YPH | 12 | 3000 | 182.0 | 182.0 | 20.0 | | DIE SIZE BALL GRID ARRAY NOTES: NanoFree Is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司