

# 针对与 bq2419x 充电器控制器一起使用的电池管理单元 Impedance Track™ 电量计

#### 查询样品: bq27531-G1

## 特性

- 针对单节锂离子电池应用的电池电量计
- 驻留在系统主板上
- 基于已获专利的 Impedance Track<sup>™</sup> 技术的电池 电量计
  - 可为准确续航时间预测建模电池放电曲线
  - 可针对电池老化、电池自放电以及温度/速率低效情况进行自动调节
  - 低值感应电阻器 (5mΩ 至 20mΩ)
- 具有可定制充电配置的电池充电器管理器
  - 可根据温度配置的充电电压和电流
  - 可选健康状态 (SoH) 和基于多级别的充电配置
- 无主机自主电池管理系统
  - 精简的软件开销可实现平台间的轻松可移植性以 及更短代工生产 (OEM) 设计周期
  - 更高的可靠性和安全性

- 运行时间提升
  - 阻抗跟踪 (Impedance Track) 技术带来了更长 的运行时间
  - 针对充电器终止的更加严密的精度控制
  - 经改进的再充电阀值
  - 智能充电-定制的和自适应充电配置
  - 基于 SoH 的充电器控制
  - 温度水平充电 (TLC)
- 针对 bq2419x 单节开关模式电池充电器的电池充 电器控制
  - 独立充电解决方案
  - 出厂模式性能
- 400kHz I<sup>2</sup>C™ 用于与系统微处理器端口相连接的接口
- 采用 15 引脚 NanoFree™ (CSP) 封装内

#### 应用范围

- 智能手机、功能型手机和平板电脑
- 数码相机与数码摄像机
- 手持终端设备
- MP3 或多媒体播放器

### 说明

德州仪器 (TI) 的bq27531-G1系统侧锂离子电池管理单元是一款微控制器外设,此外设提供针对单节锂离子电池组的 Impedance Track™ 电量检测和充电控制。此器件只需很少的系统微处理器固件开发。 与 bq2419x 单节开关模式充电器一起使用,bq27531-G1管理一个嵌入式电池(不可拆卸)或一个可拆卸电池组。

bq27531-G1采用已获专利的 Impedance Track<sup>™</sup> 算法支持电量检测,可提供诸如剩余电池容量 (mAh),充电状态 (%),续航时间(分钟),电池电压 (mV),温度 (°C) 以及健康状况 (%) 等信息。

通过bq27531-G1进行电池电量监测只需将 PACK+ (P+), PACK- (P-) 以及热敏电阻 (T) 连接至可拆卸电池组或嵌入式电池电路。 CSP 选项采用尺寸为 2.61mm × 1.96mm 的 15 焊球封装,引线间距为 0.5mm。 它是空间受限应用的理想选择。

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Impedance Track, NanoFree are trademarks of Texas Instruments. I<sup>2</sup>C is a trademark of NXP B.V. Corp Netherlands.

## bq27531-G1 ZHCSAY6-MARCH 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## TYPICAL APPLICATION



### **DEVICE INFORMATION**

### **AVAILABLE OPTIONS**

| PART NUMBER    | FIRMWARE<br>VERSION | PACKAGE | T <sub>A</sub> | COMMUNICATION<br>FORMAT | TAPE and REEL<br>QUANTITY |
|----------------|---------------------|---------|----------------|-------------------------|---------------------------|
| bq27531YZFR-G1 | 1.02                | 000.45  | 10°C to 95°C   | l <sup>2</sup> C        | 3000                      |
| bq27531YZFT-G1 | (0x0102)            | CSP-15  | –40°C to 85°C  | FC                      | 250                       |



#### THERMAL INFORMATION

|                       | THERMAL METRIC <sup>(1)</sup>                | bq27531-G1                                                                    |       |
|-----------------------|----------------------------------------------|-------------------------------------------------------------------------------|-------|
|                       |                                              | YZF (15 PINS)           70           17           20           1           18 | UNITS |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 70                                                                            |       |
| θ <sub>JC(top)</sub>  | Junction-to-case(top) thermal resistance     | 17                                                                            |       |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 20                                                                            | °C/W  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1                                                                             | °C/W  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 18                                                                            |       |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | n/a                                                                           |       |

(1) 有关传统和新的热度量的更多信息,请参阅*IC 封装热度量*应用报告, SPRA953。

Texas Instruments

(BOTTOM VIEW)

**C**3

(C2

(C1)

**B**3

(B2

(B1)

(A3)

(A2)

(A1)

E3

(E2)

(E1)

**D**3

(D1)

www.ti.com.cn

### PIN ASSIGNMENT AND PACKAGE DIMENSIONS



| DIM | MIN  | TYP  | MAX  | UNITS |
|-----|------|------|------|-------|
| D   | 2580 | 2610 | 2640 | um    |
| Е   | 1926 | 1956 | 1986 | μm    |

#### **Table 1. PIN FUNCTIONS**

| PI              | N      | TVDE | DECODIDION                                                                                                                                                                                                         |  |  |  |  |
|-----------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME NO.        |        |      | DESCRIPTION                                                                                                                                                                                                        |  |  |  |  |
| SRP             | A1     | IA   | Analog input pin connected to the internal coulomb counter where SRP is nearest the PACK– connection. Connect to $5-m\Omega$ to $20-m\Omega$ sense resistor.                                                       |  |  |  |  |
| SRN             | B1     | IA   | Analog input pin connected to the internal coulomb counter where SRN is nearest the Vss connection. Connect to 5-m $\Omega$ to 20-m $\Omega$ sense resistor.                                                       |  |  |  |  |
| V <sub>SS</sub> | C1, C2 | Р    | Device ground                                                                                                                                                                                                      |  |  |  |  |
| V <sub>CC</sub> | D1     | Р    | Regulator output and bq27531-G1 power. Decouple with 1µF ceramic capacitor to Vss.                                                                                                                                 |  |  |  |  |
| REGIN           | E1     | Р    | Regulator input. Decouple with 0.1µF ceramic capacitor to Vss.                                                                                                                                                     |  |  |  |  |
| SOC_INT         | A2     | I/O  | SOC state interrupts output. Generates a pulse as described in <i>bq</i> 27531-G1 Technical Reference Manual. Open drain output.                                                                                   |  |  |  |  |
| BSCL            | B2     | 0    | Battery Charger clock output line for chipset communication. Push-pull output.                                                                                                                                     |  |  |  |  |
| CE              | D2     | I    | Chip Enable. Internal LDO is disconnected from REGIN when driven low. <b>Note:</b> CE has an internal ESD protection diode connected to REGIN. Recommend maintaining $V_{CE} \leq V_{REGIN}$ under all conditions. |  |  |  |  |
| BAT             | E2     | I    | Cell-voltage measurement input. ADC input. Recommend 4.8V maximum for conversion accuracy.                                                                                                                         |  |  |  |  |
| SCL             | A3     | I    | Slave $l^2C$ serial communications clock input line for communication with system (Master). Open-drain I/O. Use with $10k\Omega$ pull-up resistor (typical).                                                       |  |  |  |  |
| SDA             | B3     | I/O  | Slave I <sup>2</sup> C serial communications data line for communication with system (Master). Open-drain I/O. Use with 10kΩ pull-up resistor (typical).                                                           |  |  |  |  |
| BSDA            | C3     | I/O  | Battery Charger data line for chipset communication. Push-pull output.                                                                                                                                             |  |  |  |  |
| TS              | D3     | IA   | Pack thermistor voltage sense (use 103AT-type thermistor). ADC input.                                                                                                                                              |  |  |  |  |
| BI/TOUT         | E3     | I/O  | Battery-insertion detection input. Power pin for pack thermistor network. Thermistor-multiplexer control pin. Use with pull-up resistor >1M $\Omega$ (1.8 M $\Omega$ typical).                                     |  |  |  |  |



## ELECTRICAL SPECIFICATIONS

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                    | PARAMETER                                                                    | VALUE                            | UNIT  |
|--------------------|------------------------------------------------------------------------------|----------------------------------|-------|
| V <sub>REGIN</sub> | Regulator input range                                                        | -0.3 to 5.5                      | V     |
|                    |                                                                              | -0.3 to 6.0 <sup>(2)</sup>       | V     |
| V <sub>CE</sub>    | CE input pin                                                                 | -0.3 to V <sub>REGIN</sub> + 0.3 | V     |
| V <sub>CC</sub>    | Supply voltage range                                                         | -0.3 to 2.75                     | V     |
| V <sub>IOD</sub>   | Open-drain I/O pins (SDA, SCL, SOC_INT)                                      | -0.3 to 5.5                      | V     |
| V <sub>BAT</sub>   | BAT input pin                                                                | -0.3 to 5.5                      | V     |
|                    |                                                                              | -0.3 to 6.0 <sup>(2)</sup>       | V     |
| VI                 | Input voltage range to all other pins<br>(BI/TOUT, TS, SRP, SRN, BSDA, BSCL) | –0.3 to V <sub>CC</sub> + 0.3    | V     |
| 500                | Human-body model (HBM), BAT pin                                              | 1.5                              | 1.3.7 |
| ESD                | Human-body model (HBM), all other pins                                       | 2                                | – kV  |
| T <sub>A</sub>     | Operating free-air temperature range                                         | -40 to 85                        | °C    |
| T <sub>stg</sub>   | Storage temperature range                                                    | –65 to 150                       | °C    |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Condition not to exceed 100 hours at 25 °C lifetime.

### **RECOMMENDED OPERATING CONDITIONS**

 $T_A = -40^{\circ}C$  to 85°C,  $V_{REGIN} = V_{BAT} = 3.6V$  (unless otherwise noted)

|                    | PARAMETER                                                                | TEST CONDITIONS                                                                     | MIN  | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|-----|-----|------|
|                    | Supply voltage                                                           | No operating restrictions                                                           | 2.8  |     | 4.5 | V    |
| V <sub>REGIN</sub> | Supply voltage                                                           | No FLASH writes                                                                     | 2.45 |     | 2.8 | v    |
| C <sub>REGIN</sub> | External input capacitor for internal LDO between REGIN and $V_{SS}$     | No FLASH writes Nominal capacitor values specified. Recommend a 5% ceramic X5R type |      | 0.1 |     | μF   |
| C <sub>LDO25</sub> | External output capacitor for internal LDO between $V_{CC}$ and $V_{SS}$ |                                                                                     | 0.47 | 1   |     | μF   |
| t <sub>PUCD</sub>  | Power-up communication delay                                             |                                                                                     |      | 250 |     | ms   |

#### SUPPLY CURRENT

 $T_A = 25^{\circ}C$  and  $V_{REGIN} = V_{BAT} = 3.6V$  (unless otherwise noted)

|                                  | PARAMETER                        | TEST CONDITIONS                                                               | MIN | TYP | MAX | UNIT |
|----------------------------------|----------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| $I_{CC}$ <sup>(1)</sup>          | Normal operating-mode current    | Fuel gauge in NORMAL mode.<br>I <sub>LOAD</sub> > <b>Sleep Current</b>        |     | 118 |     | μA   |
| I <sub>SLP+</sub> <sup>(1)</sup> | Sleep+ operating mode current    | Fuel gauge in SLEEP+ mode.<br>I <sub>LOAD</sub> < <b>Sleep Current</b>        |     | 62  |     | μA   |
| I <sub>SLP</sub> <sup>(1)</sup>  | Low-power storage-mode current   | Fuel gauge in SLEEP mode.<br>I <sub>LOAD</sub> < <b>Sleep Current</b>         |     | 23  |     | μA   |
| I <sub>HIB</sub> <sup>(1)</sup>  | Hibernate operating-mode current | Fuel gauge in HIBERNATE mode.<br>I <sub>LOAD</sub> < <i>Hibernate Current</i> |     | 8   |     | μA   |

(1) Specified by design. Not production tested.

**bq27531-G1** ZHCSAY6-MARCH 2013

www.ti.com.cn

RUMENTS

## DIGITAL INPUT AND OUTPUT DC CHARACTERISTICS

 $T_A = -40^{\circ}$ C to 85°C, typical values at  $T_A = 25^{\circ}$ C and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                                 | PARAMETER                                           | TEST CONDITIONS                                   | MIN                   | TYP             | MAX   | UNIT |
|---------------------------------|-----------------------------------------------------|---------------------------------------------------|-----------------------|-----------------|-------|------|
| V <sub>OL</sub>                 | Output voltage, low (SCL, SDA, SOC_INT, BSDA, BSCL) | I <sub>OL</sub> = 3 mA                            |                       |                 | 0.4   | V    |
| V <sub>OH(PP)</sub>             | Output voltage, high (BSDA, BSCL)                   | I <sub>OH</sub> = -1 mA                           | $V_{CC} - 0.5$        |                 |       | V    |
| V <sub>OH(OD)</sub>             | Output voltage, high (SDA, SCL, SOC_INT)            | External pullup resistor connected to $V_{CC}$    | V <sub>CC</sub> – 0.5 |                 |       | v    |
|                                 | Input voltage, low (SDA, SCL)                       |                                                   | -0.3                  |                 | 0.6   |      |
| V <sub>IL</sub>                 | Input voltage, low (BI/TOUT)                        | BAT INSERT CHECK MODE active                      | -0.3                  |                 | 0.6   | V    |
| <i>\</i> /                      | Input voltage, high (SDA, SCL)                      |                                                   | 1.2                   |                 |       | V    |
| V <sub>IH</sub>                 | Input voltage, high (BI/TOUT)                       | BAT INSERT CHECK MODE active                      | 1.2                   | V <sub>CC</sub> | + 0.3 | v    |
| V <sub>IL(CE)</sub>             | Input voltage, low (CE)                             |                                                   |                       |                 | 0.8 V |      |
| V <sub>IH(CE)</sub>             | Input voltage, high (CE)                            | $V_{\text{REGIN}} = 2.8 \text{ to } 4.5 \text{V}$ | 2.65                  |                 |       |      |
| I <sub>lkg</sub> <sup>(1)</sup> | Input leakage current (I/O pins)                    |                                                   |                       |                 | 0.3   | μA   |

(1) Specified by design. Not production tested.

### **POWER-ON RESET**

 $T_A = -40^{\circ}C$  to 85°C, typical values at  $T_A = 25^{\circ}C$  and  $V_{REGIN} = 3.6$  V (unless otherwise noted)

|                  | PARAMETER                                               | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|------------------|---------------------------------------------------------|-----------------|------|------|------|------|
| V <sub>IT+</sub> | Positive-going battery voltage input at V <sub>CC</sub> |                 | 2.05 | 2.15 | 2.20 | V    |
| V <sub>HYS</sub> | Power-on reset hysteresis                               |                 | 45   | 115  | 185  | mV   |

### 2.5V LDO REGULATOR

 $T_A = -40^{\circ}C$  to 85°C,  $C_{LDO25} = 1\mu$ F,  $V_{REGIN} = 3.6V$  (unless otherwise noted)

|                    | PARAMETER                             | TEST CONDITION                                                             | MIN | NOM | MAX | UNIT |
|--------------------|---------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
|                    |                                       | $2.8V \le V_{\text{REGIN}} \le 4.5V, I_{\text{OUT}} \le 16\text{mA}^{(1)}$ | 2.3 | 2.5 | 2.6 | V    |
| V <sub>REG25</sub> | Regulator output voltage ( $V_{CC}$ ) | $2.45V \le V_{REGIN} < 2.8V$ (low battery),<br>$I_{OUT} \le 3mA$           | 2.3 |     |     | V    |

(1) LDO output current, I<sub>OUT</sub>, is the total load current. LDO regulator should be used to power internal fuel gauge only.

### INTERNAL CLOCK OSCILLATORS

 $T_A = -40^{\circ}$ C to 85°C, 2.4 V < V<sub>CC</sub> < 2.6 V; typical values at  $T_A = 25^{\circ}$ C and V<sub>CC</sub> = 2.5 V (unless otherwise noted)

|                   | PARAMETER                 | TEST CONDITIONS | MIN | TYP N  | AX | UNIT |
|-------------------|---------------------------|-----------------|-----|--------|----|------|
| f <sub>OSC</sub>  | High Frequency Oscillator |                 |     | 8.389  |    | MHz  |
| f <sub>LOSC</sub> | Low Frequency Oscillator  |                 |     | 32.768 |    | kHz  |



## ADC (TEMPERATURE AND CELL MEASUREMENT) CHARACTERISTICS

 $T_A = -40^{\circ}$ C to 85°C, 2.4 V < V<sub>CC</sub> < 2.6 V; typical values at  $T_A = 25^{\circ}$ C and V<sub>CC</sub> = 2.5 V (unless otherwise noted)

|                                      | PARAMETER                                | TEST CONDITIONS                       | MIN                        | TYP | MAX | UNIT  |
|--------------------------------------|------------------------------------------|---------------------------------------|----------------------------|-----|-----|-------|
| V <sub>ADC1</sub>                    | Input voltage range (TS)                 |                                       | V <sub>SS</sub> –<br>0.125 |     | 2   | V     |
| V <sub>ADC2</sub>                    | Input voltage range (BAT)                |                                       | V <sub>SS</sub> –<br>0.125 |     | 5   | V     |
| V <sub>IN(ADC)</sub>                 | Input voltage range                      |                                       | 0.05                       |     | 1   | V     |
| G <sub>TEMP</sub>                    | Internal temperature sensor voltage gain |                                       |                            | -2  |     | mV/°C |
| t <sub>ADC_CONV</sub>                | Conversion time                          |                                       |                            |     | 125 | ms    |
|                                      | Resolution                               |                                       | 14                         |     | 15  | bits  |
| V <sub>OS(ADC)</sub>                 | Input offset                             |                                       |                            | 1   |     | mV    |
| Z <sub>ADC1</sub> <sup>(1)</sup>     | Effective input resistance (TS)          |                                       | 8                          |     |     | MΩ    |
|                                      |                                          | bq27531-G1 not measuring cell voltage | 8                          |     |     | MΩ    |
| Z <sub>ADC2</sub> <sup>(1)</sup>     | Effective input resistance (BAT)         | bq27531-G1 measuring cell voltage     |                            | 100 |     | kΩ    |
| I <sub>lkg(ADC)</sub> <sup>(1)</sup> | Input leakage current                    |                                       |                            |     | 0.3 | μA    |

(1) Specified by design. Not tested in production.

### INTEGRATING ADC (COULOMB COUNTER) CHARACTERISTICS

 $T_A = -40^{\circ}C$  to 85°C, 2.4 V < V<sub>CC</sub> < 2.6 V; typical values at  $T_A = 25^{\circ}C$  and  $V_{CC} = 2.5$  V (unless otherwise noted)

|                                     | PARAMETER                                                         | TEST CONDITIONS                  | MIN    | TYP    | MAX    | UNIT  |
|-------------------------------------|-------------------------------------------------------------------|----------------------------------|--------|--------|--------|-------|
| V <sub>SR</sub>                     | Input voltage range,<br>V <sub>(SRP)</sub> and V <sub>(SRN)</sub> | $V_{SR} = V_{(SRP)} - V_{(SRN)}$ | -0.125 |        | 0.125  | V     |
| t <sub>SR_CONV</sub>                | Conversion time                                                   | Single conversion                |        | 1      |        | s     |
|                                     | Resolution                                                        |                                  | 14     |        | 15     | bits  |
| V <sub>OS(SR)</sub>                 | Input offset                                                      |                                  |        | 10     |        | μV    |
| INL                                 | Integral nonlinearity error                                       |                                  |        | ±0.007 | ±0.034 | % FSR |
| Z <sub>IN(SR)</sub> <sup>(1)</sup>  | Effective input resistance                                        |                                  | 2.5    |        |        | MΩ    |
| I <sub>lkg(SR)</sub> <sup>(1)</sup> | Input leakage current                                             |                                  |        |        | 0.3    | μA    |

(1) Specified by design. Not tested in production.

bq27531-G1

ZHCSAY6-MARCH 2013

STRUMENTS

XAS

## DATA FLASH MEMORY CHARACTERISTICS

 $T_A = -40^{\circ}$ C to 85°C, 2.4 V < V<sub>CC</sub> < 2.6 V; typical values at  $T_A = 25^{\circ}$ C and V<sub>CC</sub> = 2.5 V (unless otherwise noted)

| 7                                  | , 00 , JI                                     | A 00            | ·      |     | ,   |        |
|------------------------------------|-----------------------------------------------|-----------------|--------|-----|-----|--------|
|                                    | PARAMETER                                     | TEST CONDITIONS | MIN    | TYP | MAX | UNIT   |
| t <sub>DR</sub> <sup>(1)</sup>     | Data retention                                |                 | 10     |     |     | Years  |
|                                    | Flash-programming write cycles <sup>(1)</sup> |                 | 20,000 |     |     | Cycles |
| twordprog <sup>(1)</sup>           | Word programming time                         |                 |        |     | 2   | ms     |
| I <sub>CCPROG</sub> <sup>(1)</sup> | Flash-write supply current                    |                 |        | 5   | 10  | mA     |
| t <sub>DFERASE</sub> (1)           | Data flash master erase time                  |                 | 200    |     |     | ms     |
| t <sub>IFERASE</sub> (1)           | Instruction flash master erase time           |                 | 200    |     |     | ms     |
| t <sub>PGERASE</sub> (1)           | Flash page erase time                         |                 | 20     |     |     | ms     |

(1) Specified by design. Not production tested

## I<sup>2</sup>C-COMPATIBLE INTERFACE COMMUNICATION TIMING CHARACTERISTICS

 $T_A = -40$ °C to 85°C, 2.4 V < V<sub>CC</sub> < 2.6 V; typical values at  $T_A = 25$ °C and V<sub>CC</sub> = 2.5 V (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|--------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>r</sub>        | SCL/SDA rise time                    |                 |     |     | 300 | ns   |
| t <sub>f</sub>        | SCL/SDA fall time                    |                 |     |     | 300 | ns   |
| t <sub>w(H)</sub>     | SCL pulse duration (high)            |                 | 600 |     |     | ns   |
| t <sub>w(L)</sub>     | SCL pulse duration (low)             |                 | 1.3 |     |     | μs   |
| t <sub>su(STA)</sub>  | Setup for repeated start             |                 | 600 |     |     | ns   |
| t <sub>d(STA)</sub>   | Start to first falling edge of SCL   |                 | 600 |     |     | ns   |
| t <sub>su(DAT)</sub>  | Data setup time                      |                 | 100 |     |     | ns   |
| t <sub>h(DAT)</sub>   | Data hold time                       |                 | 0   |     |     | ns   |
| t <sub>su(STOP)</sub> | Setup time for stop                  |                 | 600 |     |     | ns   |
| t <sub>(BUF)</sub>    | Bus free time between stop and start |                 | 66  |     |     | μs   |
| f <sub>SCL</sub>      | Clock frequency <sup>(1)</sup>       |                 |     |     | 400 | kHz  |

 If the clock frequency (f<sub>SCL</sub>) is > 100 kHz, use 1-byte write commands for proper operation. All other transactions types are supported at 400 kHz. (Refer to I<sup>2</sup>C INTERFACE and I<sup>2</sup>C Command Waiting Time)



Figure 1. I<sup>2</sup>C-Compatible Interface Timing Diagrams



#### GENERAL DESCRIPTION

The bq27531-G1 accurately predicts the battery capacity and other operational characteristics of a single Libased rechargeable cell. It can be interrogated by a system processor to provide cell information, such as timeto-empty (TTE), and state-of-charge (SOC) as well as SOC interrupt signal to the host.

The bq27531-G1 can control a bq2419x Charger IC without the intervention from an application system processor. Using the bq27531-G1 and bq2419x chipset, batteries can be charged with the typical constant-current, constant voltage (CCCV) profile or charged using a Multi-Level Charging (MLC) algorithm.

Information is accessed through a series of commands, called *Standard Commands*. Further capabilities are provided by the additional *Extended Commands* set. Both sets of commands, indicated by the general format *Command()*, are used to read and write information contained within the device control and status registers, as well as its data flash locations. Commands are sent from system to gauge using the bq27531-G1's I<sup>2</sup>C serial communications engine, and can be executed during application development, pack manufacture, or end-equipment operation.

Cell information is stored in the device in non-volatile flash memory. Many of these data flash locations are accessible during application development. They cannot, generally, be accessed directly during end-equipment operation. Access to these locations is achieved by either use of the bq27531-G1's companion evaluation software, through individual commands, or through a sequence of data-flash-access commands. To access a desired data flash location, the correct data flash subclass and offset must be known.

The key to the bq27531-G1 high-accuracy gas gauging prediction is Texas Instrument's proprietary Impedance Track<sup>™</sup> algorithm. This algorithm uses cell measurements, characteristics, and properties to create state-of-charge predictions that can achieve less than 1% error across a wide variety of operating conditions and over the lifetime of the battery.

The device measures battery charge/discharge activity by monitoring the voltage across a small-value series sense resistor (5 m $\Omega$  to 20 m $\Omega$  typ.) located between the system's Vss and the battery's PACK- terminal. When a cell is attached to the device, cell impedance is computed, based on cell current, cell open-circuit voltage (OCV), and cell voltage under loading conditions.

The device external temperature sensing is optimized with the use of a high accuracy negative temperature coefficient (NTC) thermistor with R25 =  $10.0k\Omega \pm 1\%$ , B25/85 =  $3435K \pm 1\%$  (such as Semitec NTC 103AT). The bq27531-G1 can also be configured to use its internal temperature sensor. When an external thermistor is used, a 18.2k pull up resistor between BI/TOUT and TS pins is also required. The bq27531-G1 uses temperature to monitor the battery-pack environment, which is used for fuel gauging and cell protection functionality.

To minimize power consumption, the device has different power modes: NORMAL, SLEEP, SLEEP+, HIBERNATE, and BAT INSERT CHECK. The bq27531-G1 passes automatically between these modes, depending upon the occurrence of specific events, though a system processor can initiate some of these modes directly.

For complete operational details, refer to *bq*27531-G1 Technical Reference Manual.

#### NOTE

#### FORMATTING CONVENTIONS IN THIS DOCUMENT:

Commands: *italics* with parentheses and no breaking spaces, e.g., *RemainingCapacity()* 

Data flash: italics, bold, and breaking spaces, e.g., Design Capacity

Register bits and flags: brackets and *italics*, e.g., [TDA]

Data flash bits: brackets, *italics* and **bold**, e.g., **[LED1]** 

Modes and states: ALL CAPITALS, e.g., UNSEALED mode.

#### DATA COMMANDS

#### STANDARD DATA COMMANDS

The bq27531-G1 uses a series of 2-byte standard commands to enable system reading and writing of battery information. Each standard command has an associated command-code pair, as indicated in Table 2. Because each command consists of two bytes of data, two consecutive I<sup>2</sup>C transmissions must be executed both to initiate the command function, and to read or write the corresponding two bytes of data. Additional details are found in the *bq27531-G1 Technical Reference Manual*.

| NAME                            | COMMAND CODE | UNITS    | SEALED<br>ACCESS | UNSEALED<br>ACCESS |
|---------------------------------|--------------|----------|------------------|--------------------|
| Control()                       | 0x00 / 0x01  | N/A      | R/W              | R/W                |
| AtRate()                        | 0x02 / 0x03  | mA       | R/W              | R/W                |
| AtRateTimeToEmpty( )            | 0x04 / 0x05  | Minutes  | R                | R/W                |
| Temperature()                   | 0x06 / 0x07  | 0.1 K    | R/W              | R/W                |
| Voltage()                       | 0x08 / 0x09  | mV       | R                | R/W                |
| Flags()                         | 0x0a / 0x0b  | N/A      | R                | R/W                |
| NominalAvailableCapacity()      | 0x0c / 0x0d  | mAh      | R                | R/W                |
| FullAvailableCapacity()         | 0x0e / 0x0f  | mAh      | R                | R/W                |
| RemainingCapacity()             | 0x10 / 0x11  | mAh      | R                | R/W                |
| FullChargeCapacity( )           | 0x12 / 0x13  | mAh      | R                | R/W                |
| AverageCurrent()                | 0x14 / 0x15  | mA       | R                | R/W                |
| TimeToEmpty()                   | 0x16 / 0x17  | Minutes  | R                | R/W                |
| RemainingCapacityUnfiltered( )  | 0x18 / 0x19  | mAh      | R                | R/W                |
| StandbyCurrent()                | 0x1a / 0x1b  | mA       | R                | R/W                |
| RemainingCapacityFiltered()     | 0x1c / 0x1d  | mAh      | R                | R/W                |
| ProgChargingCurrent()           | 0x1e / 0x1f  | mA       | R <sup>(1)</sup> | R <sup>(1)</sup>   |
| ProgChargingVoltage()           | 0x20 / 0x21  | mV       | R <sup>(1)</sup> | R <sup>(1)</sup>   |
| FullChargeCapacityUnfiltered( ) | 0x22 / 0x23  | mAh      | R                | R/W                |
| AveragePower()                  | 0x24 / 0x25  | mW       | R                | R/W                |
| FullChargeCapacityFiltered( )   | 0x26 / 0x27  | mAh      | R                | R/W                |
| StateOfHealth()                 | 0x28 / 0x29  | % / num  | R                | R/W                |
| CycleCount()                    | 0x2a / 0x2b  | Counters | R                | R/W                |
| StateOfCharge()                 | 0x2c / 0x2d  | %        | R                | R/W                |
| TrueSOC()                       | 0x2e / 0x2f  | %        | R                | R/W                |
| InstantaneousCurrentReading()   | 0x30 / 0x31  | mA       | R                | R/W                |
| InternalTemperature( )          | 0x32 / 0x33  | 0.1 K    | R                | R/W                |
| ChargingLevel( )                | 0x34 / 0x35  | HEX      | R                | R                  |
| LevelTaperCurrent( )            | 0x6e / 0x6f  | mA       | R                | R                  |
| CalcChargingCurrent()           | 0x70 / 0x71  | mA       | R                | R                  |
| CalcChargingVoltage()           | 0x72 / 0x73  | V        | R                | R                  |

**Table 2. Standard Commands** 

(1) Only writeable when *Charger Options [BYPASS]* is set.



#### Control(): 0x00/0x01

Issuing a *Control()* command requires a subsequent 2-byte subcommand. These additional bytes specify the particular control function desired. The *Control()* command allows the system to control specific features of the bq27531-G1 during normal operation and additional features when the device is in different access modes, as described in Table 3. Additional details are found in the *bq27531-G1 Technical Reference Manual*.

| CNTL FUNCTION      | CNTL<br>DATA | SEALED<br>ACCESS | DESCRIPTION                                                                                                                                                             |
|--------------------|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONTROL_STATUS     | 0x0000       | Yes              | Reports the status of hibernate, IT, etc.                                                                                                                               |
| DEVICE_TYPE        | 0x0001       | Yes              | Reports the device type (eg: 0x0531 for bq27531)                                                                                                                        |
| FW_VERSION         | 0x0002       | Yes              | Reports the firmware version on the device type                                                                                                                         |
| HW_VERSION         | 0x0003       | Yes              | Reports the hardware version of the device type                                                                                                                         |
| PREV_MACWRITE      | 0x0007       | Yes              | Returns previous MAC subcommand code                                                                                                                                    |
| CHEM_ID            | 0x0008       | Yes              | Reports the chemical identifier of the Impedance Track <sup>™</sup> configuration                                                                                       |
| BOARD_OFFSET       | 0x0009       | No               | Forces the device to measure and store the board offset                                                                                                                 |
| CC_OFFSET          | 0x000a       | No               | Forces the device to measure the internal CC offset                                                                                                                     |
| CC_OFFSET_SAVE     | 0x000b       | No               | Forces the device to store the internal CC offset                                                                                                                       |
| OCV_CMD            | 0x000c       | Yes              | Request the gauge to take a OCV measurement                                                                                                                             |
| BAT_INSERT         | 0x000d       | Yes              | Forces the BAT_DET bit set when the [BIE] bit is 0                                                                                                                      |
| BAT_REMOVE         | 0x000e       | Yes              | Forces the BAT_DET bit clear when the [BIE] bit is 0                                                                                                                    |
| SET_HIBERNATE      | 0x0011       | Yes              | Forces CONTROL_STATUS [HIBERNATE] to 1                                                                                                                                  |
| CLEAR_HIBERNATE    | 0x0012       | Yes              | Forces CONTROL_STATUS [HIBERNATE] to 0                                                                                                                                  |
| SET_SLEEP+         | 0x0013       | Yes              | Forces CONTROL_STATUS [SNOOZE] to 1                                                                                                                                     |
| CLEAR_SLEEP+       | 0x0014       | Yes              | Forces CONTROL_STATUS [SNOOZE] to 0                                                                                                                                     |
| OTG_ENABLE         | 0x0015       | Yes              | Commands the bq2419x into USB On The Go mode                                                                                                                            |
| OTG_DISABLE        | 0x0016       | Yes              | Disables OTG mode at the bq2419x                                                                                                                                        |
| DIV_CUR_ENABLE     | 0x0017       | Yes              | Makes the programmed charge current to be half of what is calculated by the gauge charging algorithm.                                                                   |
| CHG_ENABLE         | 0x001A       | Yes              | Enable charger. Charge will continue as dictated by gauge charging algorithm.                                                                                           |
| CHG_DISABLE        | 0x001B       | Yes              | Disable charger (Set CE bit of bq2419x)                                                                                                                                 |
| GG_CHGRCTL_ENABLE  | 0x001C       | Yes              | Enables the gas gauge to control the charger while continuosly resetting the charger watchdog                                                                           |
| GG_CHGRCTL_DISABLE | 0x001D       | Yes              | The gas gauge stops resetting the charger watchdog                                                                                                                      |
| DIV_CUR_DISABLE    | 0x001E       | Yes              | Makes the programmed charge current to be same as what is calculated by the gauge charging algorithm.                                                                   |
| DF_VERSION         | 0x001F       | Yes              | Returns the Data Flash Version                                                                                                                                          |
| SEALED             | 0x0020       | No               | Places device in SEALED access mode                                                                                                                                     |
| IT_ENABLE          | 0x0021       | No               | Enables the Impedance Track <sup>™</sup> algorithm                                                                                                                      |
| RESET              | 0x0041       | No               | Forces a full reset of the bq27531-G1                                                                                                                                   |
| SHIPMODE_ENABLE    | 0x0050       | Yes              | Commands the bq2419x to turn off BATFET after a delay time<br>programmed in dataflash so that system load does not draw power<br>from battery                           |
| SHIPMODE_DISABLE   | 0x0051       | Yes              | Commands the bq2419x to disregard turning off BATFET before delay time or turns on commands BATFET to turn on if an VBUS had power during the SHIPMODE enabling process |

#### Table 3. Control() Subcommands



#### CHARGER DATA COMMANDS

The charger registers are mapped to a series of single byte Charger Data Commands to enable system reading and writing of battery charger registers. During charger power up, the registers are initialized to Charger Reset State. The fuel gauge can change the values of these registers during the System Reset State.

Each of the bits in the Charger Data Commands can be read/write. It is important to note that System Access can be different from the read/write access as defined in bq2419x charger hardware. The fuel gauge may block write access to the charger hardware when the bit function is controlled by the fuel gauge exclusively. For example, the [VREGx] bits of Chrgr\_Voltage\_Reg4 are controlled by the fuel gauge and cannot be modifed by system.

The bq27531 reads the corresponding registers of System\_Stat\_Reg8() and Fault\_Reg9() every second to mirror the charger status. Other registers in the bq2419x are read when registers are modified by the bq27531.

| NAME                    |          | COMMAND CODE | bq2419x<br>Charger<br>Memory<br>Location | SEALED<br>ACCESS | UNSEALED<br>ACCESS | Refresh Rate |
|-------------------------|----------|--------------|------------------------------------------|------------------|--------------------|--------------|
| ChargerStatus()         | CHGRSTAT | 0x74         | NA                                       | R                | R                  | Every second |
| Chrgr_InCtrl_Reg0()     | CHGR0    | 0x75         | 0x00                                     | R/W              | R/W                | Data Change  |
| Chrgr_POR_Config_Reg1() | CHGR1    | 0x76         | 0x01                                     | R/W              | R/W                | Data Change  |
| Chrgr_Current_Reg2()    | CHGR2    | 0x77         | 0x02                                     | R/W              | R/W                | Data Change  |
| Chrgr_PreTerm_Reg3()    | CHGR3    | 0x78         | 0x03                                     | R/W              | R/W                | Data Change  |
| Chrgr_Voltage_Reg4()    | CHGR4    | 0x79         | 0x04                                     | R/W              | R/W                | Data Change  |
| Chrgr_TermTimer_Reg5( ) | CHGR5    | 0x7a         | 0x05                                     | R/W              | R/W                | Data Change  |
| Chrgr_IRThermal_Reg6( ) | CHGR6    | 0x7b         | 0x06                                     | R/W              | R/W                | Data Change  |
| Chrgr_OpCtrl_Reg7()     | CHGR7    | 0x7c         | 0x07                                     | R/W              | R/W                | Data Change  |
| Chrgr_Status_Reg8()     | CHGR8    | 0x7d         | 0x08                                     | R/W              | R/W                | Every Second |
| Chrgr_Fault_Reg9( )     | CHGR9    | 0x7e         | 0x09                                     | R/W              | R/W                | Every Second |
| Chrgr_Rev_RegA( )       | CHGRA    | 0x7f         | 0x0a                                     | R/W              | R/W                | Data Change  |

#### **Table 4. Charger Data Commands**



#### FUNCTIONAL DESCRIPTION

The bq27531-G1 measures the cell voltage, temperature, and current to determine battery SOC. The bq27531-G1 monitors charge and discharge activity by sensing the voltage across a small-value resistor (5 m $\Omega$  to 20 m $\Omega$  typ.) between the SRP and SRN pins and in series with the cell. By integrating charge passing through the battery, the battery's SOC is adjusted during battery charge or discharge.

The total battery capacity is found by comparing states of charge before and after applying the load with the amount of charge passed. When an application load is applied, the impedance of the cell is measured by comparing the OCV obtained from a predefined function for present SOC with the measured voltage under load. Measurements of OCV and charge integration determine chemical state of charge and chemical capacity (Qmax). The initial Qmax values are taken from a cell manufacturers' data sheet multiplied by the number of parallel cells. It is also used for the value in **Design Capacity**. The bq27531-G1 acquires and updates the battery-impedance profile during normal battery usage. It uses this profile, along with SOC and the Qmax value, to determine *FullChargeCapacity()* and *StateOfCharge()*, specifically for the present load and temperature. *FullChargeCapacity()* reaches the **Terminate Voltage**. *NominalAvailableCapacity()* and *FullAvailableCapacity()* are the uncompensated (no or light load) versions of *RemainingCapacity()* and *FullChargeCapacity()* respectively.

The bq27531-G1 has two flags accessed by the *Flags()* function that warns when the battery's SOC has fallen to critical levels. When *RemainingCapacity()* falls below the first capacity threshold, specified in *SOC1 Set Threshold*, the [SOC1] (State of Charge Initial) flag is set. The flag is cleared once *RemainingCapacity()* rises above **SOC1 Clear Threshold**.

When *Voltage()* falls below the system shut down threshold voltage, **SysDown Set Volt Threshold**, the [SYSDOWN] flag is set, serving as a final warning to shut down the system. The SOC\_INT also signals. When *Voltage()* rises above **SysDown Clear Voltage** and the [SYSDOWN] flag has already been set, the [SYSDOWN] flag is cleared. The SOC\_INT also signals such change. All units are in mV.

When the voltage is discharged to *Terminate Voltage*, the SOC will be set as 0.

### COMMUNICATIONS

## I<sup>2</sup>C INTERFACE

The bq27531-G1 supports the standard  $I^2C$  read, incremental read, quick read, one-byte write, and incremental write functions. The 7-bit device address (ADDR) is the most significant 7 bits of the hex address and is fixed as 1010101. The first 8 bits of the  $I^2C$  protocol are, therefore, 0xAA or 0xAB for write or read, respectively.



(S = Start, Sr = Repeated Start, A = Acknowledge, N = No Acknowledge, and P = Stop).

The quick read returns data at the address indicated by the address pointer. The address pointer, a register internal to the I<sup>2</sup>C communication engine, increments whenever data is acknowledged by the bq27531-G1 or the I<sup>2</sup>C master. "Quick writes" function in the same manner and are a convenient means of sending multiple bytes to consecutive command locations (such as two-byte commands that require two bytes of data).

The following command sequences are not supported:

Attempt to write a read-only address (NACK after data sent by master):

| <u> </u> |          |     | , , , , , , , , , , , , , , , , , , , , |  |
|----------|----------|-----|-----------------------------------------|--|
| 10   A   | CMD[7:0] | 1 A | DATA[7:0]                               |  |
|          |          |     | 1                                       |  |

Attempt to read an address above 0x6B (NACK command):

| S ADDR[6:0] 0 A CMD[7:0] | N | P |
|--------------------------|---|---|

### I<sup>2</sup>C Time Out

The  $I^2C$  engine releases both SDA and SCL if the  $I^2C$  bus is held low for 2 seconds. If the bq27531-G1 is holding the lines, releasing them frees them for the master to drive the lines. If an external condition is holding either of the lines low, the  $I^2C$  engine enters the low-power sleep mode.



#### I<sup>2</sup>C Command Waiting Time

To ensure proper operation at 400 kHz, a  $t_{(BUF)} \ge 66 \ \mu s$  bus-free waiting time must be inserted between all packets addressed to the bq27531-G1. In addition, if the SCL clock frequency ( $f_{SCL}$ ) is > 100 kHz, use individual 1-byte write commands for proper data flow control. The following diagram shows the standard waiting time required between issuing the control subcommand the reading the status result. For read-write standard command, a minimum of 2 seconds is required to get the result updated. For read-only standard commands, there is no waiting time required, but the host must not issue any standard command more than two times per second. Otherwise, the gauge could result in a reset issue due to the expiration of the watchdog timer.

| S ADDR [6:0] 0 A | CMD [7:0] | A DATA [7:0] | AP      | <mark>66μs</mark> |   |            |     |      |
|------------------|-----------|--------------|---------|-------------------|---|------------|-----|------|
| S ADDR [6:0] 0 A | CMD [7:0] | A DATA [7:0] | AP      | 66μs              |   |            |     |      |
| S ADDR [6:0] 0 A | CMD [7:0] | A Sr ADDR [6 | :0] 1 A | DATA [7:0]        | A | DATA [7:0] | N P | 66µs |

Waiting time inserted between two 1-byte write packets for a subcommand and reading results (required for 100 kHz <  $f_{s_{CL}} \le 400$  kHz)

| S ADDR [6:0] 0 A  | CMD [7:0] A | DATA [7:0] A  | DATA [7:0]   | AP | 66μs       |          |
|-------------------|-------------|---------------|--------------|----|------------|----------|
| S; ADDR [6:0] 0 A | CMD [7:0] A | Sr ADDR [6:0] | A DATA [7:0] | A  | DATA [7:0] | N P 66µs |

Waiting time inserted between incremental 2-byte write packet for a subcommand and reading results (acceptable for  $f_{scL} \le 100 \text{ kHz}$ )

| S ADDR [6:0] 0 | A CMD [7:0] |    | r ADDR | DATA [7:0] | A | DATA [7:0] | A |
|----------------|-------------|----|--------|------------|---|------------|---|
| DATA [7:0] A   | DATA [7:0]  | ΝP | 66µs   |            |   |            |   |

Waiting time inserted after incremental read

### I<sup>2</sup>C Clock Stretching

A clock stretch can occur during all modes of fuel gauge operation. In SLEEP and HIBERNATE modes, a short clock stretch occurs on all I<sup>2</sup>C traffic as the device must wake-up to process the packet. In the other modes (BAT INSERT CHECK, NORMAL, SLEEP+) clock stretching only occurs for packets addressed for the fuel gauge. The majority of clock stretch periods are small as the I<sup>2</sup>C interface performs normal data flow control. However, less frequent yet more significant clock stretch periods may occur as blocks of Data Flash are updated. The following table summarizes the approximate clock stretch duration for various fuel gauge operating conditions.

| Gauging Mode       | Operating Condition / Comment                                                                       | Approximate<br>Duration |
|--------------------|-----------------------------------------------------------------------------------------------------|-------------------------|
| SLEEP<br>HIBERNATE | Clock stretch occurs at the beginning of all traffic as the device wakes up.                        | ≤ 4 ms                  |
| BAT INSERT         | Clock stretch occurs within the packet for flow control (after a start bit, ACK or first data bit). | ≤ 4 ms                  |
| CHECK<br>NORMAL    | Normal Ra table Data Flash updates.                                                                 | 24 ms                   |
| SLEEP+             | Data Flash block writes.                                                                            | 72 ms                   |
|                    | Restored Data Flash block write after loss of power.                                                | 116 ms                  |
|                    | End of discharge Ra table Data Flash update.                                                        | 144 ms                  |

### **bq27531-G1** ZHCSAY6-MARCH 2013

TEXAS INSTRUMENTS

www.ti.com.cn

### **REFERENCE SCHEMATICS**

#### SCHEMATIC





www.ti.com

10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ27531YZFR-G1   | ACTIVE        | DSBGA        | YZF                | 15   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | BQ27531                 | Samples |
| BQ27531YZFT-G1   | ACTIVE        | DSBGA        | YZF                | 15   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | BQ27531                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **YZF0015**



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



# YZF0015

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YZF0015

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司