# **Constant Current LED Drivers** # **Constant Current Controller** for Automotive LED Lamps # BD18342FV-M ### **General Description** BD18342FV-M is 70V-withstanding constant current controller for automotive LED lamps. It is able to drive at maximum 10 rows of PNP transistors. It can also contribute to reduction in the consumption power of the set as it has the built-in standby function. The IC provides high reliability because it has LED open detection, short circuit protection, over voltage mute function and LED failure input/output function. #### **Features** - AEC-Q100 Qualified(Note 1) - **PWM Dimming Function** - LED Open Detection - Short Circuit Protection (SCP) - Over Voltage Mute Function (OVM) - Disable LED Open Detection Function at Reduced-Voltage - LED Failure Input/Output Functions (PBUS) #### **Applications** - Automotive LED Exterior Lamp (Rear Lamp, Turn Lamp, DRL/Position Lamp, Fog Lamp etc.) - Automotive LED Interior Lamp (Air Conditioner Lamp, Interior Lamp, Cluster Light etc.) # **Key Specifications** Input Voltage Range: 4.5 V to 19 V FB Pin Voltage Accuracy: 650 mV ±3 % @Ta=25 °C to 125 °C Stand-by Current: 0 μA (Typ) Operating Temperature Range: -40 °C to +125 °C **Package** SSOP-B16 W (Typ) x D (Typ) x H (Max) 5.00 mm x 6.40 mm x 1.35 mm ### **Typical Application Circuit** # **Pin Configuration** # **Pin Description** | Pin Name | Function | |----------|---------------------------------------------------------------------------------------| | FB | Feedback voltage input | | BASE | Connecting PNP Tr. BASE | | N.C. | No internal connection <sup>(Note 1)</sup> | | OP | LED open detection input | | SCP | Short circuit protection input | | GND | GND | | PBUS | Output for fault flag / Input to disable Output current | | N.C. | No internal connection <sup>(Note 1)</sup> | | ОРМ | Connecting resistor for disable LED open detection voltage setting at reduced voltage | | VREG | Internal reference voltage output | | N.C. | No internal connection <sup>(Note 1)</sup> | | D | Connecting capacitor for disable LED open detection time setting | | CRT | Connect capacitor and resistor to set output current ON Duty | | DISC | Connecting resistor to set output current on time | | EN | Enable input | | VIN | Power supply input | | | FB BASE N.C. OP SCP GND PBUS N.C. OPM VREG N.C. D CRT DISC EN | (Note 1) Leave this pin unconnected # **Block Diagram** Absolute Maximum Ratings (Ta=25°C) | Parameter | Symbol | Rating | Unit | |---------------------------------------|-------------------------------------------------------------------------|-------------------------------|------| | Power Supply Voltage(VIN) | V <sub>IN</sub> | -0.3 to +70.0 | V | | EN, CRT, DISC Pin Voltage | V <sub>EN</sub> , V <sub>CRT</sub> , V <sub>DISC</sub> | -0.3 to +70.0 | V | | FB, BASE, OP, SCP Pin Voltage | V <sub>FB</sub> , V <sub>BASE</sub> , V <sub>OP</sub> ,V <sub>SCP</sub> | -0.3 to V <sub>IN</sub> +0.3 | V | | VIN-FB, VIN-BASE<br>Inter-Pin Voltage | V <sub>IN_FB</sub> , V <sub>IN_BASE</sub> | -0.3 to +5.0 | V | | PBUS, VREG Pin Voltage | V <sub>PBUS</sub> , V <sub>REG</sub> | -0.3 to +7.0 | ٧ | | OPM, D Pin Voltage | V <sub>OPM</sub> , V <sub>D</sub> | -0.3 to V <sub>REG</sub> +0.3 | V | | Storage Temperature Range | Tstg | -55 to +150 | °C | | Maximum Junction Temperature | Tjmax | 150 | °C | Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings. #### Thermal Resistance(Note 1) | Dorometer | Cumbal | Thermal Res | Linit | | | |----------------------------------------------------------------|---------------|------------------------|--------------------------|------|--| | Parameter | Symbol | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit | | | SSOP-B16 | | | | | | | Junction to Ambient | $\theta_{JA}$ | 140.9 | 77.2 | °C/W | | | Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 6 | 5 | °C/W | | (Note 1) Based on JESD51-2A(Still-Air). (Note 4) Using a PCB board based on JESD51-3. (Note 4) Using a PCB board based on JESD51-7. | Layer Number of<br>Measurement Board | Material | Board Size | |--------------------------------------|-----------|-------------------------------| | Single | FR-4 | 114.3 mm x 76.2 mm x 1.57 mmt | | Тор | | | | Copper Pattern | Thickness | | | Footprints and Traces | 70 µm | | | Layer Number of<br>Measurement Board | Material | Board Size | | 4 Lavers | FR-4 | 114.3 mm x 76.2 mm x 1.6 mmt | | Тор | | 2 Internal Laye | ers | Bottom | | | |-----------------------|-----------|-------------------|--------------------------|-------------------|-----------|--| | Copper Pattern | Thickness | Copper Pattern | Copper Pattern Thickness | | Thickness | | | Footprints and Traces | 70 µm | 74.2 mm x 74.2 mm | 35 µm | 74.2 mm x 74.2 mm | 70 µm | | Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating. <sup>(</sup>Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. (Note 3) Using a PCB board based on JESD51-3. **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|------------------|-----|------|------|------| | Supply Voltage <sup>(Note 1) (Note 2)</sup> | V <sub>IN</sub> | 4.5 | 13.0 | 19.0 | V | | CR TIMER Frequency Range | f <sub>PWM</sub> | 100 | - | 5000 | Hz | | PWM Minimum Pulse Width <sup>(Note 3)</sup> | t <sub>MIN</sub> | 10 | - | - | μs | | Operating Temperature | Topr | -40 | - | +125 | °C | (Note 1) ASO should not be exceeded (Note 3) At start-up time, please apply a voltage 5 V or more once. The value is the voltage range after the temporary rise to 5 V or more. (Note 3) At connecting the external PNP Tr. (2SAR573DFHG (ROHM), 1 pcs). That is the same when the pulse input to the CRT pin. # **Operating Conditions** | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------|----------------------------------------------|--------------|----------------------------|------| | Capacitor Connecting VIN Pin 1 | C <sub>VIN1</sub> | 1.0 | - | μF | | Capacitor<br>Connecting VIN Pin 2 | C <sub>VIN2</sub> (Note 4) | 0.047 | - | μF | | Capacitor<br>Connecting VREG Pin | C <sub>VREG</sub> (Note 5) | 1.0 | 4.7 | μF | | Capacitor Connecting LED Anode | $C_LED$ | 0.10 | 0.68 | μF | | Capacitor for Setting CRT Timer | Ccrt | 0.01 | 0.22 | μF | | Resistor for Setting CRT Timer | R <sub>CRT</sub> | 0.1 | 50.0 | kΩ | | Resistor for Setting LED Current | R <sub>FB1</sub> , R <sub>FB2</sub> (Note 6) | 0.8 | 6.5 | Ω | | Resistor for Disable LED Open<br>Detection Voltage Setting<br>at Reduced Voltage | R <sub>OPM</sub> | 25 | 55 | kΩ | | Resistor for DCIN Pull-down | $R_{DCIN}$ | - | 10 | kΩ | | Capacitor for Setting Disable LED Open Detection Time | C <sub>D</sub> <sup>(Note 5)</sup> | 0.001 | 0.100 | μF | | Resistor for Limiting<br>Base Pin Current | R <sub>LIM</sub> | See Features | See Features Description 5 | | | External PNP Transistor | $Q_1$ | (No | te 7) | - | <sup>(</sup>Note 4) Recommended ceramic capacitor. ROHM Recommended Value (0.1 µF GCM155R71H104KE37 murata) (Note 5) Recommended ceramic capacitor. Please setting the Disable LED Open Detection Time less than PWM minimum pulse width. (Note 6) At connecting the external PNP Tr. 2SAR573DFHG (ROHM), 1 pcs. (Note 7) For external PNP transistor, please use the recommended device 2SAR573DFHG for this IC. While using non-recommended part device, validate the design on actual board. Please check hie of the part to design base current limit resistor. (See Features Description, section 5). As for parasitic capacitance, please evaluate over shoot of ILED on actual board. (See Features Description, Section 8 -Evaluation example, I<sub>LED</sub> pulse width at PWM Dimming operation). # Electrical Characteristics (Unless otherwise specified Ta | Unless otherwise specified Ta=-40 | °C to +125 °C | $C$ , $V_{IN}=13$ $V$ , $C$ | | , Transistor P | NP=2SA | R573DFHG) | |------------------------------------------|--------------------|-----------------------------|-------|----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | | Limit | 1 | Unit | Conditions | | | - Cy | Min | Тур | Max | | o o . rumo no | | [Circuit Current I <sub>VIN</sub> ] | | | | | | | | Circuit Current at Stand-by Mode | $I_{VIN1}$ | - | 0 | 10 | μΑ | V <sub>EN</sub> =0 V<br>V <sub>FB</sub> =V <sub>IN</sub> | | Circuit Current at Normal Mode | I <sub>VIN2</sub> | - | 2.0 | 5.0 | mA | V <sub>EN</sub> =V <sub>IN</sub> , V <sub>FB</sub> =V <sub>IN</sub> -1.0 V<br>Base Current Subtracted | | Circuit Current<br>at LED Open Detection | I <sub>VIN3</sub> | - | 2.0 | 5.0 | mA | V <sub>EN</sub> =V <sub>IN</sub> , V <sub>FB</sub> =V <sub>IN</sub> -1.0 V | | Circuit Current at PBUS=Low | I <sub>VIN4</sub> | - | 2.0 | 5.0 | mA | $V_{EN}=V_{IN}, V_{FB}=V_{IN}-1.0 V$<br>$V_{PBUS}=0 V$ | | [VREG Voltage] | | | | | | | | VPEC Din Voltago | $V_REG$ | 4.85 | 5.00 | 5.15 | V | I <sub>VREG</sub> =-100 μA<br>Ta=25 °C to 125 °C | | VREG Pin Voltage | V REG | 4.75 | 5.00 | 5.25 | V | I <sub>VREG</sub> =-100μA<br>Ta=-40 °C to +125 °C | | VREG Pin Current Capability | $I_{VREG}$ | -1.0 | - | - | mA | | | [DRV] | | | | | | | | FB Pin Voltage | V <sub>FBREG</sub> | 630 | 650 | 670 | mV | $V_{FBREG}=V_{IN}-V_{FB}$ $R_{FB1}=R_{FB2}=1.8~\Omega,$ $Ta=25~^{\circ}C$ to 125 $^{\circ}C$ | | FB FIII Vollage | | 617 | 650 | 683 | mV | $V_{FBREG}=V_{IN}-V_{FB}$<br>$R_{FB1}=R_{FB2}=1.8 \Omega$ ,<br>$Ta=-40 ^{\circ}C$ to +125 $^{\circ}C$ | | FB Pin Input Current | I <sub>FB</sub> | 7.5 | 15 | 30 | μΑ | V <sub>FB</sub> =V <sub>IN</sub> | | BASE Pin Sink<br>Current Capability | I <sub>BASE</sub> | 10 | - | - | mA | V <sub>FB</sub> =V <sub>IN</sub> , V <sub>BASE</sub> =V <sub>IN</sub> -1.5 V<br>Ta=25 °C | | BASE Pin Pull-up Resistor | R <sub>BASE</sub> | 0.5 | 1.0 | 1.5 | kΩ | V <sub>CRT</sub> =0 V<br>V <sub>FB</sub> =V <sub>IN</sub> , V <sub>BASE</sub> =V <sub>IN</sub> -1.0 V | | [Over Voltage Mute Function (O | /M)] | | | | | | | Over Voltage Mute Start Voltage | V <sub>OVMS</sub> | 20.0 | 22.0 | 24.0 | V | $\begin{array}{c} \Delta V_{FB} \!\!=\!\! 10.0 \; mV \\ \Delta V_{FB} \!\!=\!\! V_{FB} (@V_{IN} \!\!=\!\! 13 \; V) \!\!-\!\! \\ V_{FB} (@V_{IN} \!\!=\!\! V_{OVMS}) \end{array}$ | | Over Voltage Mute Gain | V <sub>OVMG</sub> | - | -25 | - | mV/V | $\Delta V_{FB}/\Delta V_{IN}$ | | - | | | | | | l | **Electrical Characteristics – continued** (Unless otherwise specified Ta=-40 °C to +125 °C, V<sub>IN</sub>=13 V, C<sub>VREG</sub>=1.0 μF, Transistor PNP=2SAR573DFHG) | Parameter | Symbol | | Limit | | | R573DFHG) Conditions | |---------------------------------------------------------------------|-------------------------------------------------|------------------------|------------------------|------------------------|------|---------------------------------------------------------------------------------------| | i arameter | Cyrribor | Min | Тур | Max | Unit | Conditions | | [CR TIMER] | | | | 1 | _ | | | CRT Pin Charge Current | I <sub>CRT</sub> | 36 | 40 | 44 | μA | | | CRT Pin Charge Voltage | V <sub>CRT_CHA</sub> | 0.72 | 0.80 | 0.88 | V | | | CRT Pin Discharge Voltage 1 | V <sub>CRT_DIS1</sub> | 1.80 | 2.00 | 2.20 | V | | | CRT Pin Discharge Voltage 2 | V <sub>CRT_DIS2</sub> | 2.10 | 2.40 | 3.00 | V | When $V_{CRT} > V_{CRT\_DIS2}$ , $R_{D1} \rightarrow R_{D2}$ | | CRT Pin Charge Resistor | R <sub>CHA</sub> | 28.5 | 30.0 | 31.5 | kΩ | R <sub>CHA</sub> =<br>(V <sub>CRT_DIS1</sub> -V <sub>CRT_CHA</sub> )/I <sub>CRT</sub> | | CR Timer Discharge Constant | V <sub>CRT_CHA</sub> /<br>V <sub>CRT_DIS1</sub> | 0.38 | 0.40 | 0.42 | V/V | | | DISC Pin ON Resistor 1 | R <sub>DISC1</sub> | 20 | 50 | 100 | Ω | I <sub>DISC</sub> =10 mA | | DISC Pin ON Resistor 2 | R <sub>DISC2</sub> | 2.5 | 5.0 | 10 | kΩ | I <sub>DISC</sub> =100 μA | | CRT Pin Leakage Current | I <sub>CRT_LEAK</sub> | - | - | 10 | μA | VCRT=V <sub>IN</sub> | | [LED Open Detection] | | | | | | | | LED Open Detection Voltage | V <sub>OPD</sub> | 1.1 | 1.2 | 1.3 | V | V <sub>OPD</sub> =V <sub>IN</sub> -V <sub>OP</sub> | | OP Pin Input Current | I <sub>OP</sub> | 19 | 21 | 23 | μA | V <sub>OP</sub> =V <sub>IN</sub> -0.5 V | | [Disable LED Open Detection F | unction at Re | duced-Volta | ge] | | | | | OPM Pin Source Current | I <sub>OPM</sub> | 38 | 40 | 42 | μA | | | VIN Pin Disable LED Open<br>Detection Voltage<br>at Reduced-Voltage | V <sub>IN_OPM</sub> | V <sub>OPM</sub> x 5.9 | V <sub>OPM</sub> x 6.0 | V <sub>ОРМ</sub> x 6.1 | V | | | OPM Pin Input Voltage Range | $V_{OPM\_R}$ | 1.0 | - | 2.2 | V | | | [Disable LED Open Detection T | ime Setting D | Function] | | | | | | Input Threshold Voltage | $V_{DH}$ | 0.9 | 1.0 | 1.1 | V | | | D Pin Source Current | I <sub>DSOURCE</sub> | 100 | 230 | 400 | μA | | | D Pin ON Resistor | R <sub>D</sub> | - | - | 950 | Ω | I <sub>D_EXT</sub> =100 μA | | | 1 | | | 1 | | 1 | **Electrical Characteristics – continued** (Unless otherwise specified Ta=-40 °C to +125 °C, V<sub>IN</sub>=13 V, C<sub>VREG</sub>=1.0 μF, Transistor PNP=2SAR573DFHG) | (Unless otherwise specified Ta=-40 | | J, VIN—13 V, \ | Limit | , italisisiol F | | | |------------------------------------------------|------------------------|----------------|-------|-----------------|------|----------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | [Short Circuit Protection (SCP)] | | | | | | | | Short Circuit Protection Voltage | V <sub>SCPD</sub> | 1.10 | 1.20 | 1.30 | V | | | Short Circuit Protection<br>Release Voltage | V <sub>SCPR</sub> | 1.15 | 1.25 | 1.35 | V | | | Short Circuit Protection<br>Hysteresis Voltage | V <sub>SCPHYS</sub> | - | 50 | - | mV | | | SCP Pin Source Current | I <sub>SCP</sub> | 0.2 | 1.0 | 2.0 | mA | | | SCP Pin Source Current<br>ON Voltage | V <sub>SCP2</sub> | 1.15 | 1.30 | 1.45 | V | | | SCP Delay Time | t <sub>SCP</sub> | 10 | 20 | 45 | μs | | | [PBUS] | 1 | | | 1 | ı | | | Input High Voltage | V <sub>PBUSH</sub> | 2.4 | - | - | V | | | Input Low Voltage | V <sub>PBUSL</sub> | - | - | 0.6 | V | | | Hysteresis Voltage | V <sub>PBUSHYS</sub> | - | 200 | - | mV | | | PBUS Pin Source Current | I <sub>PBUS</sub> | 75 | 150 | 300 | μΑ | V <sub>EN</sub> =5 V | | PBUS Pin Output Low Voltage | V <sub>PBUS_OL</sub> | - | - | 0.6 | V | I <sub>PBUS_EXT</sub> =3 mA | | PBUS Pin Output High Voltage | V <sub>PBUS_OH</sub> | 3.5 | 4.5 | 5.5 | V | I <sub>PBUS_EXT</sub> =-10 μA | | PBUS Pin Leakage Current | I <sub>PBUS_LEAK</sub> | - | - | 10 | μA | V <sub>PBUS</sub> =7 V | | [EN] | | | | | | | | Input High Voltage | V <sub>ENH</sub> | 2.4 | - | - | V | | | Input Low Voltage | V <sub>ENL</sub> | - | - | 0.6 | V | | | Hysteresis Voltage | V <sub>ENHYS</sub> | - | 60 | - | mV | | | Pin Input Current | I <sub>EN</sub> | - | 7 | 15 | μA | V <sub>EN</sub> =5 V | | [UVLO VIN] | | | • | • | 1 | | | UVLO Detection Voltage | V <sub>UVLOD</sub> | 3.88 | 4.10 | 4.32 | V | V <sub>IN</sub> : Sweep down | | UVLO Release Voltage | V <sub>UVLOR</sub> | 4.25 | 4.50 | 4.75 | V | V <sub>IN</sub> : Sweep up,<br>V <sub>REG</sub> > 3.75 V | | UVLO Hysteresis Voltage | V <sub>HYS</sub> | - | 0.4 | - | V | | # Typical Performance Curves (Reference Data) (Unless otherwise specified Ta=25 °C, V<sub>IN</sub>=13 V, C<sub>VREG</sub>=1.0 µF, Transistor PNP=2SAR573DFHG) Figure 1. Circuit Current at Normal Mode vs Supply Voltage Figure 2. VREG Pin Voltage vs Supply Voltage Figure 3. VREG Pin Voltage vs Temperature Figure 4. LED Current vs Resistor for Setting LED Current # Typical Performance Curves (Reference Data) - continued (Unless otherwise specified Ta=25 °C, V<sub>IN</sub>=13 V, C<sub>VREG</sub>=1.0 µF, Transistor PNP=2SAR573DFHG) Figure 5. LED Current Accuracy vs Resistor for Setting LED Current Figure 6. FB Pin Voltage vs Temperature Figure 7. BASE Pin Sink Current Capability vs Supply Voltage Figure 8. FB Pin Voltage vs Supply Voltage # Typical Performance Curves (Reference Data) – continued (Unless otherwise specified Ta=25 °C, V<sub>IN</sub>=13 V, C<sub>VREG</sub>=1.0 µF, Transistor PNP=2SAR573DFHG) Figure 9. CRT Pin Charge Current vs Temperature Figure 10. OPM Pin Source Current vs Temperature #### **Description of Function** (Unless otherwise specified, Ta=25 °C, V<sub>IN</sub>=13 V, Transistor PNP=2SAR573DFHG, and numbers are "Typical" values.) #### 1. LED Current Setting LED current I<sub>LED</sub> can be defined by setting resistances R<sub>FB1</sub> and R<sub>FB2</sub>. $$I_{LED} = \frac{V_{FBREG}}{R_{FB1} + R_{FB2}} \quad [A]$$ where: $V_{FBREG}$ is the FB pin voltage 650 mV (Typ). # •How to connect LED current setting resistors LED current setting resistors must always be connected at least two or more in series as below. If only one current setting resistor is used, then in case of a possible resistor short (pattern short on the board etc.), the external PNP Tr. and LED may be broken due to large current flow. PNP Tr. rating current, LED rating current, R<sub>FB1</sub> and R<sub>FB2</sub> must have the following relations: $$I_{LED\_MAX} > I_{PNP\_MAX} > \frac{v_{FBREG}}{\min(R_{FB1}, R_{FB2})} \quad [A]$$ where: $\begin{array}{ll} I_{LED\_MAX} & \text{is the LED rating current.} \\ I_{PNP\_MAX} & \text{is the PNP Tr. rating current.} \\ V_{FBREG} & \text{is the FB pin voltage 650 mV (Typ).} \\ Min(R_{FB1}, R_{FB2}) & \text{is the lowest value of R}_{\text{FB1}} \text{ and R}_{\text{FB2}}. \end{array}$ Figure 11. LED Current Setting #### Constant current control dynamic range Constant current control dynamic range of LED current I<sub>LED</sub> can be calculated as follows. $$V_{IN} \ge V_{f\_LED} \times N + V_{CE\_PNP} + V_{FBREG}$$ [V] where: $V_{IN}$ is the VIN pin voltage. $V_{f\_LED}$ is the LED Vf. *N* is the number of rows of LED. $V_{CE\ PNP}$ is the external PNP Tr. collector-emitter saturation voltage. $V_{FBREG}$ is the FB pin voltage 650 mV (Typ). #### 2. Reference voltage (VREG) Reference voltage VREG 5.0 V (Typ) is generated from VIN input voltage. This voltage is used as power source for the internal circuit, and also used to fix the voltage of pins outside LSI to HIGH side. The VREG pin must be connected with $C_{VREG}$ =1.0 $\mu$ F to 4.7 $\mu$ F to ensure capacity for the phase compensation. If $C_{VREG}$ is not connected, the circuit behavior would become extraordinarily unstable, for example with the oscillation of the reference voltage. The VREG pin voltage must not be used as power source for other devices than this LSI. VREG circuit has a built-in UVLO function. The IC is activated when the VREG pin voltage rises to 4.00 V (Typ) or higher, and shut down when the VREG pin voltage drops to 3.75 V (Typ) or lower. # 3. Table of Operations The PWM dimming mode switches to DC control depending on the CRT pin voltage. The switching conditions are as shown in the table below. When $V_{IN} > 22.0 \text{ V}$ (Typ), LED current is limited to reduce the heat dissipation of external PNP Tr.. Depending on the OP pin and the SCP pin voltage status, detect LED open or short circuit then LED current is turned OFF. LED current is also turned OFF when Low signal is input to the PBUS pin. In addition, UVLO and TSD further increases system reliability. For each functions, please refer to Description of Function. | Operation | Operation CRT | | Condition | LED Current | PBUS Pin | | |-------------------------------------------|--------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|------------------------------------|--| | Mode | Pin | [Detect] | [Release] | (I <sub>LED</sub> ) | PBUS PIN | | | Stand-by<br>Mode <sup>(Note 1)</sup> | - | V <sub>EN</sub> ≤ 0.6 V | V <sub>EN</sub> ≥ 2.4 V | OFF <sup>(Note 3)</sup> | Hi-Z | | | DC | V <sub>CRT</sub> ≥ 2.0 V (Typ) | - | - | 50 mA to 400 mA | High<br>4.5 V (Typ) | | | PWM Dimming | See Features<br>Description 4 | - | - | See Features<br>Description 4 | High<br>4.5 V (Typ) | | | Over Voltage<br>Mute | - | V <sub>IN</sub> > 22.0 V (Typ) | V <sub>IN</sub> ≤ 22.0 V (Typ) | See Features<br>Description 10 | High<br>4.5 V (Typ) | | | LED Open<br>Detection <sup>(Note 2)</sup> | - | $V_{OP} \ge V_{IN} -1.2 \text{ V (Typ)}$ | V <sub>OP</sub> < V <sub>IN</sub> – 1.2 V (Typ) | OFF <sup>(Note 3)</sup> | Low | | | Short Circuit<br>Protection (SCP) | - | V <sub>SCP</sub> ≤<br>1.20 V (Typ) | V <sub>SCP</sub> ≥<br>1.25 V (Typ) | OFF <sup>(Note 3)</sup> | Low | | | PBUS Control<br>OFF | - | V <sub>PBUS</sub> ≤ 0.6 V | V <sub>PBUS</sub> ≥ 2.4 V | OFF <sup>(Note 3)</sup> | Input<br>V <sub>PBUS</sub> ≤ 0.6 V | | | UVLO | - | $V_{IN} \le 4.10 \text{ V (Typ)}$ or $V_{REG} \le 3.75 \text{ V (Typ)}$ | $V_{IN} \ge 4.50 \text{ V (Typ)}$ or $V_{REG} \ge 4.00 \text{ V (Typ)}$ | OFF <sup>(Note 3)</sup> | High | | | TSD | - | Tj ≥<br>175 °C (Typ) | Tj ≤<br>150 °C(Typ) | OFF <sup>(Note 3)</sup> | Hi-Z | | <sup>(</sup>Note 1) Circuit current 0 µA (Typ) (Note 2) In regard to the sequence of LED current OFF, see Features Description 5. <sup>(</sup>Note 3) The BASE pin sink current: OFF, and LED current(ILED): OFF. 4. PWM Dimming Operation PWM Dimming is performed with the following circuit. The dimming cycle and ON Duty Width, can be set by values of the external components (CCRT, RCRT). Connect the CRT pin to VIN and the DISC pin to GND or open if it is not used. The CR timer function is activated if DC SW is OPEN. To perform PWM dimming of LED current, a triangular waveform is generated at the CRT pin. The **LED current (ILED) is turned OFF** while CRT voltage is ramp up, and **LED current(ILED) is turned ON** while CRT voltage is ramp down. When $V_{CRT} \ge V_{CRT\_DIS1}(2.0 \text{ V(Typ)})$ , dimming mode turns to DC Control. When $V_{CRT} > V_{CRT\_DIS2}(2.4 \text{ V(Typ)})$ , the DISC pin ON resister changes from $R_{DISC1}(50 \Omega(Typ))$ to $R_{DISC2}(5 \text{ k}\Omega(Typ))$ , and the power consumption of the IC is reduced by reducing the inflow current of the DISC pin. Figure 12. PWM Dimming Operation Figure 13. PWM Dimming Operation - 4. PWM Dimming Operation continued - (1) CRT ramp up Time $t_{OFF}$ and CRT ramp down Time $t_{ON}$ CRT ramp up Time $t_{OFF}$ and CRT ramp down Time $t_{ON}$ can be defined from the following equations. Make sure that $t_{ON}$ is set PWM Minimum Pulse Width $t_{MIN}$ 10 $\mu$ s or more. $$t_{OFF} = \frac{\Delta V_{CRT} \times C_{CRT}}{I_{CRT}} = R_{CHA} \times C_{CRT}$$ [s] $$t_{ON} = -(R_{CRT} + R_{DISC1}) \times C_{CRT} \times In\left(\frac{V_{CRT\_CHA}}{V_{CRT\_DIS1}}\right)$$ [s] where: $\begin{array}{ll} I_{CRT} & \text{is the CRT pin charge current, 40 } \mu\text{A (Typ)}. \\ R_{CHA} & \text{is the CRT pin charge resistor, 30 k} \Omega \text{ (Typ)}. \\ R_{DISC1} & \text{is the DISC pin ON resistor1, 50 } \Omega \text{ (Typ)}. \\ V_{CRT\_CHA} & \text{is the CRT pin charge voltage, 0.8 V (Typ)}. \\ \end{array}$ (2) PWM Dimming Frequency f<sub>PWM</sub> PWM frequency is defined by t<sub>ON</sub> and t<sub>OFF</sub>. $$f_{PWM} = \frac{1}{t_{ON} + t_{OFF}}$$ [Hz] (3) ON Duty(D<sub>ON</sub>)PWM ON duty is defined by t<sub>ON</sub> and t<sub>OFF</sub>. $$D_{ON} = \frac{t_{ON}}{t_{ON} + t_{OFF}} \quad [\%]$$ (Example) In case of R<sub>CRT</sub>=3.6 kΩ, C<sub>CRT</sub>=0.1 μF (Typ) $$t_{OFF} = R_{CHA} \times C_{CRT} = 30 \times 0.1 = 3.0$$ [ms] $t_{ON} = -(R_{CRT} + R_{DISC1}) \times C_{CRT} \times In(V_{CRT\_CHA}/V_{CRT\_DIS1})$ $= -(3.6 + 50) \times 0.1 \times In(0.8/2.0) = 0.334$ [ms] $f_{PWM} = 1/(t_{ON} + t_{OFF}) = 1/(3.0 + 0.334) = 300$ [Hz] $D_{ON} = t_{ON}/(t_{ON} + t_{OFF}) = 0.334/(3.0 + 0.334) = 10.0$ [%] # [PWM Dimming Operation Using External Signal] In case external PWM input to the CRT pin, make sure that input pulse high voltage ≥ 2.2 V and pulse low voltage ≤ 0.6 V. Also please open the DISC pin or connect to GND. Figure 14. PWM Dimming Operation Using External Signal $\downarrow$ .l. 1 #### 4. PWM Dimming Operation - continued ### • About deviation of CRT ramp up/down time with a reverse connection protection diode If this LSI is used to drive LED like below schematic, there is a possibility of occur CRT ramp up/down time deviation due to characteristics of reverse current Ir diode (D2, D3) . Consider to choose a diode (D2, D3) which is recommended by Rohm or Ir value 1 µA (Max) or less. Since reverse current flows even with the recommended diodes, connect a resistor of $R_{DCIN}$ of 10 k $\Omega$ or less between Point A and GND so that the voltage at point A does not rise. Mechanism of deviation of CRT ramp up/down time from set values. - ① During the PWM dimming operation mode, Point A on Figure 15 is Hi-Z. - ② Reverse current Ir of D2 and D3 goes to Point A. (Power supply voltage is being input into the cathode of D2, so mainly reverse current of D2 goes into C1.) →Reverse current Ir of D3 is added to the CRT pin charge current and discharge current, so CRT ramp up/down time deviates from the settings. - 3 C1 gets charged, voltage at Point A rises. - ④ Point A voltage ≥ the CRT pin voltage of each IC. - ⑤ Vf occurs in the diodes D3. - ⑥ D3 circulate forward current If - →Forward current If of D3 is added to the CRT pin charge current and discharge current, so CRT ramp up/down time deviates from the settings. - ⑦ Repetition of ② to ⑥. Figure 15. How Reverse Protection Diode Affects the CRT Pin Ramp Up/Down Time #### 5. LED Open Detection Function In case any one of the LEDs is in the open state, the IC can detect LED open condition when the OP pin voltage ( $V_{OP}$ ) meets the following condition: $V_{OP} \ge V_{IN}$ -1.2 V (Typ). As soon as $V_{OP} \ge V_{IN}$ -1.2 V (Typ) condition is achieved, the D pin source current (230 $\mu$ A (Typ)) turns on and starts charging the disable LED open detection time setting capacitor ( $C_D$ ). Once the D pin voltage ( $V_{DH}$ ) becomes 1.0 V (Typ) or more and 1 $\mu$ s (Typ) elapses, the BASE pin sink current ( $I_{BASE}$ ) is latched OFF and the PBUS pin voltage ( $V_{PBUS}$ ) is switched to Low. #### [Base Current Limit Resistance (RLIM)] The OP pin voltage V<sub>OP</sub> at LED open is defined by the following formula: (Note that the external PNP Tr. goes into the saturation mode when the collector is open, it becomes the following formula.) $$V_{OP} = V_{IN} - \{ (R_{FB1} + R_{FB2}) \times I_{BASE_{MAX}} + V_{CE_{PNP}} \}$$ [V] $$I_{BASE\_MAX} = 6.0V/R_{LIM}$$ [A] $$(I_{BASE\ MAX} < 80\ mA)$$ where $R_{FB1}$ , $R_{FB2}$ is the LED current setting resistance. $I_{\it BASE\ MAX}$ is the maximum BASE pin sink current. $R_{LIM}$ is the resistor for limiting BASE pin current. $V_{CE~PNP}$ is the external PNP Tr. Collector-emitter voltage (Note: I<sub>CE</sub>=I<sub>OP</sub> (23 $\mu$ A (Max))). Please determine the BASE current limit resistance $R_{LIM}$ to ensure that the OP pin voltage when the LED is open should meet the following condition: $V_{OP} > V_{IN}$ -1.2 V (Typ). Also note that the BASE current limit resistance must meet the following condition in order to obtain the BASE current to be needed during normal LED operation. $$4.0/R_{LIM} > I_{LED} / hfe_{MIN}$$ [A] where: $hfe_{\it MIN}$ is the minimum external PNP Tr. hfe. For the D pin, it is possible to set the disable time $t_D$ from when the OP pin voltage meets the condition " $V_{OP} > V_{IN}$ -1.2 V (Typ)" until the BASE pin sink current ( $I_{BASE}$ ) is latched off, according to the following formula. **Note that the disable time must be shorter than or equal to the ON pulse width of the PWM dimming t\_{ON}.** $$t_{ON} > t_D = \frac{C_D \times V_{DH}}{I_{DSOURCE}}$$ [S] where: $t_{ON}$ is the ON pulse width of the PWM dimming(CRT ramp down time). $C_D$ is the disable LED open detection time setting capacitor. $V_{DH}$ is the D pin input threshold voltage, 1.0 V (Typ). $I_{DSOIIRCE}$ is the D pin source current, 230 $\mu$ A (Typ). To reset the latched off LED current, EN must be turned-on again (The time when the EN Pin is "L" since the power is turned on again: 50 $\mu$ s or more) or the condition "UVLO ( $V_{IN} \le 4.10 \text{ V}$ or $V_{REG} \le 3.75 \text{ V}$ )" must be fulfilled. Figure 16. LED Open Detection Timing Chart 6. Disable LED Open Detection Function at Reduced-Voltage The disable LED open detection function serves to prevent false detection of LED open at the reduced-voltage during the ramp-up/ramp-down of the VIN pin voltage. Even though LED is in the open state, LED open will not be detected until the VIN pin voltage becomes more than Disable Open Detection Voltage at Reduced-Voltage ( $V_{IN\_OPM}$ ). Once $V_{IN\_OPM}$ is surpassed, the LED current will be latched OFF (The BASE pin sink current ( $I_{BASE}$ ) is latched OFF) and the PBUS voltage will be switched to Low following the sequence explained in Description of Function 5. $V_{IN\_OPM}$ must be defined by the following formula. (The OPM pin voltage must be set between 1.0 V and 2.2 V.) $$V_{IN\ OPM} \ge V_{IN\ OPERR}$$ [V] where: $V_{IN\_OPM}$ is the VIN pin disable open detection voltage at reduced-voltage. $V_{IN\_OPERR}$ is the VIN pin open erroneous detection voltage at reduced-voltage. $$V_{IN\ OPM} = V_{OPM} \times 6.0 (Typ)$$ [V] $$V_{OPM} = I_{OPM} \times R_{OPM}$$ [V] $$V_{IN\_OPERR} = V_{f\_LED} \times N + V_{OPD}$$ [V] where: $V_{OPM}$ is the OPM pin voltage. $I_{OPM}$ is the pin source current, 40 $\mu$ A (Typ) $R_{OPM}$ is the OPM pin connection resistance. $V_{f\_LED}$ is the LED Vf. N is the number of rows of LED. $V_{OPD}$ is the LED open-circuit detection voltage, 1.2 V (Typ) Figure 17. Disable LED Open Detection Function at Reduced-Voltage # •When connecting resistor for heat dispersion, or connecting resistor or diodes between the OP pin and LED anode The formula to calculate $V_{\text{IN\_OPERR}}$ will be different from the one above when the current flowing the LED is large and it is necessary to connect a resistor for heat dispersion in series with the LED to reduce the heat generation from the external PNP Tr., when multiple rows of the LEDs are driven, or when connecting a resistor to adjust the threshold voltage for detecting the LED open-circuit. Please read the Application Note of BD1834xFV-M series for details. Figure 18. VIN Pin Disable LED Open Detection Voltage at Reduced-Voltage and LED Open Erroneous Detection Voltage at Reduced-Voltage #### 7. Short Circuit Protection (SCP) Short Circuit Protection function will be activated by decreasing the SCP pin voltage when the collector of the external PNP Tr. is short to GND. After a lapse of the short circuit protection delay time( $t_{SCP}$ )(20 $\mu$ s(Typ)) following the drop of the SCP pin voltage( $V_{SCP}$ ) is 1.2 V(Typ) or less, the external PNP Tr. is turned OFF to prevent its thermal destruction, and it can be notify the abnormally to the outside by changing the PBUS pin output to low. In order to avoid malfunction since the power is turned on, the Short Circuit Protection function will not be activated until $V_{CRT} > 2.0 \text{ V(Typ)}$ after UVLO is reset. If it is in the short circuit state ( $V_{SCP} < 1.2 \text{ V(Typ)}$ ) since the power is turned on, the Short Circuit Protection function will be activated when $V_{CRT} > 2.0 \text{ V(Typ)}$ condition is reached and 60 µs(Typ) passes, after UVLO is reset. Figure 19. Short Circuit Protection (SCP) #### •SCP Pin Source Current The SCP pin sources the current (1 mA(Typ)) once its voltage ( $V_{\text{SCP}}$ ) drops under 1.3 V in order to prevent the malfunction of the short circuit protection. Figure 20. SCP Pin Source Current 8. About the Capacitor of Connecting LED Anode There is a zone which the output (LED anode) will become high impedance (Hi-Z) at PWM dimming Mode. During this time noise<sup>(Note 1)</sup> can couple on to this pin and cause false detection of SHORT condition. To prevent this, it is necessary to connect a Capacitor CLED between LED anode and GND pin nearby pin. Make sure that the capacitor of connecting LED anode is the following equation: $$0.1 \le C_{LED} \le 0.68$$ [µF] In case $C_{LED}$ is set the range from 0.1 $\mu F$ to 0.68 $\mu F$ , the $I_{LED}$ current becomes dull, so please evaluate $I_{LED}$ waveform in PWM mode operation. About the example of evaluation, please see evaluation example on page 21. In case a capacitor exceeding the recommended range is connected to LED anode, there is a possibility that delay time of start-up will reach about several ten ms, so special attention is needed. (Note 1) Conducted noise, Radiated noise, Crosstalk of connecter and PCB pattern etc... Figure 21. About the Capacitor of Connecting LED Anode Evaluation example (ILED pulse width at PWM Dimming operation) Condition: +B=13 V Ta=25 °C LED=1 Strings $C_{CRT}$ =0.01 $\mu$ F $R_{DISC}$ =1.0 $k\Omega$ PWM Dimming Mode PNP Tr.: 1parallel I<sub>LED</sub>=50 mA I<sub>LED</sub>=500 mA Rise Time Rise Time 2.0µs 1.9µs Fall Time Fall Time LED Anode LED Anode 1.0V/div C<sub>LED</sub>=0.1 µF 0.9µs 0.7µs OverShoot OverShoot 1mA ≒ 0mA (0.2%)Rise Time Rise Time 7.4µs 4.4µs 3.0V/div LED Anode LED Anode Fall Time Fall Time 800mV/div 2.0V/div $C_{LED}=0.47 \mu F$ 5.3µs 2.5µs OverShoot OverShoot #### 9. PBUS Function The PBUS pin is the pin to input and output an error signal. When abnormality such as LED open or output ground fault occurs, it can notify the abnormality to the outside by changing the PBUS pin output from high to low. In addition, by externally controlling the PBUS pin from high to low, the LED current is turned off. When using multiple LSIs to drive multiple LEDs, it is possible to turn off all LED lines at once by connecting the PBUS pins of each CH as shown in the figure below, even if LED open or output ground fault occurs. ### Caution of using the PBUS pin Do not connect to the PBUS pins other than BD1834xFV-M series due to the difference of ratings, internal threshold voltages, and so on. Figure 22. PBUS Function ▼ Example of Protective Operation due to LED Open Circuit Figure 23. Example of Protective Operation If LED OPEN occurs, the PBUS pin of CH1 is switched from High to Low output. As the PBUS pin becomes Low, LED drivers of other CH detect the condition and turns OFF their own LEDs. The collector voltage of PNP transistor clamps to 1.3 V (Typ) during the OFF period, in order to prohibit ground fault detection. ### 10. Over Voltage Mute Function (OVM) Once the VIN pin voltage ( $V_{IN}$ ) goes above 22.0 V (Typ), the over voltage mute function is activated to decrease the LED current ( $I_{LED}$ ) in order to suppress heat generation from the external PNP Tr. The FB pin voltage V<sub>FBREG</sub> which controls the LED current (I<sub>LED</sub>) will decay at -25 mV/V (Typ). Figure 24. Overvoltage Mute Function (OVM) ### 11. Under Voltage Lockout (UVLO) UVLO is a protection circuit to prevent malfunction of the IC when the power is turned on or when the power is suddenly shut off. This IC has two UVLO circuits; UVLO VIN for $V_{\text{IN}}$ and UVLO VREG for $V_{\text{REG}}$ . As soon as UVLO status is detected, the BASE pin sink current will be turned off and switch OFF the LED current (I<sub>LED</sub>). The following shows the threshold conditions of both UVLO circuits. | Operating Mede | Detection | Conditions | LED Current | PBUS Pin | | |----------------|---------------------------------|---------------------------------|-------------------------|---------------------|--| | Operating Mode | [Detect] | [Release] | (I <sub>LED</sub> ) | PBUS FIII | | | UVLO VIN | V <sub>IN</sub> ≤ 4.10 V (Typ) | V <sub>IN</sub> ≥ 4.50 V (Typ) | OFF <sup>(Note 1)</sup> | High<br>4.5 V (Typ) | | | UVLO VREG | V <sub>REG</sub> ≤ 3.75 V (Typ) | V <sub>REG</sub> ≥ 4.00 V (Typ) | OFF <sup>(Note 1)</sup> | High<br>4.5 V (Typ) | | (Note 1) The BASE pin sink current is turned OFF to switch OFF the LED current (ILED). # **Timing Chart** (Unless otherwise specified Ta=25 °C, VIN=13 V, Transistor PNP=2SAR573DFHG, LED 2 strings, and values are Typical.) Figure 25. Timing Chart # **Application Examples** #### (1) I<sub>LED</sub>=120 mA Figure 26. Application Example 1 (I<sub>LED</sub> 120 mA, LED white 2 strings) Recommended Parts List 1 (I<sub>LED</sub> 120 mA, LED white 2 strings) | Parts | No | Parts Name | Value | Unit | Product Maker | |----------------|-------------------|--------------------|-------|------|-----------------| | IC | U1 | BD18342FV-M | - | - | ROHM | | Diode | D1 | RFN2LAM6STF | - | - | ROHM | | | Z <sub>D1</sub> | TND12H-220KB00AAA0 | - | - | NIPPON CHEMICON | | Transistor PNP | Q1 | 2SAR573DFHG | - | - | ROHM | | | R <sub>FB1</sub> | LTR10EVHFL2R70 | 2.7 | Ω | ROHM | | Resistor | R <sub>FB2</sub> | LTR10EVHFL2R70 | 2.7 | Ω | ROHM | | | $R_{OPM}$ | MCR03EZPFX3902 | 39 | kΩ | ROHM | | | C <sub>VIN1</sub> | GCM32ER71H475KA40 | 4.7 | μF | murata | | | C <sub>VIN2</sub> | GCM155R71H104KE37 | 0.1 | μF | murata | | Capacitor | $C_{VREG}$ | GCM188R71E105KA49 | 1.0 | μF | murata | | | $C_D$ | GCM155R11H103KA40 | 0.01 | μF | murata | | | C <sub>LED</sub> | GCM155R71H104KE37 | 0.1 | μF | murata | (Note 1) About Z<sub>D1</sub>, please place according to test standard of battery line. #### Please note the following #### 1. External PNP transistor For external PNP transistor, please use the recommended device 2SAR573DFHG for this IC. While using non-recommended device, validate the design on actual board with sufficient confirmation of the parts specifications (hfe, parasitic capacitance). Please check hie of the part when designing base current limit resistor. (See Features Description, section 5). As for parasitic capacitance ( $C_{LED}$ connected at LED anode), the smaller it is, the smaller its overshoot is. Use devices that has smaller parasitic capacitance than that of recommended device. Also parasitic capacitance is possible to be varied by PCB layout so please evaluate overshoot of $I_{LED}$ on actual board. (See Features Description, Section 8 -Evaluation example, $I_{LED}$ pulse width at PWM Dimming operation). # 2. Power supply steep variation This IC is validated with test conditions as per ISO7637-2 standards. There is possibility of unexpected LED regulation (peak current of output etc.) due to sudden transients outside the specification range standards in input power supply. Please check the maximum ratings of LED and evaluate on actual board for any unexpected LED regulation. # **Application Examples - continued** ### (2) I<sub>LED</sub>=120 mA, PWM ON Duty=10 % Figure 27. Application Example 2 (I<sub>LED</sub> 120 mA, LED white 2 strings, PWM ON Duty: 10 %(Pulse width: 0.334 ms), PWM frequency: 300 Hz) #### **Recommended Parts List 2** (I<sub>LED</sub> 120 mA, LED white 2 strings, PWM ON Duty: 10 %(Pulse width: 0.334 ms), PWM frequency: 300 Hz) | Parts No Parts Name Value Unit Product Maker | | | | | | |----------------------------------------------|-------------------|--------------------|-------|------|-----------------| | Parts | | | value | Unit | | | IC | U1 | BD18342FV-M | - | - | ROHM | | | D1, D2 | RFN2LAM6STF | - | - | ROHM | | Diode | D3 | RFN1LAM6STF | - | | ROHM | | | $Z_{D1}$ | TND12H-220KB00AAA0 | - | - | NIPPON CHEMICON | | Transistor PNP | Q1 | 2SAR573DFHG | - | - | ROHM | | | $R_{FB1}$ | LTR10EVHFL2R70 | 2.7 | Ω | ROHM | | | $R_{FB2}$ | LTR10EVHFL2R70 | 2.7 | Ω | ROHM | | Resistor | $R_{\text{CRT}}$ | MCR03EZPFX3601 | 3.6 | kΩ | ROHM | | | $R_{OPM}$ | MCR03EZPFX3902 | 39 | kΩ | ROHM | | | R <sub>DCIN</sub> | ESR10EZPF2001 | 2 | kΩ | ROHM | | | $C_{\text{VIN1}}$ | GCM32ER71H475KA40 | 4.7 | μF | murata | | | $C_{\text{VIN2}}$ | GCM155R71H104KE37 | 0.1 | μF | murata | | Capacitor | $C_{VREG}$ | GCM188R71E105KA49 | 1.0 | μF | murata | | Сарасноі | $C_CRT$ | GCM155R71H104KE37 | 0.1 | μF | murata | | | $C_D$ | GCM155R11H103KA40 | 0.01 | μF | murata | | | $C_LED$ | GCM155R71H104KE37 | 0.1 | μF | murata | (Note 1) About Z<sub>D1</sub>, please place according to test standard of battery line. # **Application Examples - continued** # (3) I<sub>LED</sub>=524 mA, PWM ON Duty=10 % Figure 28. Application Example 3 (I<sub>LED</sub> 524 mA, LED white 2 strings, PWM ON Duty: 10 %(pulse width: 0.334 ms), PWM frequency: 300 Hz) #### **Recommended Parts List 3** (I<sub>LED</sub> 524 mA, LED white 2 strings, PWM ON Duty: 10 %(pulse width: 0.334 ms), PWM frequency: 300 Hz) | Parts No Parts Name Value Unit Product Maker | | | | | | |----------------------------------------------|-------------------|--------------------|-------|------|-----------------| | Parts | | | Value | Unit | Product Maker | | IC | U1 | BD18342FV-M | - | - | ROHM | | Diode | D1, D2 | RFN2LAM6STF | - | - | ROHM | | | D3 | RFN1LAM6STF | - | - | ROHM | | | $Z_{D1}$ | TND12H-220KB00AAA0 | - | - | NIPPON CHEMICON | | Transistor PNP | Q1 to Q3 | 2SAR573DFHG | - | - | ROHM | | | R <sub>FB1</sub> | LTR10EVHFLR620 | 0.62 | Ω | ROHM | | | $R_{FB2}$ | LTR10EVHFLR620 | 0.62 | Ω | ROHM | | Resistor | $R_{CRT}$ | MCR03EZPFX3601 | 3.6 | kΩ | ROHM | | | $R_{OPM}$ | MCR03EZPFX3902 | 39 | kΩ | ROHM | | | R <sub>DCIN</sub> | ESR10EZPF2001 | 2 | kΩ | ROHM | | | $C_{\text{VIN1}}$ | GCM32ER71H475KA40 | 4.7 | μF | murata | | | $C_{\text{VIN2}}$ | GCM155R71H104KE37 | 0.1 | μF | murata | | Capacitor | $C_{VREG}$ | GCM188R71E105KA49 | 1.0 | μF | murata | | Сарасноі | $C_CRT$ | GCM155R71H104KE37 | 0.1 | μF | murata | | | $C_D$ | GCM155R11H103KA40 | 0.01 | μF | murata | | | $C_LED$ | GCM155R71H104KE37 | 0.1 | μF | murata | (Note 1) About Z<sub>D1</sub>, please place according to test standard of battery line. # **Application Examples - continued** (4) ILED=150 mA, Three Rows Drive, PWM ON Duty=10 % Figure 29. Application Example 4 (I<sub>LED1</sub> to I<sub>LED3</sub> 150 mA, LED white 2 strings x 3, PWM ON Duty: 10 %( pulse width: 0.334 ms), PWM frequency: 300 Hz) Refer to Application Note of BD1834xFV-M series for details about the multiple rows drive such as the one above. # **Power Dissipation** Thermal design should meet the following equation. $$P_d > P_C$$ $$P_d = (1/\theta_{JA}) \times (T_{jmax} - T_a) or (1/\Psi_{JT}) \times (T_{jmax} - T_T)$$ $$P_C = V_{IN} \times I_{VIN2} + V_{BASE} \times I_{BASE}$$ where: $P_d$ is the power dissipation. $P_C$ is the power consumption. $V_{IN}$ is the VIN pin voltage. $I_{VIN2}$ is the circuit current at normal mode. $V_{BASE}$ is the BASE pin voltage. $I_{\it BASE}$ is the BASE pin sink current. $heta_{JA}$ is the thermal resistance of junction to ambient. $\Psi_{IT}$ is the thermal characterization parameter of junction to center case surface. $T_{jmax}$ is the maximum junction temperature(150 °C). $T_a$ is the ambient temperature. $T_T$ is the case surface temperature. # I/O Equivalence Circuits # **Operational Notes** #### 1. Reverse Connection of Power Supply Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins. #### 2. Power Supply Lines Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors. #### 3. Ground Voltage Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. ### 4. Ground Wiring Pattern When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance. #### 5. Recommended Operating Conditions The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics. #### 6. Inrush Current When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections. #### 7. Testing on Application Boards When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage. #### 8. Inter-pin Short and Mounting Errors Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few. #### 9. Unused Input Pins Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line. #### **Operational Notes - continued** #### 10. Regarding the Input Pin of the IC This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below): When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor. Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided. Figure 30. Example of Monolithic IC Structure ### 11. Ceramic Capacitor When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others. #### 12. Thermal Shutdown Circuit (TSD) This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage. # **Ordering Information** # **Marking Diagram** **Physical Dimension and Packing Information** # **Revision History** | Date | Revision | Changes | |-------------|----------|-------------| | 18.Sep.2018 | 001 | New Release | # **Notice** #### **Precaution on using ROHM Products** 1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | ſ | JAPAN | USA | EU | CHINA | |---|---------|--------|------------|--------| | ĺ | CLASSⅢ | ОГУССШ | CLASS II b | СГУССШ | | Ī | CLASSIV | CLASSⅢ | CLASSⅢ | CLASSⅢ | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. # Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification #### **Precautions Regarding Application Examples and External Circuits** - 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). #### **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] the temperature or humidity exceeds those recommended by ROHM - [c] the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. #### **Precaution for Product Label** A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only. #### **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. #### **Precaution for Foreign Exchange and Foreign Trade act** Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. #### **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. - 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software). - 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein. #### Other Precaution - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. Notice-PAA-E Rev.003 #### **General Precaution** - 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative. - 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. Notice – WE Rev.001