

9.0 V to 45.0 V

2.0 A/Phase

0 A to 2.0 A

0 A to 1.4 A -25 °C to +85 °C

100 µA (Max)



# **System Motor Driver**

## **BD64547MUV**

## **General Description**

This is a system motor driver with integrated 2ch H-bridge driver, 2ch step-down switching regulator (SWREG) with built-in Power MOS, and Reset output.

## Features

- Low ON-resistance Output H-Bridge Driver (2ch)
- Built-in Regular Current Chopping Function
- Over-current Protection (OCP) in H-Bridge Driver
- 3-line Serial Type Interface
- SWREG (CH1) with Built-in P-ch Power DMOS FET
- High Efficiency SWREG Function
- Soft Start Function in SWREG
- Over-current Protection (OCP) in SWREG
- Output Under Voltage Protection (UVLO) in SWREG
- SWREG Enable Function
- Thermal Shutdown Function (TSD)
- Power ON Reset
- VBB Drop Detection Function
- Ultra-thin Type, High Heat Dissipation Package

## Applications

- Inkjet printers
- Photo printers etc.

## **Typical Application Circuit**

## Key Specifications

- Input Voltage Range
- Motor Rated Output Current
- SWREG1 Output Current Range
- SWREG2 Output Current Range
- Operating Temperature Range
- Standby Current

## Package

VQFN048V7070

### W (Typ) x D (Typ) x H (Max) 7.0 mm x 7.0 mm x 1.0 mm





OProduct structure : Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays

## **Pin Configuration**



## Block Diagram



## Pin Description

| No. | Pin Name | I/O      | Function                          | No. | Pin Name | I/O | Function                                  |
|-----|----------|----------|-----------------------------------|-----|----------|-----|-------------------------------------------|
| 1   | GND      | - Ground |                                   | 25  | PGNDSW2  | -   | SWREG2 power ground                       |
| 2   | VREFA    | Ι        | H-Bridge A output current setting | 26  | OUTAM    | 0   | H-Bridge A output (-)                     |
| 3   | VREFB    | I        | H-Bridge B output current setting | 27  | RNFAS    | Ι   | H-Bridge A input pin of current detection |
| 4   | SLEEP    | Ι        | Sleep mode setting                | 28  | RNFA     | 0   | H-Bridge A current detection              |
| 5   | ENBA     | Ι        | H-Bridge A enable input           | 29  | VBBA     | -   | H-Bridge A power supply (42 V)            |
| 6   | ENBB     | Ι        | H-Bridge B enable input           | 30  | OUTAP    | 0   | H-Bridge A output (+)                     |
| 7   | CLK      | Ι        | Serial CLK input                  | 31  | OUTBP    | 0   | H-Bridge B output (+)                     |
| 8   | STB(LD)  | Ι        | Serial STB(LD) input              | 32  | VBBB     | -   | H-Bridge B power supply (42 V)            |
| 9   | DAT      | Ι        | Serial DAT input                  | 33  | RNFB     | 0   | H-Bridge B current detection              |
| 10  | ID0      | I        | ID 0 setting                      | 34  | RNFBS    | Ι   | H-Bridge B input pin of current detection |
| 11  | ID1      | Ι        | ID 1 setting                      | 35  | OUTBM    | 0   | H-Bridge B output (-)                     |
| 12  | ID2      | Ι        | ID 2 setting                      | 36  | GND      | -   | Ground                                    |
| 13  | ENBSW1   | Ι        | SWREG1 enable input               | 37  | VBBSW1   | I   | SWREG1 power supply (42 V)                |
| 14  | ENBSW2   | Ι        | SWREG2 enable input               | 38  | VBBSW1   | -   | SWREG1 power supply (42 V)                |
| 15  | PWM      | Ι        | SWREG2 PWM compulsion             | 39  | SWOUT1   | 0   | SWREG1 output                             |
| 16  | GND      | I        | Ground                            | 40  | SWOUT1   | 0   | SWREG1 output                             |
| 17  | COMP     | I/O      | SWREG2 phase compensation         | 41  | GND      | -   | Ground                                    |
| 18  | FB2      | Ι        | SWREG2 feedback                   | 42  | FB1      | -   | SWREG1 feedback                           |
| 19  | VINSW2   | -        | SWREG2 power supply (5 V)         | 43  | OCPDET   | 0   | OCP detection                             |
| 20  | VINSW2   | -        | SWREG2 power supply (5 V)         | 44  | UVDET    | 0   | V <sub>BB</sub> drop detection            |
| 21  | BOOT     | Ι        | SWREG2 H-side Nch booster         | 45  | RESET    | 0   | Reset output                              |
| 22  | SWOUT2   | 0        | SWREG2 output                     | 46  | RSTIN    | Ι   | Reset input                               |
| 23  | SWOUT2   | 0        | SWREG2 output                     | 47  | MODE     | Ι   | H-Bridge mode setting                     |
| 24  | PGNDSW2  | -        | SWREG2 power ground               | 48  | UVDETIN  | Ι   | UVDET setting                             |
| -   | EXP-PAD  | -        | The EXP-PAD is connect to GND.    | -   | -        | -   | -                                         |

## Absolute Maximum Ratings (Ta = 25 °C)

| Parameter                                                | Symbol                 | Limit         | Unit    |
|----------------------------------------------------------|------------------------|---------------|---------|
| VBB Applied Voltage <sup>(Note 1)(Note 2)</sup>          | V <sub>BB</sub>        | -0.4 to +50.0 | V       |
| Motor Output Voltage <sup>(Note 3)</sup>                 | VMOUT                  | -0.4 to +50.0 | V       |
| SWOUT1 Voltage                                           | V <sub>SWOUT1</sub>    | -0.4 to +50.0 | V       |
| VINSW2 Applied Voltage <sup>(Note 1)</sup>               | VINSW2                 | -0.4 to +7.0  | V       |
| SWOUT2 Voltage                                           | Vswout2                | -0.4 to +7.0  | V       |
| Logic Input Voltage <sup>(Note 4)</sup>                  | VLI                    | -0.4 to +5.5  | V       |
| Logic Output Voltage <sup>(Note 5)</sup>                 | VLO                    | 5.5           | V       |
| RNF Voltage (DC)                                         | V <sub>RNF(DC)</sub>   | 0.55          | V       |
| RNF Voltage (peak) <sup>(Note 6)</sup>                   | V <sub>RNF(peak)</sub> | 2.5           | V       |
| Power Dissipation <sup>(Note 7)</sup>                    | Pd                     | 4.83          | W       |
| Motor Output Current (DC) <sup>(Note 1)</sup>            | IOMAXMT(DC)            | 2.0           | A/Phase |
| SWOUT1 Output Current (DC) <sup>(Note 1)</sup>           | IOMAXSW1(DC)           | 2.2           | А       |
| SWOUT1 Output Current (peak) <sup>(Note 1)(Note 6)</sup> | OMAXSW1(peak)          | 2.4           | А       |
| SWOUT2 Output Current (DC) <sup>(Note 1)</sup>           | OMAXSW2(DC)            | 1.5           | А       |
| SWOUT2 Output Current (peak) <sup>(Note 1)(Note 6)</sup> | OMAXSW2(peak)          | 1.65          | А       |
| Storage Temperature Range                                | Tstg                   | -55 to +150   | °C      |
| Maximum Junction Temperature                             | Tjmax                  | 150           | °C      |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with power dissipation taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating

(Note 1) Must not exceed Pd and Tj = 150 °C

(Note 2) Supply = VBBA, VBBA, VBBSW1 (Note 3) Motor Output = OUTAP, OUTAM, OUTBP, OUTBM (Note 4) Logic Input = SLEEP, ENBA, ENBB, CLK, STB(LD), DAT, ID0, ID1, ID2, ENBSW1, ENBSW2, PWM, RSTIN, MODE (Note 5) Logic Output = OCPDET, UVDET, RESET

(Note 6) peak = 1  $\mu$ s (Note 7) When mounted on a 4-layer recommended board (74.2 mm x 74.2 mm x 1.6 mm), reduce by 37.3 mW/°C when Ta ≥ 25 °C

## **Recommended Operating Conditions**

| Parameter                                       | Symbol          | Min | Тур | Max  | Unit |
|-------------------------------------------------|-----------------|-----|-----|------|------|
| Operating Temperature                           | Topr            | -25 | -   | +85  | °C   |
| VBB Applied Voltage <sup>(Note 8)(Note 9)</sup> | V <sub>BB</sub> | 9.0 | -   | 45.0 | V    |
| CLK Max Operating Frequency                     | fclock          | -   | 40  | -    | MHz  |
| SWREG1 Output Voltage Setting                   | Vout1           | 3.0 | -   | 13.0 | V    |
| SWREG2 Output Voltage Setting                   | Vout2           | 0.8 | -   | 3.6  | V    |
| SWREG1 Output Current <sup>(Note 10)</sup>      | Isw1            | 0   | -   | 2.0  | А    |
| SWREG2 Output Current <sup>(Note 10)</sup>      | Isw2            | 0   | -   | 1.4  | А    |
| VINSW2 Applied Voltage                          | VINSW2          | 3.0 | -   | 5.5  | V    |

(Note 8) When VBB is under POR, H-Bridge, SWREG and circuit protection are disabled.

(Note 9) Supply = VBBA, VBBB, VBBSW1

(Note 10) Must not exceed Pd and Tj = 150 °C

## Electrical Characteristics (Unless otherwise specified V<sub>BB</sub> = 42 V, Ta = 25 °C)

|                                                           | Parameter Symbol Specification |       |          |            | Conditions |                                    |
|-----------------------------------------------------------|--------------------------------|-------|----------|------------|------------|------------------------------------|
| Parameter                                                 | Symbol                         | Min   | Тур      | Max        | Unit       | Conditions                         |
| [Overall]                                                 |                                |       |          |            |            | -                                  |
| Circuit Current (Standby)(Note 1)                         | IBBST                          | -     | 20       | 100        | μA         | SLEEP = L, ENBSW1 = H              |
| Circuit Current (Active) <sup>(Note 1)</sup>              | I <sub>BB</sub>                | -     | 8.5      | 13.0       | mA         | SLEEP = H, ENBSW1 = L              |
| VINSW2 Current                                            | IINSW2                         | -     | 0        | 10         | μA         |                                    |
| POR Threshold Voltage H                                   | VPORH                          | 6     | 7        | 8          | V          | VBB Input timing                   |
| POR Hysteresis Voltage                                    | VPORHY                         | 0.5   | 1.0      | 1.5        | V          |                                    |
| [H-Bridge]                                                |                                | r.    |          |            |            |                                    |
| Output ON-Resistance (H-side)                             | RONH                           | -     | 0.75     | 1.05       | Ω          | I <sub>OUT</sub> = 1 A             |
| Output ON-Resistance (L-side)                             | Ronl                           | -     | 0.45     | 0.75       | Ω          | I <sub>OUT</sub> = 1 A             |
| Built-in Diode Forward Voltage (H-side)                   | VF <sub>H</sub>                | -     | 1.0      | 1.3        | V          | I <sub>OUT</sub> = 1 A             |
| Built-in Diode Forward Voltage (L-side)                   | VFL                            | -     | 1.0      | 1.3        | V          | I <sub>OUT</sub> = 1 A             |
| [Current Control]                                         | I                              | 1     |          | 1          |            |                                    |
| VREF Voltage Range                                        | VVREF                          | 0     | -        | 3.7        | V          |                                    |
| VREF Input Current                                        | IVREF                          | -1    | 0        | +1         | μA         | V <sub>VREF</sub> = 3.3 V          |
| RNF Input Current                                         | I <sub>RNF</sub>               | 5     | 15       | 30         | μA         |                                    |
|                                                           | VOFST <sup>(Note 2)</sup>      | -4    | 0        | +4         | %          | V <sub>VREF</sub> = 2 V, DAC = 15, |
| VREF to RNFS Offset Voltage                               |                                |       |          |            |            | MODE = H, M                        |
| [Control Logic 1 (DAT, CLK, STB(LD)                       | 1                              | 1     | P, RSTIN | N, ID0, IC | -          | ]                                  |
| H Level Input Voltage 1                                   | V <sub>IN1H</sub>              | 2.0   | -        | -          | V          |                                    |
| L Level Input Voltage 1                                   | Vin1l                          | -     | -        | 0.8        | V          |                                    |
| Input Current 1                                           | lin1                           | 15    | 33       | 50         | μA         | Input Voltage = 3.3 V              |
| [Control Logic 2 (ENBSW1, ENBSW2                          |                                | 1     |          | 1          | 1          |                                    |
| H Level Input Voltage 2                                   | VIN2H                          | 2.0   | -        | -          | V          |                                    |
| L Level Input Voltage 2                                   | V <sub>IN2L</sub>              | -     | -        | 0.8        | V          |                                    |
| Input Current 2                                           | I <sub>IN2</sub>               | -18   | -9       | -3         | μA         | Input Voltage = 0 V                |
| [Control Logic 3 (MODE)]                                  |                                |       | T        | 1          | T          |                                    |
| Input Voltage H                                           | Vinsh                          | 4.0   | -        | -          | V          |                                    |
| Input Voltage M                                           | Vinзм                          | 2.0   | -        | 3.0        | V          |                                    |
| Input Voltage L                                           | V <sub>IN3L</sub>              | -     | -        | 1.0        | V          |                                    |
| Input Current                                             | l <sub>IN3</sub>               | -85   | -50      | -30        | μA         | Input Voltage = 0 V                |
| [Switching Regulator 1 Block]                             |                                |       |          |            |            |                                    |
| FB1 Threshold Voltage                                     | VFBSW1                         | 0.99  | 1.00     | 1.01       | V          |                                    |
| Output ON-Resistance                                      | Ronsw1                         | -     | 0.65     | 0.85       | Ω          | Iswout1 = 1 A                      |
| FB1 Pin Current                                           | IFBSW1                         | -0.1  | 0        | +0.1       | μA         | V <sub>FB1</sub> = 1 V             |
| FB1 Low Input Voltage                                     | V <sub>FBUVP1</sub>            | 0.71  | 0.75     | 0.79       | V          | Common with RESET detection        |
| [Switching Regulator 2 Block]                             |                                | r.    |          |            |            |                                    |
| FB2 Threshold Voltage                                     | VFBSW2                         | 0.792 | 0.800    | 0.808      | V          |                                    |
| Output ON-Resistance (H-side)                             | R <sub>ONHSW2</sub>            | -     | 0.20     | 0.26       | Ω          | I <sub>SWOUT2</sub> = 1 A          |
| Output ON-Resistance (L-side)                             | R <sub>ONLSW2</sub>            | -     | 0.20     | 0.26       | Ω          | Iswout2 = 1 A                      |
| FB2 Pin Current                                           | IFBSW2                         | -0.1  | 0        | +0.1       | μA         | V <sub>FB2</sub> = 0.8 V           |
| FB2 Low Input Voltage                                     | VFBUVP2                        | 0.28  | 0.40     | 0.52       | V          |                                    |
| [RESET, UVDET, OCPDET]                                    | 1                              | 1     |          | 1          | 1          | 1                                  |
| Low Output Voltage                                        | V <sub>OD</sub>                | -     | -        | 0.2        | V          | I <sub>OUT</sub> = 1 mA            |
| RESET Output Delay Time                                   | tRST                           | 40    | 50       | 60         | ms         |                                    |
| RSTIN Minimum Input Pulse Width                           | tRSTIN                         | -     | -        | 13         | μs         | Refer to P.7 1.4                   |
| UVDET Base Voltage                                        | Vuv                            | 0.552 | 0.600    | 0.648      | V          |                                    |
| UVDET Hysteresis Voltage                                  | VUVHYS                         | -     | 0.000    | -          | V          |                                    |
| <i>Vote 1)</i> Total current value of the VBBA, VBBB, VBB |                                |       | 0.00     |            | v          |                                    |

## **Recommended Range of External Constants**

Characteristics may vary due to factors such as the mounting conditions and the temperature dependence of the external parts. Be certain to evaluate these values with respect to the actual intended application.



Figure 1. BD64547MUV Recommended Range of External Components Circuit diagram

| Parameter                                 | Symbol                          | Red        | Recommended Values |      |      |
|-------------------------------------------|---------------------------------|------------|--------------------|------|------|
| Parameter                                 | Symbol                          | Min        | Тур                | Max  | Unit |
| SWOUT1 (5 V setting)                      | C <sub>1</sub>                  | 220        | 330                | 470  | μF   |
| SWOUT1 (3.3 V setting)                    | C <sub>1</sub>                  | 220        | 330                | 470  | μF   |
| SWOUT1                                    | C <sub>2</sub>                  | 0          | -                  | 22   | μF   |
| OUTxx <sup>(Note 1)</sup> (50 V capacity) | C <sub>3</sub>                  | -          | -                  | 1000 | pF   |
| VINSW2-PGNDSW2                            | C4                              | 10         | 22                 | 40   | μF   |
| SWOUT2                                    | C <sub>5</sub> / C <sub>6</sub> | -          | 20 / 20            | -    | μF   |
| SWOUT1                                    | L <sub>1</sub>                  | 33         | 47                 | 68   | μH   |
| SWOUT2                                    | L <sub>2</sub>                  | 1.5        | 1.8                | 2.2  | μH   |
| FB1 (5 V setting)                         | R1 / R2                         | 3.3 / 0.82 | 33 / 8.2           | -    | kΩ   |
| FB1 (3.3 V setting)                       | R1 / R2                         | 3.0 / 1.3  | 30 / 13            | -    | kΩ   |
| FB2 (3.3 V setting)                       | R3 / R4                         | -          | 75 / 24            | -    | kΩ   |
| FB2 (1.8 V setting)                       | R3 / R4                         | -          | 30 / 24            | -    | kΩ   |
| FB2 (1.5 V setting)                       | R3 / R4                         | 1.3 / 1.5  | 13 / 15            | -    | kΩ   |
| FB2 (1.125 V setting)                     | R3 / R4                         | 3.3 / 8.2  | 33 / 82            | -    | kΩ   |
| COMP (3.3 V setting)                      | R₅                              | -          | 18                 | -    | kΩ   |
| COMP (1.5 V to 1.8 V setting)             | R₅                              | -          | 9.1                | -    | kΩ   |
| COMP (1.125 V setting)                    | R₅                              | -          | 8.2                | -    | kΩ   |

## Pin Processing • Condition List

1 Pin Connections when H-Bridge is Not in Use

|     | ENBx <sup>(Note 1)</sup> | VREFx <sup>(Note 1)</sup> | RNFx <sup>(Note 1)</sup><br>RNFxS <sup>(Note 1)</sup> | OUTxP <sup>(Note 1)</sup><br>OUTxM <sup>(Note 1)</sup> |
|-----|--------------------------|---------------------------|-------------------------------------------------------|--------------------------------------------------------|
| Ach | OPEN or GND              | GND                       | GND                                                   | OPEN                                                   |
| Bch | OPEN or GND              | GND                       | GND                                                   | OPEN                                                   |

(Note 1) x = A, B

The overcurrent protection may fail if VREFx and RNFx / RNFxS are left OPEN.

(However, there is no problem even if Voltage is applied to the VREFx pin only when ENBx is Low and output is open with no serial input.)

## 2 Pin Connections when SWREG is Not in Use

The pin processing shown in the table below is recommended.

|            | ENBSWx <sup>(Note 2)</sup> | FBx <sup>(Note 2)</sup> | SWOUTx <sup>(Note 2)</sup> | COMP | BOOT | VINSW2 |
|------------|----------------------------|-------------------------|----------------------------|------|------|--------|
| 1ch        | OPEN                       | GND                     | OPEN                       | -    | -    | -      |
| 2ch        | OPEN                       | GND                     | OPEN                       | OPEN | OPEN | OPEN   |
| (Noto 2) v | - 1 0                      |                         |                            |      | 1    |        |

(Note 2) x = 1, 2

## 3 Condition of the MODE pin

| MODE | Pin State        |  |  |
|------|------------------|--|--|
| Н    | OPEN             |  |  |
| М    | 100 kΩ Pull Down |  |  |
| L    | GND (Don't use)  |  |  |
|      |                  |  |  |

(use a Pull Down resistor of 100 k $\Omega$  with ±5 % accuracy or tolerance.)

## 4 Active Condition of Logic Input Pins

| Logic input pins                                              | Active condition  | Non-active condition<br>(OPEN case) |
|---------------------------------------------------------------|-------------------|-------------------------------------|
| DAT, CLK, STB(LD), ENBA, ENBB,<br>SLEEP, RSTIN, ID0, ID1, ID2 | H (2.0 V or more) | L (0.8 V or less)                   |
| ENBSW1, ENBSW2, PWM                                           | L (0.8 V or less) | H (2.0 V or more)                   |

## 5 Condition of the SLEEP pin

| Logic input pins | Data accept mode  | Power save mode   |  |  |
|------------------|-------------------|-------------------|--|--|
| SLEEP            | H (2.0 V or more) | L (0.8 V or less) |  |  |
|                  |                   |                   |  |  |

When SLEEP = L, ENBSW1 = H and ENBSW2 = H, the condition is stand-by. The IC switches to power save mode. In this case, RESET output ( $\underline{P.7}$ ), Thermal shutdown ( $\underline{P.24}$ ), over-current ( $\underline{P.24}$ ) and output under voltage protection turn OFF.

## **Explanation of Block Operation**

BD64547MUV is composed of four blocks namely; H-Bridge Driver, SWREG1, SWREG2, and Protection Function block as shown in Figure 2.



Figure 2. Explanation of Circuit Operation

## 1 Overall

## 1.1 Power supply (V<sub>BB</sub>) input

Input power supply 300  $\mu$ s or more at 0 V to V<sub>PORH</sub> (7 V (Typ))

## 1.2 Control Logic Input

Control logic input for DAT, CLK, STB(LD), ENBA, ENBB, SLEEP, RSTIN, ID0, ID1, ID2, ENBSW1, ENBSW2, PWM is implemented with a Schmitt trigger, with hysteresis.

| Design values |        |        |  |  |
|---------------|--------|--------|--|--|
| Min           | Тур    | Max    |  |  |
| 200 mV        | 300 mV | 400 mV |  |  |

## 1.3 Power-On RESET Function

A Power-On RESET circuit is built-in for V<sub>BB</sub>.

When  $V_{BB}$  rises to  $V_{PORH}$  level (7.0 V (Typ)) or higher at the time of power ON, SWREG1 activates by a soft start. After soft start, the state of the serial port RESET is cleared. In addition, hysteresis is established at the time of power-down to turn all outputs OFF with  $V_{PORH}$ - $V_{PORHY}$  (1.0 V (Typ)) and reset the serial ports.

## 1.4 Reset Timing, VBB Drop Detection Function

After detecting Power-On RESET release, FB1  $\ge$  0.75 V (Typ) and RSTIN = L, RESET output becomes H level after 50 ms (Typ). Meanwhile UVDET output only depends on V<sub>BB</sub>. It becomes L level with any voltage by external resistance. In addition, inputting H pulse (over 10 µs (Typ), 13 µs (Max)) into the RSTIN pin makes RESET output L level.

| RESET output table is shown below (Values at the table are all typical. V <sub>BB</sub> has hysteresis). |
|----------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------|

| V <sub>BB</sub> | FB1            | RSTIN                                              | RESET Output              |
|-----------------|----------------|----------------------------------------------------|---------------------------|
| Under 7.0 V     | Don't Care     | are Don't Care Unstable (IC internal circuit stops |                           |
| 7.0 V or more   | Under 0.75 V   | Н                                                  | L                         |
|                 | 0.75 V or more | Н                                                  | L                         |
|                 | Under 0.75 V   | L                                                  | L                         |
|                 | 0.75 V or more | L                                                  | H (50 ms after detection) |

## **Explanation of Block Operation – continued**

## 2 H-Bridge

## 2.1 Power Save Mode

When the SLEEP = L, H-Bridge will cause the circuit to enter standby state, with only SWREG1 and SWREG2 active. Serial ports are reset in power save mode.

| SLEEP pin | Mode                 |
|-----------|----------------------|
| L         | Power Save Mode      |
| Н         | Normal (active) Mode |

Be sure driver outputs are in the OFF state when switching modes with the SLEEP pin.

## 2.2 ID Setting

Setting the identification code of the device with the ID0, ID1 and ID2 pins.

ID pin is always monitored.

| ib pin is always | pin is aways mornered. |            |                                     |  |  |  |  |  |  |
|------------------|------------------------|------------|-------------------------------------|--|--|--|--|--|--|
| ID2              | ID1                    | ID0        | Identification code (D20, D19, D18) |  |  |  |  |  |  |
| L                | L                      | L          | Driven by Serial interface 2        |  |  |  |  |  |  |
| L                | L                      | Н          | 1 (001)                             |  |  |  |  |  |  |
| L                | Н                      | L          | 2 (010)                             |  |  |  |  |  |  |
| L                | Н                      | Н          | 3 (011)                             |  |  |  |  |  |  |
| Н                | L                      | L          | 4 (100)                             |  |  |  |  |  |  |
| Н                | L                      | Н          | 5 (101)                             |  |  |  |  |  |  |
| Н                | Н                      | L          | 6 (110)                             |  |  |  |  |  |  |
| Н                | Н                      | Н          | 7 (111)                             |  |  |  |  |  |  |
| Don't care       | Don't care             | Don't care | All IC reply (000)                  |  |  |  |  |  |  |

Identification code 1, 3, 5, 7 is triggered in the falling edge of CLK only, identification code 2, 4, 6 and serial interface 2 is triggered in the rising edge of CLK only.

## 2.3 MODE Setting

The MODE pin changes the drive mode of H-Bridge as follows.

|      | 0                | Ű                                                                          |            |  |  |  |  |
|------|------------------|----------------------------------------------------------------------------|------------|--|--|--|--|
| MODE | Pin state        | H-Bridge-A                                                                 | H-Bridge-B |  |  |  |  |
| Н    | OPEN or 5 V      | DC motor ×2 or Stepping motor (VREF voltage splitting ratio $\alpha$ = 10) |            |  |  |  |  |
| М    | 100 kΩ pull down | DC motor ×2 or Stepping motor (VREF voltage splitting ratio $\alpha$ = 5)  |            |  |  |  |  |
| L    | GND              | Don'                                                                       | t use      |  |  |  |  |

## 2.4 Serial Interface 1

21-bit, 3-linear type serial interface (DAT, CLK, STB(LD)) is provided to set the operation and the value of current limit. DAT logic for each channel is sent to the internal shift register on the edge of CLK signal according to the identification code in the L area of STB(LD) signal.

The data of the shift register appoints a device code in D20, D19, and D18.

Identification codes 1, 3, 5, 7 is triggered on the falling edge of CLK, and in the case of (D20, D19, D18) = (000), identification codes 2, 4, 6 is triggered on the rising edge of CLK. According to address data of D17, D16, D15, D14, word setting write the data on an appropriate address of the internal memory of 3 x 14 bit at the rising edge of the STB(LD) signal.

The input order of serial data is from D20 to D0. After SLEEP changes from L to H, serial data inputs are only valid after 10 µs.

Serial port write timing is described in the figure below, and the respective minimum timing values are specified as follows:

- D : CLK Low Pulse Width ..... 25 ns



Figure 3. Serial Port Write Timing of Serial Interface 1

## 2.5 Serial Data Allotment (Serial Interface 1)

## Address Data

|     | WORD A              | Initial<br>DAT |
|-----|---------------------|----------------|
| D0  | Watch Dog Timer LSB | 0              |
| D1  | Watch Dog Timer MSB | 0              |
| D2  | -                   | -              |
| D3  | -                   | -              |
| D4  | -                   | -              |
| D5  | -                   | -              |
| D6  | -                   | -              |
| D7  | -                   | -              |
| D8  | -                   | -              |
| D9  | -                   | -              |
| D10 | -                   | -              |
| D11 | -                   | -              |
| D12 | -                   | -              |
| D13 | -                   | -              |
| D14 | Word Select 0 = 1   | 1              |
| D15 | Word Select 1 = 1   | 1              |
| D16 | Word Select 2 = 1   | 1              |
| D17 | Word Select 3 = 1   | 1              |
| D18 | -                   | -              |
| D19 | -                   | -              |
| D20 | -                   | -              |

| D17<br>Word<br>Select 3 | D16<br>Word<br>Select 2 | D15<br>Word<br>Select 1 | D14<br>Word<br>Select 0 | Word Select   |
|-------------------------|-------------------------|-------------------------|-------------------------|---------------|
| 1                       | 1                       | 1                       | 1                       | WORD A        |
| 0                       | 0                       | 0                       | 0                       | WORD B        |
| 0                       | 0                       | 0                       | 1                       | WORD C        |
| 0                       | 0                       | 1                       | 0                       | WORD D        |
| 0                       | 0                       | 1                       | 1                       | Rohm Reserved |
| 0                       | 1                       | 0                       | 0                       | WORD E        |
| 0                       | 1                       | 0                       | 1                       | WORD F        |
| 0                       | 1                       | 1                       | 0                       | WORD G        |
| 0                       | 1                       | 1                       | 1                       | WORD H        |

Rohm Reserved denotes a special mode-setting port for inspection at shipment.

If the Word Select 3, 2, 1, and 0 are set to "0,0,1,1" by mistake, it may cause malfunctions. Therefore, be careful NOT to implement this setting.

|     | WORD B<br>(H-Bridge-A Specific) | Initial<br>DAT | WORD C<br>(H-Bridge-B Specific) | Initial<br>DAT | WORD D<br>H-Bridge-A-B General      | Initial<br>DAT |
|-----|---------------------------------|----------------|---------------------------------|----------------|-------------------------------------|----------------|
| D0  | Blank Time LSB                  | 0              | Blank Time LSB                  | 0              | Internal PWM Mode<br>for H-Bridge-B | 0              |
| D1  | Blank Time MSB                  | 0              | Blank Time MSB                  | 0              | External PWM Mode<br>for H-Bridge-B | 0              |
| D2  | Off Time LSB                    | 0              | Off Time LSB                    | 0              | Phase<br>for H-Bridge-B             | 0              |
| D3  | Off Time Bit1                   | 0              | Off Time Bit1                   | 0              | DAC LSB<br>for H-Bridge-B           | 0              |
| D4  | Off Time Bit2                   | 0              | Off Time Bit2                   | 0              | DAC Bit1<br>for H-Bridge-B          | 0              |
| D5  | Off Time Bit3                   | 0              | Off Time Bit3                   | 0              | DAC Bit2<br>for H-Bridge-B          | 0              |
| D6  | Off Time MSB                    | 1              | Off Time MSB                    | 1              | DAC MSB<br>for H-Bridge-B           | 0              |
| D7  | Fast Decay Time LSB             | 0              | Fast Decay Time LSB             | 0              | Internal PWM Mode<br>for H-Bridge-A | 0              |
| D8  | Fast Decay Time Bit1            | 0              | Fast Decay Time Bit1            | 0              | External PWM Mode<br>for H-Bridge-A | 0              |
| D9  | Fast Decay Time Bit2            | 0              | Fast Decay Time Bit2            | 0              | Phase<br>for H-Bridge-A             | 0              |
| D10 | Fast Decay Time MSB             | 0              | Fast Decay Time MSB             | 0              | DAC LSB<br>for H-Bridge-A           | 0              |
| D11 | Sync. Rect. Control             | 0              | Sync. Rect. Control             | 0              | DAC Bit1<br>for H-Bridge-A          | 0              |
| D12 | Sync. Rect. Enable              | 0              | Sync. Rect. Enable              | 0              | DAC Bit2<br>for H-Bridge-A          | 0              |
| D13 | Don't care                      | -              | Don't care                      | -              | DAC MSB<br>for H-Bridge-A           | 0              |
| D14 | Word Select 0 = 0               | 0              | Word Select 0 = 1               | 1              | Word Select 0 = 0                   | 0              |
| D15 | Word Select 1 = 0               | 0              | Word Select 1 = 0               | 0              | Word Select 1 = 1                   | 1              |
| D16 | Word Select 2 = 0               | 0              | Word Select 2 = 0               | 0              | Word Select 2 = 0                   | 0              |
| D17 | Word Select 3 = 0               | 0              | Word Select 3 = 0               | 0              | Word Select 3 = 0                   | 0              |
| D18 | ID Bit0                         | -              | ID Bit0                         | -              | ID Bit0                             | -              |
| D19 | ID Bit1                         | -              | ID Bit1                         | -              | ID Bit1                             | -              |
| D20 | ID Bit2                         | -              | ID Bit2                         | -              | ID Bit2                             | -              |

## 2.5 Serial Data Allotment (Serial Interface 1) - continued

|     | WORD E                    | Initial | WORD F                    | Initial |
|-----|---------------------------|---------|---------------------------|---------|
|     | (H-Bridge-A Specific)     | DAT     | (H-Bridge-B Specific)     | DAT     |
| D0  | EN A PWM Cycle Time LSB   | 0       | EN B PWM Cycle Time LSB   | 0       |
| D1  | EN A PWM Cycle Time Bit1  | 0       | EN B PWM Cycle Time Bit1  | 0       |
| D2  | EN A PWM Cycle Time Bit2  | 0       | EN B PWM Cycle Time Bit2  | 0       |
| D3  | EN A PWM Cycle Time Bit3  | 0       | EN B PWM Cycle Time Bit3  | 0       |
| D4  | EN A PWM Cycle Time Bit4  | 0       | EN B PWM Cycle Time Bit4  | 0       |
| D5  | EN A PWM Cycle Time Bit5  | 0       | EN B PWM Cycle Time Bit5  | 0       |
| D6  | EN A PWM Cycle Time Bit6  | 0       | EN B PWM Cycle Time Bit6  | 0       |
| D7  | EN A PWM Cycle Time Bit7  | 0       | EN B PWM Cycle Time Bit7  | 0       |
| D8  | EN A PWM Cycle Time Bit8  | 0       | EN B PWM Cycle Time Bit8  | 0       |
| D9  | EN A PWM Cycle Time Bit9  | 0       | EN B PWM Cycle Time Bit9  | 0       |
| D10 | EN A PWM Cycle Time Bit10 | 0       | EN B PWM Cycle Time Bit10 | 0       |
| D11 | EN A PWM Cycle Time Bit11 | 0       | EN B PWM Cycle Time Bit11 | 0       |
| D12 | EN A PWM Cycle Time MSB   | 0       | EN B PWM Cycle Time MSB   | 0       |
| D13 | Don't care                | -       | Don't care                | -       |
| D14 | Word Select 0 = 0         | 0       | Word Select 0 = 1         | 1       |
| D15 | Word Select 1 = 0         | 0       | Word Select 1 = 0         | 0       |
| D16 | Word Select 2 = 1         | 1       | Word Select 2 = 1         | 1       |
| D17 | Word Select 3 = 0         | 0       | Word Select 3 = 0         | 0       |
| D18 | ID Bit0                   | -       | ID Bit0                   | -       |
| D19 | ID Bit1                   | -       | ID Bit1                   | -       |
| D20 | ID Bit2                   | -       | ID Bit2                   | -       |
|     |                           |         |                           |         |

## 2.5 Serial Data Allotment (Serial Interface 1) — continued

|     |                        | 1       |                        | 1       |
|-----|------------------------|---------|------------------------|---------|
|     | WORD G                 | Initial | WORD H                 | Initial |
|     | (H-Bridge-A Specific)  | DAT     | (H-Bridge-B Specific)  | DAT     |
| D0  | EN A PWM On Time LSB   | 0       | EN B PWM On Time LSB   | 0       |
| D1  | EN A PWM On Time Bit1  | 0       | EN B PWM On Time Bit1  | 0       |
| D2  | EN A PWM On Time Bit2  | 0       | EN B PWM On Time Bit2  | 0       |
| D3  | EN A PWM On Time Bit3  | 0       | EN B PWM On Time Bit3  | 0       |
| D4  | EN A PWM On Time Bit4  | 0       | EN B PWM On Time Bit4  | 0       |
| D5  | EN A PWM On Time Bit5  | 0       | EN B PWM On Time Bit5  | 0       |
| D6  | EN A PWM On Time Bit6  | 0       | EN B PWM On Time Bit6  | 0       |
| D7  | EN A PWM On Time Bit7  | 0       | EN B PWM On Time Bit7  | 0       |
| D8  | EN A PWM On Time Bit8  | 0       | EN B PWM On Time Bit8  | 0       |
| D9  | EN A PWM On Time Bit9  | 0       | EN B PWM On Time Bit9  | 0       |
| D10 | EN A PWM On Time Bit10 | 0       | EN B PWM On Time Bit10 | 0       |
| D11 | EN A PWM On Time Bit11 | 0       | EN B PWM On Time Bit11 | 0       |
| D12 | EN A PWM On Time MSB   | 0       | EN B PWM On Time MSB   | 0       |
| D13 | Phase for H-Bridge-A   | 0       | Phase for H-Bridge-B   | 0       |
| D14 | Word Select 0 = 0      | 0       | Word Select 0 = 1      | 1       |
| D15 | Word Select 1 = 1      | 1       | Word Select 1 = 1      | 1       |
| D16 | Word Select 2 = 1      | 1       | Word Select 2 = 1      | 1       |
| D17 | Word Select 3 = 0      | 0       | Word Select 3 = 0      | 0       |
| D18 | ID Bit0                | -       | ID Bit0                | -       |
| D19 | ID Bit1                | -       | ID Bit1                | -       |
| D20 | ID Bit2                | -       | ID Bit2                | -       |

### 2.6 Serial Interface 2

16-bit, 3-line type serial interface (CLK, DAT, STB(LD)) is provided to set the operation and the value of current limit. DAT logic for each channel is sent to the internal shift register on the rising edge of the CLK pin in the L area of the STB(LD) pin.

According to address data of D15 and D14, shift register data write the data on an appropriate address of the internal memory of 3 x 14 bit at the rising edge of the STB(LD) pin.

The input order of serial data is from D15 to D0. After SLEEP changes from L to H, serial data inputs are only valid after 10 µs.

Serial port write timing is described in the figure below, and the respective minimum timing values are specified as follows:

|   |   |                                  |           | Addres | s data |               |
|---|---|----------------------------------|-----------|--------|--------|---------------|
| А | : | DAT Setup Time                   | <br>15 ns | D15    | D14    | Word Select   |
| В | • |                                  | <br>10 ns | 0      | 0      | WORD0         |
| С | : | Setup STB(LD) to CLK Rising Edge | <br>50 ns | 0      | 0      | WORDU         |
| D | : | CLK High Pulse Width             | <br>50 ns | 0      | 1      | WORD1         |
| Е | : | CLK Low Pulse Width              | <br>50 ns | 1      | 0      | WORD2         |
| F | : | Setup CLK Rising Edge to STB(LD) | <br>50 ns |        | v      | WORBE         |
|   |   | STB(LD) Pulse Width              | <br>50 ns | 1      | 1      | Rohm Reserved |
|   |   |                                  |           |        |        |               |

Rohm Reserved is a special mode setting port for factory inspection, etc. Please be careful not to set it as it may cause malfunction if it is set incorrectly.



Figure 4. Serial Port Write Timing of Serial Interface 2

## 2.7 Serial Data Allotment (Serial Interface 2)

|     | WORD0<br>(H-Bridge-A Specific) | Initial<br>DAT | WORD1<br>(H-Bridge-B Specific) | Initial<br>DAT | WORD2<br>H-Bridge-A-B General       | Initial<br>DAT |
|-----|--------------------------------|----------------|--------------------------------|----------------|-------------------------------------|----------------|
| D0  | Blank Time LSB                 | 0              | Blank Time LSB                 | 0              | Internal PWM Mode<br>for H-Bridge-B | 0              |
| D1  | Blank Time MSB                 | 0              | Blank Time MSB                 | 0              | External PWM Mode<br>for H-Bridge-B | 0              |
| D2  | Off Time LSB                   | 0              | Off Time LSB                   | 0              | Phase<br>for H-Bridge-B             | 0              |
| D3  | Off Time Bit1                  | 0              | Off Time Bit1                  | 0              | DAC LSB<br>for H-Bridge-B           | 0              |
| D4  | Off Time Bit2                  | 0              | Off Time Bit2                  | 0              | DAC Bit1<br>for H-Bridge-B          | 0              |
| D5  | Off Time Bit3                  | 0              | Off Time Bit3                  | 0              | DAC Bit2<br>for H-Bridge-B          | 0              |
| D6  | Off Time MSB                   | 1              | Off Time MSB                   | 1              | DAC MSB<br>for H-Bridge-B           | 0              |
| D7  | Fast Decay Time LSB            | 0              | Fast Decay Time LSB            | 0              | Internal PWM Mode<br>for H-Bridge-A | 0              |
| D8  | Fast Decay Time Bit1           | 0              | Fast Decay Time Bit1           | 0              | External PWM Mode<br>for H-Bridge-A | 0              |
| D9  | Fast Decay Time Bit2           | 0              | Fast Decay Time Bit2           | 0              | Phase<br>for H-Bridge-A             | 0              |
| D10 | Fast Decay Time MSB            | 0              | Fast Decay Time MSB            | 0              | DAC LSB<br>for H-Bridge-A           | 0              |
| D11 | Sync. Rect. Control            | 0              | Sync. Rect. Control            | 0              | DAC Bit1<br>for H-Bridge-A          | 0              |
| D12 | Sync. Rect. Enable             | 0              | Sync. Rect. Enable             | 0              | DAC Bit2<br>for H-Bridge-A          | 0              |
| D13 | Don't care                     | -              | Don't care                     | -              | DAC MSB<br>for H-Bridge-A           | 0              |
| D14 | Word Select 0 = 0              | -              | Word Select 0 = 1              | -              | Word Select 0 = 0                   | -              |
| D15 | Word Select 1 = 0              | -              | Word Select 1 = 0              | -              | Word Select 1 = 1                   | -              |

#### Explanation of Serial Port · H-Bridge Operation 2.8

H-Bridge is in ACTIVE mode when the logic of the SLEEP pin is H level and in DECAY mode when it is L level. All serial input time settings are determined by the internal clock (40 MHz (Typ) ±15 % (Ta = 25 °C)) and have the same degree of variation and temperature dependence as the clock.

## 2.8.1 Blank Time D0 to D1: WORD0 / WORD1

The current-limit comparator monitors the RNFxS<sup>(Note 1)</sup> pin voltage and sets the current limit. However, the RNFxS pin voltage is not detected during the switch to BLANK TIME to avoid misdetection due to noise spikes that occurs at the time of the switching.

- (1)
- PHASE switching time When ENBx<sup>(Note 1)</sup> switches ON  $(L \rightarrow H)$ (2)
- When output is ON at current chopping drive time, and Off Time has finished (3)



Figure 5. Blank Time

## 2.8.2 Off Time D2 to D6: WORD0 / WORD1

Off Time is set by the following equation:

 $t_{OFF} = (1 + N) \times 8 \times 0.25 - 0.25$  [µs]

*toFF* : is the Off Time.

Ν : is set by the serial bit: 0 to 31.

For example, if N = 0, the Off Time setting is as follows:

 $t_{OFF} = (1+0) \times 8 \times 0.25 - 0.25 = 1.75$  [µs]

### 2.8.3 Fast Decay Time D7 to D10: WORD0 / WORD1 Fast Decay Time is set by the following equation:

 $t_{FD} = (1 + N) \times 8 \times 0.25 - 0.25$  [µs]

: is the Fast Decay Time. *tFD* 

is set by the serial bit: 0 to 15. Ν :

For example, if N = 0, the Fast Decay Time setting is as follows:

 $t_{FD} = (1+0) \times 8 \times 0.25 - 0.25 = 1.75$  [µs]

## 2.8 Explanation of Serial Port · H-Bridge Operation — continued

## 2.8.4 Sync. Rect. Control D11: WORD0 / WORD1

At Fast Decay Mode Synchronous rectification,

make settings related to reverse energization of the motor current.

| D11 | Sync. Rect. Cont. | Function                                                                                                         |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------|
| 0   | ACTIVE            | Detects motor current at 0 A, switches synchronous rectification OFF and prevents reverse energization.          |
| 1   | PASSIVE           | Permits reverse energization; switches synchronous rectification OFF when current reaches the $I_{\mbox{TRIP}}.$ |

## $I_{TRIP} = VREF \times DACvalue(Current_Ratio)/(\alpha \times Rsense)$ [A]

| I <sub>TRIP</sub>       | : | is the motor current limit, established by the formula above.                            |
|-------------------------|---|------------------------------------------------------------------------------------------|
| VREF                    | : | Is the output current value setting voltage.                                             |
| α                       | : | is the VREF voltage division ratio.<br>(MODE = H: $\alpha$ = 10, MODE = M: $\alpha$ = 5) |
| Rsense                  | : | is the Current detection resistance value.                                               |
| DACvalue(Current_Ratio) | : | is refer to table below.                                                                 |

## 2.8.5 DAC value (Current\_Ratio) D3 to D6 / D10 to D13: WORD2

| MSB<br>D6 / D13 | Bit2<br>D5 / D12 | Bit1<br>D4 / D11 | LSB<br>D3 / D10 | Current_Ratio [%] |
|-----------------|------------------|------------------|-----------------|-------------------|
| 1               | 1                | 1                | 1               | 100.00            |
| 1               | 1                | 1                | 0               | 98.08             |
| 1               | 1                | 0                | 1               | 95.69             |
| 1               | 1                | 0                | 0               | 92.39             |
| 1               | 0                | 1                | 1               | 88.19             |
| 1               | 0                | 1                | 0               | 83.15             |
| 1               | 0                | 0                | 1               | 77.30             |
| 1               | 0                | 0                | 0               | 70.71             |
| 0               | 1                | 1                | 1               | 63.44             |
| 0               | 1                | 1                | 0               | 55.56             |
| 0               | 1                | 0                | 1               | 47.14             |
| 0               | 1                | 0                | 0               | 38.27             |
| 0               | 0                | 1                | 1               | 29.03             |
| 0               | 0                | 1                | 0               | 19.51             |
| 0               | 0                | 0                | 1               | 9.80              |
| 0               | 0                | 0                | 0               | Disable           |

## 2.8.6 Sync. Rect. Enable D12: WORD0 / WORD1

In current decay mode, D12 value enables or disables synchronous rectification.

| D12 | Sync. Rect. En. | Function                                    |
|-----|-----------------|---------------------------------------------|
| 0   | Disabled        | No synchronous<br>rectification             |
| 1   | Enabled         | Synchronous<br>rectification<br>implemented |

## 2.8 Explanation of Serial Port · H-Bridge Operation - continued

### 2.8.7 Internal PWM Mode D0 / D7: WORD2

In current decay mode, this data sets the motor current regeneration method.

Mixed Decay setting: During Off Time, the Fast Decay Time is set for Fast regeneration mode.

For the rest of the time, it is set to Slow regeneration mode. In this scheme, if Fast Decay Time is longer than Off Time, Fast regeneration becomes the only operative mode.

When Sync. Rect. Control = Active and 0 A is detected in Fast regeneration mode, the regeneration mode will switch to Slow, once all outputs are OFF and the Fast Decay Time period has finished.

| D0 / D7 | Mode  |
|---------|-------|
| 0       | Mixed |
| 1       | Slow  |

## 2.8.8 External PWM Mode D1 / D8: WORD2

Sets the motor current regeneration mode when  $ENBx^{(Note 1)} = L$ . Motor current regeneration is triggered by the falling edge of the ENBx pin logic. Therefore, this mode is not synchronized with the clock.

| Therefore, the     |      |
|--------------------|------|
| D1 / D8            | Mode |
| 0                  | Fast |
| 1                  | Slow |
| (Note 1) $x = A B$ | •    |

(Note 1) x = A, B

## 2.8.9 Phase D2 / D9: WORD2

Sets the motor drive rotational direction.

| D2 / D9 | Direction | OUTxP <sup>(Note 2)</sup> | OUTxM <sup>(Note 2)</sup> |
|---------|-----------|---------------------------|---------------------------|
| 0       | Reverse   | L                         | Н                         |
| 1       | Forward   | Н                         | L                         |

There is a Phase bit in WORD D, WORD G, WORD H, and last updated WORD is reflected. For example, when Phase D2: WORD D "0", Phase D13: WORD G "0", Phase D13: WORD G "1", Phase setting is forward detection. And when Phase D2: WORD D "0", Phase D13: WORD H "0", Phase D2: WORD D "1", Phase setting is forward detection. (Note 2) x = A, B

## 2.8.10 PWM Cycle Time D0 to D12: WORD E / WORD F

PWM Cycle Time setting. PWM Cycle Time is accomplished using the equation:

 $t_{PWM} = N \times 25n$  [s]

is the PWM Cycle Time. : tpwm is set by the serial bit: 0 to 8191. N •

For example, if N = 4000,

 $t_{PWM} = 4000 \times 25n = 100 \text{ [µs]}$ 

When N = 0 is set, external enable becomes active. On the other hand, internal PWM becomes active when N > 0 is set.

## 2.8 Explanation of Serial Port · H-Bridge Operation — continued

## 2.8.11 PWM ON Time D0 to D12: WORD G / WORD H

PWM ON Time setting. PWM ON Time is accomplished using the equation:

 $t_{ON} = N \times 25n$  [s]

t<sub>ON</sub> : is the PWM ON Time.
N : is set by the serial bit: 0 to 8191.

For example, when N = 1000,

 $t_{ON} = 1000 \times 25n = 25$  [µs]

(The frequency of the internal clock becomes 30 MHz (Min) or more)

|    | Α |      |  |
|----|---|------|--|
|    |   |      |  |
|    |   | <br> |  |
| В  |   |      |  |
| ←→ |   |      |  |

Figure 6. Relationship Diagram of PWM Cycle Time and PWM ON Time

A: PWM Cycle Time

B: PWM ON Time

Section B is ON section. The end of section A is OFF section from the end of section B (Slow Decay or Fast Decay).

Example)

PWM ON Time: when N = 1000, 1000 x 25 ns = 25  $\mu$ s

PWM Cycle Time: when N = 4000, 4000 x 25 ns = 100  $\mu$ s

Therefore, PWM period is 100  $\mu$ s (section A), ON Time is 25  $\mu$ s (section B), OFF Time is 75  $\mu$ s (section B to section A).

## 2.8.12 Watch Dog Timer D0 / D1: WORD A

A counter improves when setting value to a start register. When setting the time, this IC turn OFF motor output. The A side and the B side can be set individually.

(Usage example)

- 1. Set the A side time at 180 s
- 2. Initiate the A side start register and start timer count.
- 3. A side motor drives.
- 4. When the motor stops, it clears the start register and the timer count is reset.

In case step 4 did not function in the sequence mentioned above (with a field anomaly relaxation method overrun and a bug) and the start register is not cleared for more than 180 s, turn OFF motor driver output. In addition, if you set it to 180 s again within 180 s after setting it to 180 s, the count is restarted from there.

| D1 | D0 | Time (s)           |                    |                    |  |  |
|----|----|--------------------|--------------------|--------------------|--|--|
| וט |    | Min                | Тур                | Max                |  |  |
| 0  | 0  | Infinity (default) | Infinity (default) | Infinity (default) |  |  |
| 0  | 1  | 50                 | 60                 | 70                 |  |  |
| 1  | 0  | 150                | 180                | 210                |  |  |
| 1  | 1  | 250                | 300                | 350                |  |  |

### 2.9 Current Decay Mode

For the PWM constant current drive of this IC, the current decay modes (FAST DECAY / SLOW DECAY) can be set freely. The state of output transistor and the route of motor's regenerative current during current decay for each DECAY mode are as follows.



Figure 7. Route of Regenerated Current during Current Decay

The merits of each DECAY mode are as follows:

### 2.9.1 SLOW DECAY

When the current decay, the voltage between motor coils is small and the regenerative current decreases slowly. Current ripple also decreases, which improves motor torque. At the same time, the output current increases due to the deterioration of current control characteristic in the small current region; it is also easily affected by motor's BEMF at the time of high pulse rate drive. Therefore, change of current limit value cannot be followed, current waveform distorts and motor vibration increases. It is most suitable to FULL STEP and low pulse rate drive.

## 2.9.2 FAST DECAY

Because of sudden decrease of regenerative current, distortion of current waveform related to high pulse rate drive can be reduced. However, because the output current's ripple gets larger, the average current decreases, so (1) motor torque decreases (increasing the current limit value can cope with the problem, but it is necessary to take the rated output current into consideration), (2) motor's loss gets larger causing heat radiation to also increase. If there are no problems of (1) and (2), it is most suitable to the modes that are of high pulse rate drive.

There is the Mixed Decay mode that can improve the problem related to Slow Decay mode and Fast Decay mode. Due to switching between Fast Decay and Slow Decay, the current control characteristic can be improved without making the current ripple larger during current decay.

This IC can change the time ratio of Slow Decay and Fast Decay during Mixed Decay, so the optimal control state for every motor can be achieved. During Mixed Decay, the first half X % (between  $t_1$  and  $t_2$ ) of the discharge interval in the chopping cycle is Fast Decay time, and the remaining interval is Slow Decay time (between  $t_2$  and  $t_3$ ).



Motor output current (DC): to 2.0 A/Phase Motor output current (peak): to 6.0 A/Phase

Figure 8. Mixed Decay Diagram

## Explanation of Block Operation – continued

## 3 SWREG



Figure 9. SWREG1 Block Diagram (SWREG2: Synchronous rectification and VBBSW1  $\rightarrow$  VINSW2)

## 3.1 Basic Operation

This IC incorporates 2ch of switching regulator circuit that repeats ON/OFF, synchronized with an internal clock (SWCLK), 1ch SWREG operates by 250 kHz (Typ) ±15 % and 2ch SWREG operates by 1 MHz (Typ) ±20 %.

Startup output voltage SWOUT1 begins switching and the V<sub>OUT1</sub> slowly ramps up with a soft start at V<sub>BB</sub> power-on (V<sub>BB</sub> > V<sub>PORH</sub>) and ENBSW1 = L. And startup output voltage SWOUT2 begins switching and the V<sub>OUT2</sub> slowly ramps up with a soft start at V<sub>BB</sub> power-on (V<sub>BB</sub> > V<sub>PORH</sub>) and ENBSW2 = L. When ENBSW1 = H and ENBSW2 = H, the IC doesn't work.

Input power supply 300  $\mu s$  or more at 0 V to V\_{PORH} (7 V (Typ))

Output voltage is determined with external resistance by using the following equation:

$$V_{OUT} = V_{BIAS} \times \{(R_1 + R_2)/R_2\}$$
 [V]

*Vour* is the output voltage.

*V*<sub>BIAS</sub> is the FB1 voltage.

 $R_1, R_2$  is the external resistance.

Note that the external LC filter constant should be set to optimize output ripple voltage ( $V_{RIP}$ ). This is accomplished using the equation below:

$$V_{RIP} = I_{RIP} \times \{(ESR + 1)/f_{SW}/C_{OUT}/8\} [V]$$

 $V_{RIP}$  : is the output ripple voltage.

- $I_{RIP}$  : is the output ripple current.
- *ESR* : is the equivalent series resistance.
- $f_{SW}$  : is the switching frequency.

*Cour* : is the output capacitance.

$$I_{RIP} = V_{OUT} / L \times V_{BBSW} - V_{OUT} / V_{BBSW} \times 1 / f_{SW} \text{ [A]}$$

*L* : is the inductance.

*V*<sub>BBSW</sub> : is the applied voltage.

## 3.2 Skip Mode Operation

In certain run modes, such as when output load is low, gmAMP output (COMP) voltage exceeds the current detection level at the SWCLK rising edge, output will not switch ON.

## 3.3 MAX DUTY

In certain run modes, such as when output load is high, if the COMP voltage level does not reach the current detection level, output MAX DUTY (90 %) will force the output OFF.

## 3 SWREG — continued

## 3.4 Operation Timing

Operation timing under light, normal and heavy loads are respectively described in the charts below.





## 3 SWREG — continued

## 3.5 SWREG1 Soft Start (at power-on, with ENBSW1 = L)

At the time of power-on, V<sub>OUT1</sub> ramps up slowly with a soft start. The rising edge of SWREG1 is synchronized with the timing when ENBSW1 = L and POR release.



### Figure 11. SWREG1 Soft Start Operation Timing Diagram

This soft start method is realized by linearly changing the negative side voltage of the gmAMP by using DAC. Soft start time t1 is constant, regardless of  $V_{BB}$ .

| Deremeter                           | S     | l la it |       |      |
|-------------------------------------|-------|---------|-------|------|
| Parameter                           | Min   | Тур     | Max   | Unit |
| Soft start time (t1)                | 6.97  | 8.20    | 9.43  | ms   |
| Count finish time (t <sub>2</sub> ) | 13.94 | 16.40   | 18.86 | ms   |

## 3 SWREG — continued

### 3.6 SWREG2 Operation

SWREG2 is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in Pulse Width Modulation (PWM) mode for heavier load, while it utilizes SLLM<sup>TM</sup> (Simple Light Load Mode) control for lighter load to improve efficiency.



## Output Current Iout [A]

Figure 12. Efficiency characteristics (SLLM<sup>TM</sup> Control and PWM Control)

### 3.6.1 Basic Function

SWREG2 works forcibly with fixed frequency PWM mode when the PWM pin is H. SLLM<sup>™</sup> control is enabled, SLLM<sup>™</sup> control and fixed frequency PWM mode becomes active automatically when the PWM pin is L.

When the logic of the PWM pin is switched during SWREG2 operation, the output voltage may decrease. Therefore, fix the logic of the PWM pin to H (2.0 V or more) or L (0.8 V or less) before starting up the SWREG2<sup>(Note 1)</sup>, and do not change during operation. (Note 1) Before start up means the ENBSW2 = H state or before UVLO release of SWREG2.

### 3.6.2 Enable Control

The SWREG2 shutdown can be controlled by the voltage applied to the ENBSW2 Pin. When ENBSW2 = L, the internal circuit is activated and the SWREG2 starts up. To shutdown control with the ENBSW2 Pin, the shutdown interval (H level interval of ENSW2) must be set to 100  $\mu$ s or longer.

| Channel | Efficiency<br>(Typ) | Unit | Conditions                                                  | Notes                                            |
|---------|---------------------|------|-------------------------------------------------------------|--------------------------------------------------|
| SWREG1  | 87                  | %    | $V_{BBSW1}$ = 12 V, $V_{OUT1}$ = 5.0 V, $I_{OUT1}$ = 50 mA  | DS126C2 B953AS-680M(TOKO)<br>RB050L-60TE25(ROHM) |
| SWREGT  | 85                  | %    | $V_{BBSW1}$ = 12 V, $V_{OUT1}$ = 3.3 V, $I_{OUT1}$ = 50 mA  | DS126C2 B953AS-680M(TOKO)<br>RB050L-60TE25(ROHM) |
| SWREG2  | 88                  | %    | $V_{INSW2}$ = 3.3 V, $V_{OUT2}$ = 1.1 V, $I_{OUT2}$ = 50 mA | NRS6045T1R8NMGK<br>(TAIYO YUDEN)                 |
| SWREGZ  | 86                  | %    | $V_{INSW2}$ = 3.3 V, $V_{OUT2}$ = 1.5 V, $I_{OUT2}$ = 50 mA | NRS5040T1R5NMGJ<br>(TAIYO YUDEN)                 |

3.7 Reference efficiency (It does not do the all quantity measurement.)

## **Explanation of Block Operation – continued**

## 4 Protection Functions

## 4.1 Protection Circuits Function

| Overall                | Overheating protection                                    |
|------------------------|-----------------------------------------------------------|
| H-Bridge drive circuit | Over-current protection                                   |
| SWREG circuit          | Over-current protection,<br>output low voltage protection |

## 4.1.1 Overheating protection

Turns OFF all output functions in response to junction temperature rise. Output is restored when the system powers on again.

| Thermal shutdown temperature | Hysteresis | Restart |
|------------------------------|------------|---------|
| 175 °C (Typ)                 | None       | -       |

## 4.1.2 Over-current protection (H-Bridge)

Detects current flowing to H-Bridge output, turns OFF all H-Bridge outputs at the end of Mask time. Output is restored at the SLEEP pin =  $H \rightarrow L \rightarrow H$ .

| Set current | Mask time  | Restart |  |  |
|-------------|------------|---------|--|--|
| 3.5 A (Typ) | 3 µs (Typ) | SLEEP   |  |  |

## 4.1.3 Over-current protection (H-Bridge) detect function

The OCPDET output detects that the over-current protection of the H-Bridge has worked and becomes L level at the timing of turnning OFF all H-Bridge outputs.

## 4.1.4 Over-current protection (SWREG1)

Detects current flowing to SWREG1 output. After Mask time, SWREG1 is turned OFF between 256  $\mu$ s to 512  $\mu$ s (Typ) at the timing of detection.

When protection operation is complete, normal operation resumes.

| Channel | Set current | Mask time     | Restart |
|---------|-------------|---------------|---------|
| SWREG1  | 5.0 A (Typ) | 0.15 µs (Typ) | -       |

## 4.1.5 Over-current protection (SWREG2)

It becomes activated by confining current flowing through the upper part MOSFET of SWREG2 to every 1 cycle of the switching frequency.

| Channel | Set current |
|---------|-------------|
| SWREG2  | 5.0 A (Typ) |

## 4.1.6 Output low voltage protection (SWREG1)

Monitors the FB1 pin voltage of the SWREG1 circuit. If the FB1 pin voltage is less than 0.75 V (Typ), only SWREG1 is turned

OFF after mask time. Output is restored at the ENBSW1 pin =  $L \rightarrow H \rightarrow L$ 

| Set voltage    | Mask time   | Restart |  |  |
|----------------|-------------|---------|--|--|
| < 0.75 V (Typ) | 10 µs (Typ) | ENBSW1  |  |  |

Note that output under-voltage protection does not work until the soft start count is complete (16.4 ms (Typ)).

## 4.1.7 Output low voltage protection (SWREG2)

Monitors the FB2 pin voltage of the SWREG2 circuit. It activates when the FB2 pin voltage is less than 0.4 V (Typ). SWREG2 is turned OFF when the state continues for 1 ms (Typ).

| Set voltage   | Set voltage Mask time |     | Restart       |  |
|---------------|-----------------------|-----|---------------|--|
| < 0.4 V (Typ) | 1 ms (Typ)            | ON  | ENBSW2 reboot |  |
| > 0.4 V (Typ) | -                     | OFF | -             |  |

## 4 Protection Functions — continued

| 4.2 Over-current protection circuit operation current |
|-------------------------------------------------------|
|-------------------------------------------------------|

| Function Block |                      | Design value |        |        |  |
|----------------|----------------------|--------------|--------|--------|--|
|                |                      | Min          | Тур    | Max    |  |
| H-Bridge       | Operation<br>current | 2.5 A        | 3.5 A  | 4.5 A  |  |
|                | Mask time            | 2.4 µs       | 3 µs   | 3.6 µs |  |
| SWREG1         | Operation<br>current | 2.3 A        | 5.0 A  | 6.9 A  |  |
| SWREG2         | Operation<br>current | 2.05 A       | 5.00 A | 6.90 A |  |

The over-current protection circuit's only aim is to prevent the destruction of the IC from irregular situations such as motor output shorts, and is not meant to be used as protection or surety for the set. Therefore, sets should not be designed to take into account this circuit's functions. After the OCP activates, if the return by power reactivation or the reset by the SLEEP pin in an abnormal state, the OCP operation may be repeated in the order of latch  $\rightarrow$  recovery  $\rightarrow$  latch, which may cause heat generation or deterioration of the IC. Please note that. If the L value of the wiring is large, such as the wiring is long when the motor outputs are shorted VCC or GND or other outputs, the output pin voltage jumps after an overcurrent flows, and if it exceeds the absolute maximum rating, it may be destroyed. Also, when current which is over the output current rating and under the OCP detection current flows, the IC may heat up to over Tjmax = 150 °C and can deteriorate, so current which exceeds the output rating should not be applied. This value is design level and is not the guaranteed value that is measured by total inspection.

### 4.3 Timing of output low voltage protection (SWREG1)

When the switching regulator output current is large enough to reach a detection threshold 5.0 A (Typ), the output is shut OFF for a period of 256  $\mu$ s to 512  $\mu$ s (Typ). Then, output is restored to the normal ON state by the timing of the next ON switching cycle. Repeated large current outflows will cause this operation to implement continuously, which in turn will gradually lower the output voltage. Consequently, when it detects that the voltage at the FB pin (output voltage feedback pin) has fallen below 0.75 V (Typ), it latches the output OFF after a mask time of 10  $\mu$ s (Typ). At this time, all outputs except the switching regulator are turned off at the same time.



Figure 13. Timing of SWREG1 Protection Operation Diagram

FB1 under-voltage protection will not operate during the soft start period (t<sub>2</sub>), If abnormal FB1 voltage is produced during a soft start, the IC will not shut OFF until the soft start is complete.

## 4 Protection Functions — continued

## 4.4 Soft Start (at power-on, with ENBSW2 = L)

At the time of power-on,  $V_{OUT2}$  ramps up slowly with a soft start. The rising edge of SWREG2 is synchronized with the timing when ENBSW2 = L and POR release of V<sub>BB</sub>.

## 4.5 Operation Timing of malfunction protection circuit at output low voltage protection (SWREG2)

This IC has a built-in malfunction protection circuit at low voltage (Under Voltage Lock Out: UVLO circuit) to prevent false operation such as the output during power supply under voltage. When the applied voltage to the VINSW2 pin goes under 2.45 V (Typ), the output is set to OFF state. This switching voltage has a 0.2 V (Typ) hysteresis to prevent false operation by noise etc. This value is design level and is not the guaranteed value that is measured by total inspection.



Figure 14. SWREG2 Protection Operate Timing and Soft Start Timing

| Parameter                         | Specification |     |     | Unit |
|-----------------------------------|---------------|-----|-----|------|
| Farameter                         | Min           | Тур | Max | Unit |
| Soft Start Sime (t <sub>3</sub> ) | 0.8           | 1.0 | 1.2 | ms   |

## **Precautions of Board Layout**

Consider the following key points when designing board layout:

### 1 Key points and precautions concerning the H-Bridge

### 1.1 VBBA, VBBB / H-Bridge Power supply Pin

Motor's drive current is flowing in it, so the wire is thick and short and has low impedance.

 $V_{BBx}^{(Note 1)}$  may have big fluctuations due to motor back EMF, PWM switching noise, etc., so you must arrange the bypass capacitor of about over 220  $\mu$ F as close to the pin as possible and adjust  $V_{BBx}$  is stable. Increase the capacitance if needed, especially when a large current is used or motors that have great back electromotive force are used.

In addition, for the purpose of reducing the power supply's impedance in wide frequency bandwidth, parallel connection of multi-layered ceramic capacitor of 0.01  $\mu$ F to 0.1  $\mu$ F etc. is recommended. Extreme care must be used to make sure that V<sub>BBx</sub> does not exceed the rating even for a moment.

VBBA and VBBB are shorted inside IC, so be sure to short externally VBBA and VBBB when using. If used without shorting, malfunction or destruction may occur because of concentration of current routes etc. Moreover, in the power supply pin, there is a built-in clamp component for preventing of electrostatic destruction. If steep pulse or voltage of surge exceeding the maximum absolute rating is applied, this clamp component operates. As a result, there is danger of destruction, so make sure that the maximum absolute rating is not exceeded. It is effective to mount a Zener diode about the maximum absolute rating. Also, a diode for preventing electrostatic destruction if reverse voltage is applied between the VBBx pin and GND pin, as a result there is the danger of IC destruction if  $(Note 1) \times = A$ , B

## 1.2 OUTAP, OUTAM, OUTBP, OUTBM / H-Bridge output Pin

Motor's drive current is flowing in it, so the wire is thick and short and has low impedance. It is also effective to add a Schottky diode if output has big positive or negative fluctuations when large current is used, etc., for example, if counter electromotive voltage, etc. is big. Moreover, in the output pin, there is a built-in clamp component for preventing electrostatic destruction. If a steep pulse or voltage surge exceeding the maximum absolute rating is applied, this clamp component operates, but there is still the danger of destruction, so make sure that the maximum absolute rating is not exceeded.

## 1.3 RNFA, RNFB / H-Bridge Connection Pin of resistor for detecting of output current

Connect the resistor for current detection between this pin and GND. In view of the power consumption of the current-detecting resistor, determine the resistor that  $W = I_{OUT}^2 x R [W]$  does not exceed the power dissipation of the resistor. In addition, wire has low impedance and does not have impedance in common with other GND patterns because motor's drive current flows in the pattern through the RNFx<sup>(Note 2)</sup> pin to current-detecting resistor to GND. Do not exceed the rating because there is the possibility of circuit malfunction, etc. if the RNFx voltage has exceeded the maximum rating (0.55 V). Moreover, be careful because if the RNFx pin is shorted to GND, large current flows without normal PWM constant current control, then there is the danger that OCP or TSD will operate. If the RNFx pin is open, there is the possibility of such malfunction as output current does not flow either, so do not leave it open.

(Note 2) x = A, B

### 2 Key points and precautions concerning the switching regulator

### 2.1 VBBSW1, SWOUT1 / SWREG1 power supply pins, SWREG1 output

SWOUT1 is a high-voltage line and a possible source of switching noise. For that reason, the thickest, shortest, lowest-impedance wire possible should be used in the pattern design. Meanwhile, to reduce the switching current noise, the following loop should be kept as short as possible: bypass capacitor  $\rightarrow$  VBBSW1  $\rightarrow$  SWOUT1  $\rightarrow$  Schottky diode  $\rightarrow$  GND.

To lessen the impact of coupling capacitance noise, position the FB1 feedback resistor away from the SWOUT1 pattern and components.

### 2.2 VINSW2, SWOUT2 / SWREG2 power supply pins, SWREG2 output

SWOUT2 is a high-voltage line and a possible source of switching noise. For that reason, the thickest, shortest, lowest-impedance wire possible should be used in the pattern design. Meanwhile, to reduce the switching current noise, the following loop should be kept as short as possible: bypass capacitor  $\rightarrow$  VINSW2  $\rightarrow$  SWOUT2  $\rightarrow$  GND.

To lessen the impact of coupling capacitance noise, position the FB2 feedback resistor away from the SWOUT2 pattern and components.

### 3 Other key points and precautions

## 3.1 GND, PGNDSW / Ground Pin

In order to reduce noise caused by the switching current and to stabilize the internal reference voltage of the IC, keep the wiring impedance from this pin as low as possible. The design should enable the lowest electrical potential in any operating state. In addition, be sure this wiring does not share common impedance with other GND patterns.

## **Reference Data**







Figure 26. SWREG1 Efficiency-2 (3.3 V setting, Ta = 25 °C)

## **Reference Data - continued**



Figure 27. SWREG2 Efficiency SLLM-1 (1.5 V setting, Ta = 25 °C)



Figure 30. SWREG2 Efficiency PWM-2 (1.5 V setting, Ta = 25 °C)



Figure 33. SWREG2 Efficiency PWM1 (1.125 V setting, Ta = 25 °C)



Figure 28. SWREG2 Efficiency SLLM-2 (1.5 V setting, Ta = 25 °C)



Figure 31. SWREG2 Efficiency SLLM-1 (1.125 V setting, Ta = 25 °C)



PWM2 (1.125 V setting, Ta = 25 °C)

SWREG1: RCH110BENP-470(SUMIDA), EC30QSA065(Nihon inter) SWREG2: NRS5024T1R5NMGJ(TAIYO YUDEN)



Figure 29. SWREG2 Efficiency PWM-1 (1.5 V setting, Ta = 25°C)



Figure 32. SWREG2 Efficiency SLLM-2 (1.125 V setting, Ta = 25 °C)

## **Power Dissipation**

VQFN048V7070 is designed with a heat sink metal on the backside of IC to perform heat dissipation treatment using through hole from backside. Before use, be sure to connect to the GND plane on the board with solder and make the GND pattern as wide as possible to secure a sufficient heat dissipation area. Note that the power dissipation described below may not be assured when not connecting by solder. The back metal is shorted with the backside of the IC chip that is a GND potential. There is a possibility for malfunction or destruction if it is shorted with any potential other than GND, which should be avoided. Please note that it has been assumed that this product will be used in the condition of this back metal performed heat dissipation treatment for increasing heat dissipation efficiency.



Figure 35. Thermal Derating Curve (VQFN048V7070)

Package thermal resistor

| Board   | θ <sub>JA</sub> [°C/W] |
|---------|------------------------|
| Board A | 240.4                  |
| Board B | 107.8                  |
| Board C | 29.1                   |
| Board D | 25.9                   |

PCB size: 74.2 mm x 74.2 mm x 1.6 mmt

(): Copper foil pattern area size

(). Copper foil partern area size Board A: Package only Board B: 1 layer PCB (1 layer: 34.09 mm<sup>2</sup>) Board C: 4 layer PCB (1, 4 layer: 34.09 mm<sup>2</sup>. 2, 3 layer: 5505 mm<sup>2</sup>) Board D: 4 layer PCB (all layers: 5505 mm<sup>2</sup>)

Values in derating curve and packaged thermal resistor are tested values

## I/O Equivalent Circuit

| No.                | Pin Name                       | Equivalent Circuit                                                                                                                                                                                                                 | No. | Pin Name | Equivalent Circuit                                               |
|--------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------------------------------------------------------------------|
| 42                 | FB1                            |                                                                                                                                                                                                                                    | 43  | OCPDET   | OCPDET<br>UVDET<br>RESET                                         |
|                    |                                | لملت المحمد ا<br>FB2 20 kΩ المحمد الم | 44  | UVDET    |                                                                  |
| 18                 | FB2                            |                                                                                                                                                                                                                                    | 45  | RESET    | $\frac{1}{11}$                                                   |
| 13                 | ENBSW1                         | Internal Power<br>Supply1                                                                                                                                                                                                          |     |          | Internal Power Internal Power<br>Supply2 Supply2<br>100 kΩ ↓ ↓ ↓ |
| 14                 | ENBSW2                         |                                                                                                                                                                                                                                    | 47  | MODE     | MODE 10 kΩ<br>7/7 Internal Power<br>Supply2                      |
| 15                 | PWM                            |                                                                                                                                                                                                                                    |     |          |                                                                  |
| 9<br>7<br>8<br>4   | DAT<br>CLK<br>STB(LD)<br>SLEEP | Internal Power<br>Supply2                                                                                                                                                                                                          |     |          | VINSW2<br>40 Ω                                                   |
| 5<br>6<br>46<br>10 | ENBA<br>ENBB<br>RSTIN<br>ID0   |                                                                                                                                                                                                                                    | 17  | COMP     |                                                                  |
| 11<br>12           | ID1<br>ID2                     |                                                                                                                                                                                                                                    |     |          | 711 711                                                          |
| 21                 | BOOT                           | ⊸⊑ ⋩ 」 ⋩ ⋩                                                                                                                                                                                                                         | 2   | VREFA    | Internal Power<br>Supply2                                        |
| 19<br>20           | VINSW2                         |                                                                                                                                                                                                                                    | 3   | VREFB    |                                                                  |
| 22<br>23           | SWOUT2                         |                                                                                                                                                                                                                                    | 48  | UVDETIN  |                                                                  |
| 29                 | VBBA                           |                                                                                                                                                                                                                                    | 37  | VBBSW1   | VBBSW1                                                           |
| 32                 | VBBB                           | -d 200 kΩ \$ + OVBBX                                                                                                                                                                                                               | 38  |          |                                                                  |
| 30                 | OUTAP                          |                                                                                                                                                                                                                                    | 39  | SWOUT1   |                                                                  |
| 26                 | OUTAM                          | Internal Power<br>Supply2 OUTXX                                                                                                                                                                                                    | 40  |          | 777                                                              |
| 31                 | OUTBP                          |                                                                                                                                                                                                                                    | 27  | RNFAS    | Internal Power<br>Supply2<br>수                                   |
| 35                 | OUTBM                          |                                                                                                                                                                                                                                    |     |          |                                                                  |
| 28                 | RNFA                           | Circuit                                                                                                                                                                                                                            | 34  | RNFBS    |                                                                  |
| 33                 | RNFB                           |                                                                                                                                                                                                                                    |     |          | 177                                                              |

## **Operational Notes**

## 1 Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2 Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3 Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

## 4 Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5 Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

## 6 Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

## 7 Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 8 Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## 9 Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes – continued**

### 10 Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 36. Example of Monolithic IC Structure

## 11 Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

### 12 Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. The IC should be powered down and turned ON again to resume normal operation because the TSD circuit keeps the outputs at the OFF state even if the Tj falls below the TSD threshold.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 13 Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## Technical information (Exempt from guarantee)

- **1 About logic input pins for control** Response time from rising edge of CLK signal is 20 μs.
- 3 Internal power supply 1 Internal power supply 1 applies 4.4 V (Typ) ±10 % dispersion.
- 4 Internal power supply 2 Internal power supply 2 applies 5 V (Typ) ±10 % dispersion.
- 5 VREF to RNFS offset voltage (Refer <u>P.4</u>) DAC = 3, accuracy ±10 % DAC = 15, accuracy ±4 %
- 6 **ON-Resistance (H-Bridge)** Listed value is only for  $I_{OUT} = 1$  A, but the value is equal about  $I_{OUT} = 0.5$  A.
- 7 Thermal Shutdown Circuit (TSD) The overheat protection works in 175 °C (Typ), but the overheat protection temperature cannot be less than 150 °C even if it varies with each IC.
- 8 Adjacent Pins short When VBBx<sup>(Note 1)</sup> and RNFx<sup>(Note 1)</sup> short-circuits, the IC may destroy it. (Note 1) x = A, B

## **Ordering Information**



## Marking Diagram





## **Revision History**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -           | 001      | No Release                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18.Jan.2018 | 002      | New Release                                                                                                                                                                                                                                                                                                                                                                                                    |
| 28.Aug.2018 | 003      | <ul> <li>P6, P.7 In the table describing the processing of the MODE terminal, change the setting of "MODE=L" to "Don't use".</li> <li>P.10, P.12, P.14 Delete description of Large Mode.</li> <li>Accordingly, the total number of pages was reduced from 36 to 35 pages.</li> <li>P.22 RESET OUT truth table changed.</li> <li>P.24 Change to the description in Protection Functions - continued.</li> </ul> |
| 27.Dec.2019 | 004      | P.7 to P.26 Changed index<br>P.7 (3), (4) Changed place from P.23<br>P.23 (1) Added explanation                                                                                                                                                                                                                                                                                                                |
| 15.Jan.2020 | 005      | P.31 Changed I/O Equivalence Circuit                                                                                                                                                                                                                                                                                                                                                                           |
| 16.Nov.2020 | 006      | Updated according to the latest format.                                                                                                                                                                                                                                                                                                                                                                        |

# Notice

## Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (<sup>Note 1)</sup>, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| (Note1) Medical Equipment Classification of the Specific Applications |
|-----------------------------------------------------------------------|
|-----------------------------------------------------------------------|

| JÁPAN  | USA    | EU         | CHINA   |
|--------|--------|------------|---------|
| CLASSⅢ | CLASSⅢ | CLASS II b | CLASSII |
| CLASSⅣ |        | CLASSⅢ     | CLASSI  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## Precautions Regarding Application Examples and External Circuits

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

## **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.