# Multiple Input Switch Monitor LSI for Automotive # BD3381EKV-C ## **General Description** BD3381EKV-C is a 33-channel Multiple Input Switch Monitor IC that detects the opening and closing of mechanical switches. Once it senses a change in the status of a switch, it sends an interrupt signal to the MCU via a serial peripheral interface (SPI). The 33 switch inputs have two types of power supply, VPUB and VPUA. The VPUB and the VPUA power supplies can either be from a battery or from another power supply system. VPUB is the supply for the INB inputs while VPUA is for the INZ and INA inputs. BD3381EKV-C has two modes of operation, Normal and Sleep. In both modes, the internal registers can be set to make the device perform either intermittent or continuous monitoring of the switches. In intermittent monitoring, the switch status is monitored at regular time intervals, allowing the IC to operate with low power consumption. Also, operation with reduced noise can be achieved by enabling uniform sequential monitoring of all switches or sequential monitoring by power supply system. # **Application** Engine Control Module ## **Key Specifications** ■ Low-voltage Operating Range: 3.9 V to 6.0 V ■ Fully Operational Voltage Range: 6 V to 28 V ■ Input Voltage on Switch Pin: -14 V to +40 V Selectable Wetting Current (Min): 1 mA, 3 mA, 5 mA, 10 mA, 15 mA ## **Features** - AEC-Q100 Qualified (Note 1) - Uses 3.3 V/5.0 V SPI Protocol in Communicating with the MCI. - Serial Communication Error Checking through 8-bit CRC - Thermal Shutdown Protection (TSD) - Power on Reset (POR) - Selectable Source/Sink Current Levels through Register Settings - Wetting Current Timer Capability - 12 Source or Sink Input Pins (VPUA) - 21 Source Input Pins - Separable Power Supply VPUA: 22-channel (INA&INZ), VPUB: 11-channel (INB) - Interrupt Notification upon Switch Status Change - 1 Time to 10 Times Matched LPF that Eliminates Input Pin Noise - Low Current Consumption (Intermittent Monitoring) - Status Display of Selected Pin at DOUT Pin (Note 1) Grade 1 ## **Package** HTQFP64BV (64 pin QFP) # W(Typ) x D(Typ) x H(Max) 12.00 mm x 12.00 mm x 1.00 mm **Typical Application Circuit** Figure 1. Typical Application Circuit OProduct structure: Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays # **Pin Configuration** # **Pin Description** Table 1. Pin Description (1/2) | Function Description Description Circuit Diagram (Note 2) | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------|----------|------------------------------------------------------------------|-----------------------------------| | VODI | | | Function | Description | Equivalence<br>Circuit<br>Diagram | | VODI | 1 | VDDI | Input | Power supply pin for CSB, SI, SCLK, SO, INTB and DOUT | | | Social Content Soci | 2 | | | | | | With an internal pull-down resistor) G | 2 | INITO | • | | 0 | | S | 3 | INIB | Output | (with an internal pull-down resistor) | | | SCLK | 4 | SO | Output | | G | | SCLK Input SPI control clock input pin from the MCU (with an internal pull-down resistor) A | 5 | SI | Innut | | Δ | | SCER | 3 | 01 | mput | | ^ | | CSB | 6 | SCLK | Input | | Α | | CSB | Ŭ | | - Input | | , , | | Second | 7 | CSB | Input | | В | | 9 GND Ground Ground pin | | | - | | | | DOUT | | | | | | | TEST | | | | | | | 12 | | | | General purpose output for digital functions | F . | | 13 | | | | | I | | 14 N.C. - No Connection | | | | Power supply input pin for the analog and logic block(1/10/e 4) | | | 15 | | | Output | 5 V power supply output pin for internal use <sup>(Note 4)</sup> | | | 16 | | | - | | | | 17 | | | | | | | 18 | | | • | | | | INB0 Input Switch input pin 0 under VPUB power supply system (with an internal pull-up current source) E | | | - | | | | INBU INBU Input (with an internal pull-up current source) E | 18 | N.C. | - | | | | Switch input pin 1 under VPUB power supply system (with an internal pull-up current source) | 19 | INB0 | Input | | E | | INB1 | | | ' | | | | INB2 Input Switch input pin 2 under VPUB power supply system (with an internal pull-up current source) E | 20 | INB1 | Input | | E | | INB2 Input (with an internal pull-up current source) E | | | • | (with an internal pull-up current source) | | | INB3 | 21 | INB2 | Input | | E | | Input Switch input pin 4 under VPUB power supply system (with an internal pull-up current source) E | | | | Switch input nin 3 under VPLIB nower cumply system | | | INB4 Input Switch input pin 4 under VPUB power supply system (with an internal pull-up current source) INB5 Input Switch input pin 5 under VPUB power supply system (with an internal pull-up current source) INB6 Input Switch input pin 6 under VPUB power supply system (with an internal pull-up current source) INB7 Input Switch input pin 7 under VPUB power supply system (with an internal pull-up current source) INB8 Input Switch input pin 7 under VPUB power supply system (with an internal pull-up current source) INB8 Input Switch input pin 8 under VPUB power supply system (with an internal pull-up current source) INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Ground Ground Ground pin | 22 | INB3 | Input | | E | | INB4 Input (with an internal pull-up current source) E | | | | | | | Input Switch input pin 5 under VPUB power supply system (with an internal pull-up current source) INB6 Input Switch input pin 6 under VPUB power supply system (with an internal pull-up current source) INB7 Input Switch input pin 7 under VPUB power supply system (with an internal pull-up current source) INB8 Input Switch input pin 8 under VPUB power supply system (with an internal pull-up current source) INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Ground Ground pin | 23 | INB4 | Input | | E | | INBS Input (with an internal pull-up current source) Switch input pin 6 under VPUB power supply system (with an internal pull-up current source) INB7 Input Switch input pin 7 under VPUB power supply system (with an internal pull-up current source) INB8 Input Switch input pin 8 under VPUB power supply system (with an internal pull-up current source) INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) INB10 Ground Ground Ground pin | | | | | | | Switch input pin 6 under VPUB power supply system (with an internal pull-up current source) E | 24 | INB5 | Input | | E | | 25 INB6 Input (with an internal pull-up current source) E | | | | | _ | | Switch input pin 7 under VPUB power supply system (with an internal pull-up current source) E | 25 | INB6 | Input | | E | | 27 INB8 Input (with an internal pull-up current source) E | 00 | INIDZ | 1 | Switch input pin 7 under VPUB power supply system | | | INB8 Input Switch input pin 8 under VPUB power supply system (with an internal pull-up current source) E | 26 | INB/ | Input | | E | | 27 INB8 Input (with an internal pull-up current source) E | 07 | INIDO | 1 | | _ | | 28 INB9 Input Switch input pin 9 under VPUB power supply system (with an internal pull-up current source) E | 27 | INB8 | Input | | E | | 29 INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) 30 N.C No Connection <sup>(Note 5)</sup> 31 GND Ground Ground pin | 20 | INIDO | lanut | | | | 29 INB10 Input Switch input pin 10 under VPUB power supply system (with an internal pull-up current source) E 30 N.C. - No Connection (Note 5) 31 GND Ground Ground pin | ∠8 | IINRA | input | | E | | 30 N.C No Connection <sup>(Note 5)</sup> 31 GND Ground Ground pin | 20 | INID40 | Innut | | Е | | 31 GND Ground Ground pin | | | mput | (with an internal pull-up current source) | | | | | | - | | | | | | | | | | | 32 GND Ground Ground pin | 32 | GND | Ground | Ground pin | | <sup>(</sup>Note 2) Ref. Page 72 and Page 73 I/O Equivalence Circuit. (Note 3) Short TEST pin to ground when mounted. <sup>(</sup>Note 4) Short REF5 pin to VDDL pin, and connect a 4.7 µF (Min) capacitor between it and ground. Do not use it as voltage source to another IC. (Note 5) Keep N.C. pins electrically opened. # Pin Description - continued Table 2. Pin Description (2/2) | Pin No. Pin Name Function Description Equivalence clusters 33 N.C. - No Connection (Now 9) 34 N.C. - No Connection (Now 9) 35 INA0 Input Switch input pin 10 under VPUA power supply system E 36 INA1 Input Switch input pin 1 under VPUA power supply system E 37 INA2 Input Switch input pin 1 under VPUA power supply system E 38 INA3 Input Switch input pin 2 under VPUA power supply system E 40 INA4 Input Switch input pin 3 under VPUA power supply system E 40 INA5 Input Switch input pin 4 under VPUA power supply system E 41 INA6 Input Switch input pin 5 under VPUA power supply system E 42 INA7 Input Switch input pin 6 under VPUA power supply system E 43 INA8 Input Switch input pin 7 under VPUA power supply system E 44 INA9 Input <th></th> <th></th> <th></th> <th>Table 2. Pin Description (2/2)</th> <th>1/0</th> | | | | Table 2. Pin Description (2/2) | 1/0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|-------------|---------------------------------------------------------------------------------------------|---------| | N.C. No Connection Co | | | Function | Description | Diagram | | N.C. No Connection Co | 33 | N.C. | - | No Connection <sup>(Note 5)</sup> | | | Switch input pin 0 under VPUA power supply system (with an internal pull-up current source) E | | | - | | | | INA1 | | | Input | Switch input pin 0 under VPUA power supply system (with an internal pull-up current source) | Е | | INA2 Input (with an internal pull-up current source) E | 36 | INA1 | Input | (with an internal pull-up current source) | E | | INA3 Input (with an internal pull-up current source) E | 37 | INA2 | Input | (with an internal pull-up current source) | E | | INAS Input (with an internal pull-up current source) E | 38 | INA3 | Input | (with an internal pull-up current source) | E | | INA6 | 39 | INA4 | Input | (with an internal pull-up current source) | E | | INAT Input (with an internal pull-up current source) | 40 | INA5 | Input | (with an internal pull-up current source) | E | | INAX | 41 | INA6 | Input | (with an internal pull-up current source) | E | | INA9 | 42 | INA7 | Input | (with an internal pull-up current source) | E | | INVAP Input (with an internal pull-up current source) E | 43 | INA8 | Input | (with an internal pull-up current source) | E | | Power supply input pin for INA and INZ switches | | | | (with an internal pull-up current source) | | | AT | | | | | | | 48 GND Ground Ground pin 49 N.C No Connection (Note 5) 50 N.C No Connection (Note 5) 51 N.C No Connection (Note 5) 52 INZ0 Input Switch input pin 0 under VPUA power supply system (with an internal pull-up/down current source) D 53 INZ1 Input Switch input pin 1 under VPUA power supply system (with an internal pull-up/down current source) 54 INZ2 Input Switch input pin 1 under VPUA power supply system (with an internal pull-up/down current source) 55 INZ3 Input Switch input pin 2 under VPUA power supply system (with an internal pull-up/down current source) 66 INZ4 Input Switch input pin 3 under VPUA power supply system (with an internal pull-up/down current source) 67 INZ5 Input Switch input pin 4 under VPUA power supply system (with an internal pull-up/down current source) 68 INZ6 Input Switch input pin 5 under VPUA power supply system (with an internal pull-up/down current source) 69 INZ7 Input Switch input pin 6 under VPUA power supply system (with an internal pull-up/down current source) 60 INZ8 Input Switch input pin 7 under VPUA power supply system (with an internal pull-up/down current source) 61 INZ9 Input Switch input pin 8 under VPUA power supply system (with an internal pull-up/down current source) 62 INZ10 Input Switch input pin 9 under VPUA power supply system (with an internal pull-up/down current source) 63 INZ11 Input Switch input pin 10 under VPUA power supply system (with an internal pull-up/down current source) 64 N.C No Connection (Note 5) | | | - | Power supply input pin for INA and INZ switches | | | N.C. - No Connection Note 5 | | | | | | | N.C. - No Connection N | | | Ground | Ground pin | | | N.C. - No Connection (Note 5) | | | - | No Connection <sup>(Note 5)</sup> | | | Input Switch input pin 0 under VPUA power supply system (with an internal pull-up/down current source) D | | | - | No Connection <sup>(Note 5)</sup> | | | Second Processing Pr | 51 | N.C. | - | | | | Signature Switch input pin 2 under VPUA power supply system (with an internal pull-up/down current source) D | 52 | INZ0 | Input | (with an internal pull-up/down current source) | D | | INZ3 | 53 | INZ1 | Input | (with an internal pull-up/down current source) | D | | Solition | 54 | INZ2 | Input | (with an internal pull-up/down current source) | D | | Input (with an internal pull-up/down current source) D | 55 | INZ3 | Input | (with an internal pull-up/down current source) | D | | Switch input pin 6 under VPUA power supply system (with an internal pull-up/down current source) D | 56 | INZ4 | Input | (with an internal pull-up/down current source) | D | | Switch input pin 7 under VPUA power supply system (with an internal pull-up/down current source) D | 57 | INZ5 | Input | (with an internal pull-up/down current source) | D | | 10 10 10 10 10 10 10 10 | 58 | INZ6 | Input | (with an internal pull-up/down current source) | D | | 61 INZ9 Input (with an internal pull-up/down current source) 61 INZ9 Input Switch input pin 9 under VPUA power supply system (with an internal pull-up/down current source) 62 INZ10 Input Switch input pin 10 under VPUA power supply system (with an internal pull-up/down current source) 63 INZ11 Input Switch input pin 11 under VPUA power supply system (with an internal pull-up/down current source) 64 N.C No Connection (Note 5) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) Control of the public pin 1 under VPUA power supply system (with an internal pull-up/down current source) | 59 | INZ7 | Input | (with an internal pull-up/down current source) | D | | 61 INZ9 Input (with an internal pull-up/down current source) 62 INZ10 Input Switch input pin 10 under VPUA power supply system (with an internal pull-up/down current source) 63 INZ11 Input Switch input pin 11 under VPUA power supply system (with an internal pull-up/down current source) 64 N.C No Connection (Note 5) Control of the pull-up/down current source) | 60 | INZ8 | Input | (with an internal pull-up/down current source) | D | | 63 INZ11 Input (with an internal pull-up/down current source) 63 INZ11 Input Switch input pin 11 under VPUA power supply system (with an internal pull-up/down current source) 64 N.C No Connection <sup>(Note 5)</sup> | 61 | INZ9 | Input | (with an internal pull-up/down current source) | D | | 63 INZTI Input (with an internal pull-up/down current source) 64 N.C No Connection <sup>(Note 5)</sup> | 62 | INZ10 | Input | (with an internal pull-up/down current source) | D | | | | | Input | (with an internal pull-up/down current source) | D | | - FXP-PAD Fxposed PAD Short FXP-PAD on the product to ground | 64 | | - | | | | Entrans Exposed 1775 On the product to ground. | | EXP-PAD | Exposed PAD | Short EXP-PAD on the product to ground. | | (Note 2) Ref. Page 72 and Page 73 I/O Equivalence Circuit. (Note 5) Keep N.C. pins electrically opened. Figure 3. Block Diagram # **Absolute Maximum Ratings** Table 3. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | | |------------------------------|-----------------------------------------------------------------------------|---------------|------|--| | Cumply Voltage | V <sub>VPUA</sub> , V <sub>VPUB</sub> | -0.3 to +40.0 | | | | Supply Voltage | $V_{VDDI}, V_{VDDL}$ | -0.3 to +7.0 | V | | | Innut Voltage | V <sub>INX</sub> (Note 6) | -14 to +40 | V | | | Input Voltage | V <sub>CSB</sub> , V <sub>SCLK</sub> , V <sub>SI</sub> , V <sub>TEST</sub> | -0.3 to +7.0 | _ v | | | Output Voltage | V <sub>DOUT</sub> , V <sub>INTB</sub> , V <sub>REF5</sub> , V <sub>SO</sub> | -0.3 to +7.0 | V | | | Maximum Junction Temperature | Tjmax | 150 | °C | | | Storage Temperature | Tstg | -55 to +150 | °C | | Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings. (Note 6) INx = INB0 to INB10, INA0 to INA9, INZ0 to INZ11 Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating. # Thermal Resistance<sup>(Note 7)</sup> ## Table 4. Thermal Resistance | Parameter | | Thermal Res | Unit | | |-----------------------------------------------------|--------------------|------------------------|---------------------------|-------| | | | 1s <sup>(Note 9)</sup> | 2s2p <sup>(Note 10)</sup> | Ullit | | HTQFP64BV | | | | | | Junction to Ambient | $\theta_{JA}$ | 64.5 | 16.1 | °C/W | | Junction to Top Characterization Parameter (Note 8) | $\Psi_{\text{JT}}$ | 3 | 2 | °C/W | <sup>(</sup>Note 7) Based on JESD51-2A(Still-Air) Table 5. 1s | Layer Number of<br>Measurement Board | Material | Board Size | |--------------------------------------|----------|-------------------------------| | Single | FR-4 | 114.3 mm x 76.2 mm x 1.57 mmt | | Тор | | | | Copper Pattern | Thicknes | s | | Footprints and Traces | 70 µm | | Table 6. 2s2p | 100000000000000000000000000000000000000 | | | | | | | | |-----------------------------------------|-----------|------------------------------|-----------|----------------------------|-------------------------------------|---------|----------| | Layer Number of<br>Measurement Board | Material | Board Size | | Thermal Vi<br>Pitch | ia <sup>(Note 11)</sup><br>Diameter | | | | 4 Layers | FR-4 | 114.3 mm x 76.2 mm x 1.6 mmt | | 114.3 mm x 76.2 mm x 1.6 m | | 1.20 mm | Ф0.30 mm | | Тор | | 2 Internal Laye | ers | Bottom | | | | | Copper Pattern | Thickness | Copper Pattern | Thickness | Copper Pattern | Thickness | | | | Footprints and Traces | 70 µm | 74.2 mm x 74.2 mm | 35 µm | 74.2 mm x 74.2 m | nm 70 μm | | | <sup>(</sup>Note 11) This thermal via connects with the copper pattern of all layers. # **Recommended Operating Conditions** Table 7. Recommended Operating Conditions | Parameter | | Rati | Unit | | |-------------------------------------------|-------------------|------|------|------| | Parameter | Symbol | Min | Max | Unit | | Operating Temperature | Topr | -40 | +125 | °C | | VPUA/VPUB Supply Voltage | V <sub>VPUX</sub> | 6.0 | 28.0 | V | | VDDI Supply Voltage | $V_{VDDI}$ | 3.1 | 5.25 | V | | Capacitance for REF5 <sup>(Note 12)</sup> | C <sub>REF</sub> | 4.7 | - | μF | <sup>(</sup>Note 12) Recommend a ceramic capacitance. Consider variation, temperature characteristics, DC bias characteristics and change over time of capacitance in order not to become lower than minimum rating. <sup>(</sup>Note 8) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. <sup>(</sup>Note 9) Using a PCB board based on JESD51-3 (Table 5). <sup>(</sup>Note 10) Using a PCB board based on JESD51-5, 7 (Table 6). # **Electrical Characteristics** Spec conditions: 6.0 V≤VPUA/VPUB≤28 V, 3.1 V≤VDDI≤5.25 V, -40 °C≤Topr≤+125 °C VPUA/VPUB/INZ/INA/INB pin: resistors and capacitors are not connected REF5 pin: 4.7 µF Unless otherwise specified, the typical condition is VPUA/VPUB=13 V, VDDI=5.00 V, Topr=25 °C. Table 8. Electrical Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------|-------------|---------------------|------| | VPUA/VPUB Supply Voltage Low-voltage Operating Range <sup>(Note 13)</sup> Fully Operational Voltage Range High-voltage Operating Range <sup>(Note 14)</sup> | Vvpux(QFL)<br>Vvpux(FO)<br>Vvpux(QFH) | 3.9<br>6.0<br>28.0 | -<br>-<br>- | 6.0<br>28.0<br>40.0 | V | | POR(Power on Reset) Activation Voltage <sup>(Note 15)</sup> | V <sub>POR(LOW)</sub> | 3.9 | 4.2 | 4.5 | V | | POR(Power on Reset) Deactivation Voltage <sup>(Note 15)</sup> | V <sub>POR(HIGH)</sub> | 4.0 | 4.3 | 4.6 | V | | VPUA/VPUB Operating Current Continuous Monitoring Current source is disabled, "Hi-Z" Status | I <sub>VPUX(OFF)</sub> | - | - | 720 | μA | | VPUA/VPUB Average Operating Current Intermittent Monitoring Monitoring Period=50 ms, Strobe Time=125 μs Source/Sink Current Setting=1 mA | I <sub>VPUX(SS)</sub> | - | 80 | 110 | μA | | VDDI Operating Current INTB="H", CSB="H" | I <sub>VDDI</sub> | - | 5 | 10 | μA | | REF5 Output Voltage | $V_{REF5}$ | 4.75 | 5.00 | 5.25 | V | <sup>(</sup>Note 13) Electrical characteristics are not guaranteed though functions are operating. POR is active between 3.9 V and 4.5 V. <sup>(</sup>Note 14) Electrical characteristics are not guaranteed though functions are operating. <sup>(</sup>Note 15) The POR circuit monitors the REF5 voltage. Table 9. Electrical Characteristics (Switch Input) | Table 3. Lieuti | ical Characteristics | (Switch Input | ) | I | 1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|--------------|--------------|------| | Parameter | Symbol | Min | Тур | Max | Unit | | Source Current 1 (internal pull-up current source) 0 V external supply, VPUA/VPUB system (1 mA setting) | I <sub>SOURCE1</sub> | 1.0 | 1.4 | 1.8 | mA | | Sink Current 1 (internal pull-down current source) 8 V external supply, VPUA system (1 mA setting) | I <sub>SINK1</sub> | 1.0 | 1.4 | 1.8 | mA | | Source Current 2 (internal pull-up current source) 0 V external supply, VPUA/VPUB system (3 mA setting) | I <sub>SOURCE3</sub> | 3.0 | 4.2 | 5.4 | mA | | Sink Current 2 (internal pull-down current source) 8 V external supply, VPUA system (3 mA setting) | I <sub>SINK3</sub> | 3.0 | 4.2 | 5.4 | mA | | Source Current 3 (internal pull-up current source) 0 V external supply, VPUA/VPUB system (5 mA setting) | I <sub>SOURCE5</sub> | 5.0 | 7.0 | 9.0 | mA | | Sink Current 3 (internal pull-down current source)<br>8 V external supply, VPUA system (5 mA setting) | I <sub>SINK5</sub> | 5.0 | 7.0 | 9.0 | mA | | Source Current 4 (internal pull-up current source) 0 V external supply, VPUA/VPUB system (10 mA setting) VPUA/VPUB=6.0 V to 8.0 V VPUA/VPUB=8.0 V to 28.0 V | Isource10 | 5.0<br>10.0 | 14.0<br>14.0 | 18.0<br>18.0 | mA | | Sink Current 4 (internal pull-down current source) 8 V external supply, VPUA system (10 mA setting) | I <sub>SINK10</sub> | 10.0 | 14.0 | 18.0 | mA | | Source Current 5 (internal pull-up current source) 0 V external supply, VPUA/VPUB system (15 mA setting) VPUA/VPUB=6.0 V to 8.0 V VPUA/VPUB=8.0 V to 28.0 V | Isource15 | 5.0<br>15.0 | 21.0<br>21.0 | 27.0<br>27.0 | mA | | Sink Current 5 (internal pull-down current source)<br>8 V external supply, VPUA system (15 mA setting) | I <sub>SINK15</sub> | 15.0 | 21.0 | 27.0 | mA | | Low to High Switch Detection Threshold Voltage (3.0 V setting) | V <sub>TH3(HIGH)</sub> | 2.7 | 3.0 | 3.3 | V | | High to Low Switch Detection Threshold Voltage (3.0 V setting) | V <sub>TH3(LOW)</sub> | 2.6 | 2.9 | 3.2 | V | | Low to High Switch Detection Threshold Voltage (4.0 V setting) VPUA/VPUB= 7.0 V to 28.0 V <sup>(Note 16)</sup> | V <sub>TH4(HIGH)</sub> | 3.7 | 4.0 | 4.3 | V | | High to Low Switch Detection Threshold Voltage (4.0 V setting) VPUA/VPUB=7.0 V to 28.0 V <sup>(Note 16)</sup> | V <sub>TH4(LOW)</sub> | 3.6 | 3.9 | 4.2 | V | (Note 16) Electrical characteristics are not guaranteed between 6.0 V≤V<sub>VPUX</sub><7.0 V. Table 10. Electrical Characteristics (Static Electrical Characteristics) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------|------------|-------------------------|------| | Serial Interface Threshold Voltage <sup>(Note 17)</sup> | V <sub>INLOGIC</sub> | 0.8 | - | 2.2 | V | | CSB Input Current | _ | -10 | - | +10 | μA | | CSB=VDDI | I <sub>CSB(HIGH)</sub> | -10 | | +10 | μΛ | | CSB Pull-up Current | I <sub>CSB(LOW)</sub> | 30 | 40 | 85 | μA | | CSB=0 V | | | | | • | | SI, SCLK Pull-down Resistor | R <sub>SI</sub> ,R <sub>SCLK</sub> | 50 | 100 | 150 | kΩ | | SI, SCLK Input Current | I <sub>SI(LOW)</sub> ,I <sub>SCLK(LOW)</sub> | -10 | - | +10 | μΑ | | SI, SCLK=0 V | *OI(LOW);**OOLIX(LOW) | | | | I | | SO "H" Level Output Voltage | V <sub>SO(HIGH)</sub> | V <sub>VDDI</sub> -0.8 | - | V <sub>VDDI</sub> | V | | I <sub>SOURCE</sub> =200 μA | 1 00(111011) | 1 1001 110 | | 1 4001 | | | SO "L" Level Output Voltage | V <sub>SO(LOW)</sub> | - | - | 0.4 | V | | I <sub>SINK</sub> =1.6 mA | | | | | | | SO (Set to "Hi-Z") Input Current | I <sub>SO(TRI)</sub> | -10 | - | +10 | μA | | 0 V to VDDI | 33() | | | | | | DOUT "H" Level Output Voltage | V <sub>DOUT(HIGH)</sub> | $V_{VDDI}$ -0.8 | - | $V_{VDDI}$ | V | | I <sub>SOURCE</sub> =200 μA | ` ' | | | | | | | $V_{DOUT(LOW)}$ | - | - | 0.4 | V | | | | 15 | <b>5</b> 2 | 05 | | | | INTB(PU) | 10 | 55 | 65 | μΑ | | , , | $V_{INTB(HIGH)}$ | $V_{VDDI}$ -0.5 | - | $V_{VDDI}$ | V | | | | | | | | | | $V_{INTB(LOW)}$ | - | 0.2 | 0.4 | V | | DOUT "L" Level Output Voltage I <sub>SINK</sub> =1.6 mA INTB Internal Pull-up Current INTB "H" Level Output Voltage INTB=OPEN INTB "L" Level Output Voltage I <sub>SINK</sub> =1.0 mA | | -<br>15<br>V <sub>VDDI</sub> -0.5 | | 85<br>V <sub>VDDI</sub> | μA | (Note 17) Applicable to SCLK, SI, CSB. Table 11. Electrical Characteristics (Dynamic Electrical Characteristics) | Table 11. Lieutilda Chara | acteristics (Dynamic | Liconical C | naracteristics) | T | | |----------------------------------------------------------|------------------------|-------------|-------------------------|----------|------| | Parameter | Symbol | Min | Тур | Max | Unit | | Wetting Current Timer | | | | | | | Counting starts after n-times detection of | twcT | 13 | - | 22 | ms | | matched LPF | | | | | | | Interrupt Delay Time 1 | | | | | | | Time from switch status change to INTB output | t <sub>INTB_DLY1</sub> | - | - | 1 | ms | | change in continuous monitoring | | | | | | | Interrupt Delay Time 2 | | | | [Monitor | | | Time from switch status change to INTB output | t | _ | _ | cycle] x | ms | | change in intermittent monitoring | t <sub>INTB_DLY2</sub> | _ | _ | n+1 | 1113 | | n: Setting time of LPF matched n times | | | | 1171 | | | Interrupt Clear Time | | | | | | | Time from CSB rising edge to INTB output | t <sub>INTB_CLR</sub> | - | - | 150 | μs | | change | | | | | | | Command Set Time | t <sub>REG</sub> EN | _ | _ | 150 | μs | | Time from CSB rising edge to setting of register | TREG_EN | | | 100 | μο | | Transition Time to Normal mode | tmode dly1 | _ | _ | 1 | ms | | Time from CSB rising edge to bit-30 of SO output | WODE_DLT I | | | • | 1110 | | Transition Time to Sleep mode | t <sub>MODE DLY2</sub> | _ | _ | 1 | ms | | Time from CSB rising edge to bit-30 of SO output | WODE_DLT2 | | | - | 1110 | | Switch Strobe Time (93.75 µs setting) (Note 18) | t <sub>SCAN_94</sub> | 84.375 | 93.750 | 103.125 | μs | | Switch Strobe Time (125 µs setting) (Note 18) | t <sub>SCAN_125</sub> | 112.5 | 125.0 | 137.5 | μs | | Switch Strobe Time (187.5 µs setting)(Note 18) | t <sub>SCAN_188</sub> | 168.75 | 187.50 | 206.25 | μs | | Switch Strobe Time (250 µs setting) <sup>(Note 18)</sup> | t <sub>SCAN_250</sub> | 225 | 250 | 275 | μs | | Source/Sink Current Rise Time | | | | | | | FSQ="0", FSQZ/A/B="0", 10 mA setting | t <sub>SR_R</sub> | - | 20 <sup>(Note 19)</sup> | - | μs | | Load resistance 100 Ω | | | | | | | Source/Sink Current Fall Time | | | A1 | | | | FSQ="0", FSQZ/A/B="0", 10 mA setting | t <sub>SR_F</sub> | - | 15 <sup>(Note 19)</sup> | - | μs | | Load resistance 100 Ω | | | | | | | Internal Clock Accuracy | t <sub>TIMER</sub> | -10 | - | +10 | % | (Note 18) "H" width of internal signal which decides the timing of switch strobe. (Ref. Page 13 Figure 6). (Note 19) Reference value. Table 12. Electrical Characteristics (Digital Interface Characteristics) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|-----------------------|-----|--------------------------|------|------| | SCLK Frequency | f <sub>SCLK</sub> | - | - | 4.4 | MHz | | Setup Time from CSB Fall to SCLK Rise | t <sub>LEAD</sub> | 100 | - | 1000 | ns | | Setup Time from SCLK Fall to CSB Rise | t <sub>LAG</sub> | 50 | - | 500 | ns | | Setup Time from SI to SCLK Fall | t <sub>SI(SU)</sub> | 16 | - | - | ns | | Hold Time from SCLK Fall to SI | t <sub>SI(HOLD)</sub> | 20 | - | - | ns | | SI, CSB, SCLK Rise Time | t <sub>R(SI)</sub> | - | 5.0 <sup>(Note 20)</sup> | - | ns | | SI, CSB, SCLK Fall Time | t <sub>F(SI)</sub> | - | 5.0 <sup>(Note 20)</sup> | - | ns | | Time from CSB Fall to SO Output Low Impedance | t <sub>SO(EN)</sub> | - | - | 55 | ns | | Time from CSB Rise to SO Output High Impedance | t <sub>SO(DIS)</sub> | - | - | 55 | ns | | SCLK "H" Level Width | t <sub>SCLKH</sub> | 75 | - | - | ns | | SCLK "L" Level Width | t <sub>SCLKL</sub> | 75 | - | - | ns | | Time from SCLK Rise to Stable SO Data Output SO C <sub>L</sub> =20 pF | t <sub>VALID</sub> | - | 25 | 55 | ns | | CSB "H" Level Time | t <sub>CSBH</sub> | 150 | - | - | μs | (Note 20) Reference value. # **Timing Chart** ·Serial Access Timing Figure 4. Serial Access Timing # **Timing Chart - continued** ·Power Supply Rising/Falling Sequence POR Clear POR $V_{POR(LOW)}$ $V_{POR(HIGH)}$ REF5 **VDDL** (Supplied REF5) 0 V **VDDI** 0 V **Current Source** Activation Command Null Command **CSB** t<sub>INTB</sub>\_CLR t<sub>INTB</sub>\_CLR t<sub>REG</sub>LEN $t_{\mathsf{REG\_EN}}$ External Switch Switch-OFF Switch-ON Internal Reference 0 mA \$\_Isource/Isink **Current Source** INTB Undefined t<sub>INTB\_DLY1</sub> Figure 5. Power Supply Rising/Falling Sequence # ·Source/Sink Current Rise and Fall Time Figure 6. Intermittent Monitoring Enabled (FSQ=0, FSQZ/A/B=0), Source/Sink Current Rise and Fall Time ## **Basic Operation** ## [Basic Operation 1] Detection of Switch Status Change (Continuous Monitoring) Upon detection of a change in switch status, interrupt (INTB="H"→"L") occurs and the IC requests serial communication with the MCU. Figure 7. Basic Operation 1 - (1) After power is turned on, interrupt (INTB="L") occurs. - (2) By serial communication, the switch status is obtained by the MCU at CSB falling edge. - (3) Since the current source is OFF, the switch pin is "Hi-Z", and the output of SO is undefined. - (4) Internal reference current source is activated. - (5) Switch status is output by SO. - (6) Interrupt is cleared (INTB="L"→"H") by CSB rising edge and prepares for switch change. (7) Switch change occurs (OFF→ON) and IC detects switch status change. - (8) Interrupt (INTB="H"→"L") is notified to MCU, and serial communication is requested. - (9) By serial communication, switch status is obtained by the MCU at CSB falling edge. - (10) Switch status is output by SO. - (11) Interrupt is cleared (INTB="L"→"H") by CSB rising edge and prepares for switch change. - (12) Switch change occurs (ON→OFF) and IC detects switch status change. - (13) Interrupt (INTB="H"\to "L") is notified to MCU, and serial communication is requested. - (14) By serial communication, the switch status is obtained by the MCU at CSB falling edge. - (15) Switch status is output by SO. - (16) Interrupt is cleared (INTB="L"---"H") by CSB rising edge and prepares for switch change. - (17) Power is turned off ## **Basic Operation - continued** [Basic Operation 2] Detection of Switch Status Change (Intermittent Monitoring) When Intermittent Monitoring is enabled, switch status is monitored by periodically turning the current source on and off. Intermittent monitoring allows low power consumption. Figure 8. Basic Operation 2 - (1) After power is turned on, interrupt (INTB="L") occurs. - (2) By serial communication, the switch status is obtained by the MCU at CSB falling edge. - (3) Since the current source is OFF, the switch pin is "Hi-Z", and the output of SO is undefined. (4) Interrupt is cleared (INTB="L"→"H") by CSB rising edge and prepares for switch change. - (5) By serial communication, switch status is obtained by the MCU at CSB falling edge. - (6) Since the current source is OFF, the switch pin is "Hi-Z", and the output of SO is undefined. - (7) IC gets the switch status when the current source is ON. - (8) Interrupt (INTB="H"→"L") is notified to MCU, and serial communication is requested. - (9) By serial communication, switch status is obtained by the MCU at CSB falling edge. - (10) Switch status is output by SO. - (11) Switch change occurs (OFF→ON). - (12) Interrupt is cleared (INTB="L"→"H") by CSB rising edge and prepares for switch change. - (13) IC detects switch status change. - (14) Interrupt (INTB="H"→"L") is notified to MCU, and serial communication is requested. - (15) By serial communication, switch status is obtained by the MCU at CSB falling edge. - (16) Switch status is output by SO. - (17) Interrupt is cleared (INTB="L"→"H") by CSB rising edge and prepares for switch change. - (18) Power is turned off. # **Basic Operation - continued**[Basic Operation 3] Sleep Mode Operation (Manual Transition) When MDC register of Monitor Mode Transition Command is set to "1", mode is changed to sleep. When MDC register of Monitor Mode Transition Command is set to "0", mode is changed to normal. Figure 9. Basic Operation 3 - (1) Monitor mode transition command (sleep mode setting) is received from MCU. - (2) Transition to sleep mode. - (3) Switch change occurs (OFF→ON). - (4) IC detects switch status change. - (5) IC informs MCU the interrupt (INTB="H"--"L") and serial communication is requested. - (6) Monitor mode transition command (normal mode setting) is received from MCU. - (7) Transition to normal mode. # Basic Operation - continued [Basic Operation 4] Sleep Mode Operation (Automatic Transition to Normal Mode) Automatic transition from sleep mode to normal mode when a switch status changes is possible when the automatic mode transition setting is enabled. Figure 10. Basic Operation 4 - (1) Automatic transition of mode is enable. - (2) Monitor mode transition command (sleep mode setting) is received from MCU. - (3) Transition to sleep mode. - (4) Switch change occurs (OFF→ON). - (5) IC detects switch status change. - (6) IC informs the interrupt to MCU with INTB("H"→"L") and changes to normal mode automatically. # **Description of Functions** ## 1. Power on Reset (POR) Upon the application of an external voltage to VPUB, REF5 output is generated by the LDO(VREF5) inside the IC. When REF5 $\leq$ 4.2 V(Typ), POR is activated. When REF5 ≥ 4.3 V(Typ), POR is deactivated. ## 2. Serial Interface Communication between IC and the MCU uses pins chip select bar input (CSB), serial clock input (SCLK), serial data input (SI), and serial data output (SO). CSB is internally pulled-up to VDDI. When CSB status is "0", SCLK and SI inputs are valid, and it is possible to read data from SO. When CSB status is "1", SCLK and SI inputs are invalid, and SO status is "Hi-Z". #### ·Communication Frame The transmitted frame by the MCU is a bit-56 structure composed of the fixed transmission and reception discrimination "01" (bit-55 to bit-54), the address (bit-53 to bit-48), the setting data (bit-47 to bit-8), and the CRC (bit-7 to bit-0). The fixed transmission and reception discrimination "01" (bit-55 to bit-54) is intended to differentiate between the transmitted and the received frame. The command (bit-53 to bit-8) sets various settings such as the "Interrupt Notification of Switch Change Setting Command". The CRC (bit-7 to bit-0) outputs the result of a bit-55 to bit-8 CRC calculation. If a CRC error occurs, either when the structure of the frame is not bit-56 or when the transmission and reception discrimination bit is an error, communication error (the bit-49 of the SO frame is "H") is output and data is not recognized. As for writing, SI data is latched by internal shift register at timing of SCLK falling. Table 13. Serial Data Input (SI) Communication frame 52 51 Register Address SI Input Bit Setting Data Address Setting Data 7 to 0 Setting Data CRC The received frame by the MCU has two types of bit alignment, "switch status output" and "register value output". The switch status output bit alignment is a bit-56 structure composed of fixed transmission and reception discrimination "10" (bit-52 to bit-48), fixed value "0" (bit-47), interrupt factor output (bit-52 to bit-48), fixed value "0" (bit-47), mode status output (bit-46), fixed value "0" (bit-45 to bit-41), switch status output (bit-40 to bit-8), and CRC (bit-7 to bit-0). Fixed transmission and reception discrimination "10" (bit-52 to bit-48) is intended to discriminate transmit and receive frame. Interrupt factor (bit-52 to bit-48) is discussed on Page 20. When an interrupt factor occurs, the corresponding bit becomes "1". Mode status (bit-46) is "0" when set to normal mode, and it is "1" when set to sleep mode. Switch status output (bit-40 to bit-8) is "1" when external switch is ON, and it is "0" when external switch is OFF. The CRC (bit-7 to bit-0) outputs the result of a bit-55 to bit-8 CRC calculation. The switch status is latched to the timing of CSB falling edge. Then, in order of interrupt factor output, mode status and switch status output are output from SO by SCLK rising. Table 14. Serial Data Output (SO-Switch Status Output) Output frame SO Output Bit Interrupt Factor Output Mode Switch INB9 to INB0 Status Output Switch INA9 to INA4 Status Output 7 to 0 Switch INZ11 to INZ0 Status Output CRC The register value output bit alignment is a bit-56 structure composed of fixed transmission and reception discrimination "10" (bit-55 to bit-54), fixed value "0" (bit-53), interrupt factor output (bit-52 to bit-48), register value output (bit-47 to bit-8), and CRC (bit-7 to bit-0). The data is output by SO at SCLK's rising edge after the CSB falling edge of the command following the register value output command. The bit alignment of the register value output is shown on Table 38. The sequence of register value output is shown in Figure 11 and Figure 12. Table 15. Serial Data Output (SO-Register Value Output) 49 Output frame 55 54 53 52 51 50 48 45 44 43 42 40 SO Output Bit (Register Value) 1 0 0 Interrupt Factor Output Register Value Output 32 39 38 37 34 33 31 27 25 24 36 35 29 28 26 Register Value Output 23 22 21 19 12 20 18 17 16 15 14 13 11 10 9 8 7 to 0 Register Value Output CRC The register value output command (Table 36 RIER to RMDR) is used to read-back the register value written by register write command (Table 36 IER to MDR). Figure 11 describes the single read-back sequence. Figure 12 describes the continuous read-back sequence. Figure 11. Single Read-back Sequence - (1) Send the register value output command. - The switch status is output by SO. - (2) Read the register value by sending the Null command. The result of the register value output command (1) is output by SO. Figure 12. Continuous Read-back Sequence - (1) Send the register value output command. - The switch status is output by SO. - (2) Send the register value output command following (1). (The address of the register value output command does not need to be the next address.) - (3) Send the register value output command repeatedly as needed. - The SO output at each command is the result of the previous register value output command. - (4) Send the Null command in the end. - The register value of the previous register output command is output by SO. ## 3. Switch Status Output Switch status can be sent through SO output. ## 4. Interrupt (INTB operation) There are five interrupt factors that cause the INTB pin to output "L". The type of interrupt factor that occurred can be checked in the SO output when CSB is "L". INTB output will return to "H" once the interrupt factor is cleared by the rising edge of CSB. The INTB pin is an open-drain output that is internally pulled-up to VDDI. ## Interrupt Factors The interrupt factors are shown below: | Interrupt Factor | Interrupt flag (SO output) | Flag name | |---------------------------------------------------|------------------------------------|------------| | (1) Test Detection | SO output bit [52]: | "test flg" | | (2) Thermal Shutdown Detection | SO output bit [51]: | "them_flg" | | (3) Reset Detection | SO output bit [50]: | "rst_flg" | | (4) Communication Error Detection | SO output bit [49]: | "err_flg" | | (CRC error, 56-bit frame error, or transmission a | nd reception discrimination error) | | | (5) Switch Status Change Detection | SO output bit [48]: | "sw fla" | #### (1) Test Detection The IC generates an interrupt after a transition to test mode. The TEST pin should always be connected to ground. #### (2) Thermal Shutdown Detection Interrupt occurs when the thermal shutdown circuit detects a temperature higher than the allowable junction temperature inside IC. ## (3) Reset Detection Interrupt occurs after the activation of Power on Reset (POR) or the transmission of the reset command. Upon POR activation, the SO output interrupt flag "rst\_flg" is reflected instantly. With reset command transmission, "rst\_flg" is reflected on the next command transmission. #### (4) Communication Error Detection Interrupt occurs due to either a CRC error, a 56-bit frame error, or a command transmission error. The interrupt flag "err\_flg" is triggered by the following: CRC error :when there is a Cyclic Redundancy Check error 56-bit frame error :when the command received is not 56-bit Transmit and receive determination error : when the first two bits of the command received is not [55:54]="01" #### (5) Switch Status Change Detection Interrupt occurs when switch status changes (switch-ON→OFF or switch-OFF→ON). ## ·Clearing of INTB Output and Interrupt Factor The INTB "L" output and the interrupt factor are both cleared by the CSB rising edge during command transmission. In case a new interrupt factor occurs during command transmission, the interrupt factor is not cleared. The new interrupt factor is reflected on the next command transmission. The interrupt factor is not cleared by the register readout that follows the register value output command. #### 5. Operating Modes IC has two types of operating mode, the normal and the sleep mode. Transition between the two modes can be done by sending the correct "Monitor Mode Transition Command". The current mode of operation can be checked through the SO pin outputs. Monitor Mode Transition register address (0x4F):Bit [47]: 0=Normal mode, 1=Sleep mode #### Normal Mode Normal mode operation can be set to continuous monitoring, wherein the switch status is checked by a continuously ON current source, or to intermittent monitoring, wherein the switch status is checked by a regularly ON/OFF current source. The period of intermittent monitoring (Note 21) can be set according to power supply system while strobe time (Note 22) is common for all switch pins. At normal mode, the bit-46 of the SO output is "0". #### ·Sleep Mode Sleep mode operation, like in normal mode, can be set to continuous monitoring or intermittent monitoring. The monitoring period<sup>(Note 21)</sup> of intermittent monitoring can be set according to power supply system. The strobe time (Note 22) is common for all switch pins and both modes. The difference with normal mode is that, from sleep mode, it is possible to change to normal mode automatically when interrupt occurs. (Automatic mode transition function) At sleep mode, the bit-46 of SO output is "1" at sleep mode. (Note 21) Ref. Monitor period (Figure 13). (Note 22) Ref. Strobe time (Figure 13). Figure 13. Intermittent Monitoring ## 6. Automatic Mode Transition Function By sending the "Automatic Mode Transition Command" through setting the MIR register (0x4E) to "1", automatic transition from sleep to normal mode is possible. The conditions for a change in mode from sleep to normal to occur for both enabled and disabled "Automatic Mode Transition Function" are shown below: - ·Conditions for Sleep to Normal Mode Transition ("Automatic Mode Transition Function" is enabled): - 1. Normal mode transition command is sent - 2. POR occurs or reset command sent (Initialization) - 3. A switch status changes (The "Switch Change Interrupt Setting" should be enabled) - ·Conditions for Sleep to Normal Mode Transition ("Automatic Mode Transition Function" is disabled): - 1. Normal mode transition command is sent - 2. POR occurs or reset command sent (Initialization) [Extension Function1: Intermittent Monitoring at the Same Time (with Current Slope)] In intermittent monitoring, it is possible to detect the status of the all switches at the same time. When all inputs are set to detect the switch status by intermittent monitoring, the wetting current has a rising and falling slope. (only when all comparators are enabled with "Comparator Operation Control Command"). Normal Mode Setting Register (0x4B) : bit-47 to bit-44 is "0000" and intermittent monitoring setting Sleep Mode Setting Register (0x4C) : bit-47 to bit-44 is "0000" and intermittent monitoring setting Figure 14. Intermittent Monitoring at the Same Time Example [Extension Function 2: Sequential Monitoring by Power Supply System] In this type of sequential monitoring, the status of the switches within a power supply system is monitored one at a time. This type has no slope. Since no two or more current sources in a power supply system are ON at the same time, radiation noise is reduced. Figure 15. Sequential Monitoring by Power Supply System Example [Extension Function 3: Sequential Monitoring of All Switch Pins] In this type of sequential monitoring, the status of all switches is monitored one at a time. Since no two or more current sources are ON at the same time, radiation noise is reduced. This type has no slope. The monitoring period for all switches increases by four times the monitoring period set for the INZ channels as shown in Figure 16. Uniform sequential monitoring and sequential monitoring by power supply should not be enabled at the same time. In case the two sequential monitoring methods are activated simultaneously, the method which prevails is uniform sequential monitoring. Figure 16. Sequential Monitoring of All Switches Pins Example - 7. Source/Sink Current Source for Switch Pin - There are three types of switch pin inputs with internal current source: INZ, INA, and INB. The current level can be set for each switch pin. - ·Current Source of INZ System (INZ0 to INZ11) - This current source is used to source or sink current to the external switch. The wetting current can be interchanged between pull-up and pull-down. VPUA is the power supply for the pull-up current source. - ·Current Source of INA System (INA0 to INA9) - This current source is used to source current to the external switch. VPUA is the power supply. - ·Current Source of INB System (INB0 to INB10) - This current source is used to source current to the external switch. VPUB is the power supply. The current source settings can be fixed by INZ current source/sink selection command, the current source setting command, and the holding current/wetting current value setting command. ## 8. Wetting Current Timer The wetting current timer is 13 ms to 22 ms. This function can be enabled individually for each switch pin. The timer starts after the switch has been detected as ON. After the 13 ms to 22 ms timer is finished, the wetting current (10 mA/15 mA) is switched to holding current (1 mA/3 mA/5 mA). The timer is reset after the switch is turned OFF. [Function operation1] Wetting Current Timer (Continuous Operation) Figure 17. Wetting Current Timer (Continuous Operation) - (1) Switch change occurs (OFF→ON), IC detects switch status change. - (2) When ON state of the switch continues for more than 13 ms to 22 ms, the holding current is output. - (3) Switch change occurs (ON→OFF). - (4) Switch change occurs (OFF→ON), IC detects switch status change. - (5) When ON state of the switch continues for more than 13 ms to 22 ms, the holding current is output. [Function operation2] Wetting Current Timer (Intermittent Monitoring) Figure 18. Wetting Current Timer (Intermittent Monitoring) - (1) Switch change occurs (OFF→ON). - (2) IC detects switch status change. - (3) When ON state of the switch continues for more than 13 ms to 22 ms, the holding current is output. - (4) Switch change occurs (ON→OFF). - (5) IC detects switch status change, switch current is switched from holding current to wetting current. - (6) Switch change occurs (OFF→ON). - (7) IC detects switch status change. - (8) When ON state of the switch continues for more than 13 ms to 22 ms, the holding current is output. (Note 23) At switch-OFF situation. IC doesn't apply current. This waveform indicates the timing of monitoring period. #### 9. n-Times Matched Filter All switch inputs have built-in "1 time to 10 times matched filters". This function can filter the ON/OFF switch status judgment made by the internal comparator. The filter function can be enabled for each power supply system. If the register has been updated during the counting of the filter, the counting is not reset. If the monitoring method is continuous monitoring, the switch state is filtered n times (n: 1 to 10) multiplied by the period of the internal oscillator (32 kHz). If the monitoring method is intermittent monitoring, the switch state is filtered n times (n: 1 to 10) multiplied by the monitoring period. - Set to full-time monitor : Sampling period is internal oscillator period : 31.25 µs (Typ) Time from Monitoring to End of Filtering: {Monitoring Period x (Filter Number of Times -1) + Period of Internal Oscillator} to {Monitoring Period x (Filter Number of Times) + Period of Internal Oscillator} Figure 19. 3 Times Matched Filter Operation on Continuous Monitoring • Set to intermittent monitor : Sampling monitor period is common with monitor period. Time from Monitoring to End of Filtering: {Monitoring Period x (Filter Number of Times -1) + Period of Internal Oscillator} to {Monitoring Period x (Filter Number of Times) + Period of Internal Oscillator} Figure 20. 3 Times Matched Filter Operation on Intermittent Monitoring ## 10. Digital Multiplexer Output The status of the selected switch input is reflected by the DOUT pin. DOUT takes the output of the comparator on a timing determined by the monitoring method. When no switch is selected, the output of DOUT is "L". Only one switch pin at a time can be selected to be reflected by DOUT. The output signal can be inverted by setting. ## 11. Current Source Enable Signal Output The Pull-up/Pull-down Current Source Enable Signal of the selected switch pin is output by the DOUT pin. It can be used to control external current source when the wetting current is generated by the external circuit. The polarity of this enable signal can be selected through command settings. Figure 21. Example of Current Source Enable Signal Usage ## 12. Input Threshold Voltage of Switch Pin The switch input threshold voltage is a fraction of the REF5 voltage. It can be set to 3.0 V or to 4.0 V. $\cdot 3.0 \text{ V Setting: V}_{\text{TH3(HIGH)}} = \text{VDDL}^{(Note\ 24)} \times 0.6$ (6.0 V $\leq$ V<sub>VPUX</sub> $\leq$ 28.0 V) $\cdot 4.0 \text{ V Setting: V}_{\text{TH4(HIGH)}} = \text{VDDL}^{(Note\ 24)} \times 0.8$ (7.0 V $\leq$ V<sub>VPUX</sub> $\leq$ 28.0 V) | Table 16. Relationshi | ip between the Switch I | nout Threshold Voltage | e and the SO Output | |-----------------------|-------------------------|------------------------|---------------------| | | | | | | Input type | Source or Sink | Input Voltage | Comparator Output | SO Serial Interface Bit | |------------|----------------|-------------------------------------------------------------|-------------------|-------------------------| | | Source | INZ <threshold< td=""><td>0</td><td>Н</td></threshold<> | 0 | Н | | INZ | Source | INZ>Threshold | 1 | L | | IINZ | Sink | INZ <threshold< td=""><td>0</td><td>L</td></threshold<> | 0 | L | | | Sink | INZ>Threshold | 1 | Н | | INIA INID | N/A | INA,INB <threshold< td=""><td>0</td><td>Н</td></threshold<> | 0 | Н | | INA,INB | N/A | INA,INB>Threshold | 1 | L | (Note 24) As shown at Typical Application Circuit, short REF5 pin and VDDL pin externally. (Page 1, Figure 1) ## 13. Over-temperature Protection Circuit When the junction temperature of the IC becomes higher than the thermal limit 160 °C (Typ), interrupt (INTB="L") occurs and the source/sink current through the switch pins is switched to 1 mA (Min). The MCU is notified by the SO over-temperature detection flag (them\_flg) changing to "1" that an irregularity in temperature has occurred. When the junction temperature of the IC has fallen below 140 °C (Typ), interrupt is cleared on the next command transmission and the wetting current level returns to what was set on the registers. Notice: The over-temperature detection value, 155 °C (Typ) to 175 °C (Typ), and the hysteresis temperature, 10 °C (Typ) to 30 °C (Typ), were not tested in shipment test. Also, the over-temperature protection circuit operates beyond the absolute maximum temperature ratings so the IC should not be used in a system where activation of the said protection function is expected. ## 14. Cyclic Redundancy Check (CRC) The bit-7 to bit-0 of both the transmitted and received communication frame of the IC is the cyclic redundancy check (CRC), which is responsible for the detection of a data communication error. If the IC received a CRC error, asserts interrupt (INTB="L") and error flag ("err\_flg") to SO output. SO output becomes "H" on the next communication to notify the MCU of the error. A command that has a CRC error is not a valid command. The CRC generation polynomial is $$X^8 + X^5 + X^4 + 1$$ ## **Command Description** Each Command has two types of functions. One is to write a value to a register. The other is to read back the register value which was written by the write command. The function to be used is set by the bit-53 of each command. (The Null and Reset commands don't include the register value output command because they don't write in the registers.) In the command descriptions below, the write command is for writing a value to a register and the read command is for reading back a register value. #### 1. Null Command This command is a read only command that allows the user to monitor interrupt and switch status. Table 17. Null Command (Read Only) | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Null Command (Read Only) | IRC | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | х | х | х | х | х | х | Х | х | х | х | х | х | х | х | х | х | CRC | ## 2. Interrupt Notification of Switch Change Setting Command This command allows the user to configure interrupt sources for the INTB pin. Specifically, this command allows the user to individually configure which switches trigger an interrupt on INTB by enabling or disabling the IEBn, IEAn, and IEZn setting bits shown below. The SO output will return the switch status depending on the settings stored at the next CSB falling edge. Table 18. Interrupt Notification of Switch Change Setting Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-------------------------------------------------|-----|----|----|-----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Interrupt Notification of Switch Change Setting | IER | 0 | 1 | W/R | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | IEB10 | | | | | | | | | Setting | g Data | | | | | | | | |------|------|------|------|------|------|------|---------|--------|------|------|------|------|------|------|------| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | IEBS | IEB8 | IEB7 | IEB6 | IEB5 | IEB4 | IEB3 | IEB2 | IEB1 | IEB0 | IEA9 | IEA8 | IEA7 | IEA6 | IEA5 | IEA4 | | | | | | | | | Setting | g Data | | | | | | | | CRC | |------|------|------|------|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | IEA3 | IEA2 | IEA1 | IEA0 | IEZ11 | IEZ10 | IEZ9 | IEZ8 | IEZ7 | IEZ6 | IEZ5 | IEZ4 | IEZ3 | IEZ2 | IEZ1 | IEZ0 | CRC | IEB [10:0] [Default: 1] Interrupt Notification of Switch Status Change for INB System 0: Disabled 1: Enabled IEA [9:0] [Default: 1] Interrupt Notification of Switch Status Change for INA System 0: Disabled 1: Enabled IEZ [11:0] [Default: 1] Interrupt Notification of Switch Status Change for INZ System 0: Disabled 1: Enabled Register Write/Read Setting W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) ## 3. Comparator Operation Control Command This command allows the user to individually enable or disable the switch pin comparator for each switch input. When a switch input's comparator is disabled through this register, both the corresponding settings available for that switch input within the "Interrupt Notification of Switch Change Setting Command" and the "Current Source Activation Command" When the comparator is active, the switch status output does not depend on whether the wetting current is set to source or sink. The switch status output is "1" when the switch is ON and "0" when the switch is OFF. When the comparator is set to disabled, the switch status is undefined. Table 19. Comparator Operation Control Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |------------------------------|-----|----|----|-----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Comparator Operation Control | CMR | 0 | 1 | W/R | 0 | 0 | 0 | 1 | 0 | х | х | х | х | х | х | Х | CMB10 | | | | | | | | | Setting | g Data | | | | | | | | |------|------|------|------|------|------|------|---------|--------|------|------|------|------|------|------|------| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | CMB9 | CMB8 | CMB7 | CMB6 | CMB5 | CMB4 | CMB3 | CMB2 | CMB1 | CMB0 | CMA9 | CMA8 | CMA7 | CMA6 | CMA5 | CMA4 | | | | | | | | | Setting | g Data | | | | | | | | CRC | |------|------|------|------|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | СМАЗ | CMA2 | CMA1 | CMA0 | CMZ11 | CMZ10 | CMZ9 | CMZ8 | CMZ7 | CMZ6 | CMZ5 | CMZ4 | CMZ3 | CMZ2 | CMZ1 | CMZ0 | CRC | CMB [10:0] [Default: 1] Comparator Operation for INB System 0: Disabled CMA [9:0] [Default: 1] Comparator Operation for INA System 0: Disabled 1: Enabled CMZ [11:0] [Default: 1] Comparator Operation for INZ System 0: Disabled 1: Enabled W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) 1: Enabled ## 4. Comparator Threshold Selection Command This command allows the user to set the comparator threshold of the switch pins. Switch detection threshold selection is available for each power supply system (See CTB, CTA, CTZ settings shown below). Table 20. Comparator Threshold Selection Command | Command | | | | R | egister | Addres | SS | | | | | | Setting | g Data | | | | |--------------------------------|-----|----|----|-----|---------|--------|----|----|----|-----|-----|-----|---------|--------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Comparator Threshold Selection | CTR | 0 | 1 | W/R | 0 | 0 | 0 | 1 | 1 | СТВ | CTA | CTZ | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Х | х | х | х | х | Х | Х | х | х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | х | х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | CRC | CTB [Default: 0] Comparator Threshold for INB System 0: 3.0 V 1: 4.0 V CTA [Default: 0] Comparator Threshold for INA System 0: 3.0 V 1: 4.0 V CTZ [Default: 0] Comparator Threshold for INZ System 0: 3.0 V 1: 4.0 V W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) ## 5. INZ Current Source/Sink Selection Command This command allows the user to select the current configuration, whether source (internal pull-up current source) or sink (internal pull-down current source), through the INZ input switch pins. Table 21. INZ Current Source/Sink Selection Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | Data | | | | |-----------------------------------|------|----|----|-----|---------|--------|----|----|----|----|----|----|---------|------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | INZ Current Source/Sink Selection | PUDR | 0 | 1 | W/R | 0 | 0 | 1 | 0 | 0 | х | х | х | х | х | х | х | х | | | | | | | | | | Setting | g Data | | | | | | | | |----|---|---|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 3 | 8 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | х | > | | х | х | Х | х | х | х | х | х | Х | х | х | х | Х | х | | | | | | | | | | Setting | g Data | | | | | | | | CRC | |---|----|----|----|----|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------| | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | Γ | х | х | х | х | PUD11 | PUD10 | PUD9 | PUD8 | PUD7 | PUD6 | PUD5 | PUD4 | PUD3 | PUD2 | PUD1 | PUD0 | CRC | PUD [11:0] [Default: 0] Source or Sink Selection for INZ System 0: Source (internal pull-up current source)1: Sink (internal pull-down current source) W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) #### 6. Current Source Activation Command This command allows the user to enable or disable the wetting current sources at the switch input pins. The current sources can be set to ON or OFF per power supply system. The output current level is determined by the "Holding Current / Wetting Current Value Setting Command" discussed in section 7 below. If an external current source is used, the comparator should be enabled (see section 3 above) and the internal current source should be disabled using this register. Table 22. Current Source Activation Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|----|-----|-----|-----|---------|--------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Current Source Activation | CER | 0 | 1 | W/R | 0 | 0 | 1 | 0 | 1 | CEB | CEA | CEZ | Х | Х | Х | Х | Х | | | | | | | | | Setting | g Data | | | | | | | | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | х | х | х | х | Х | Х | Х | х | Х | Х | Х | х | Х | х | Х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | Х | х | Х | х | х | х | Х | х | Х | х | х | х | Х | х | Х | х | CRC | CEB [Default: 0] Current Sources of INB System 0: Disabled 1: Enabled CEA [Default: 0] Current Sources of INA System 0: Disabled 1: Enabled CEZ [Default: 0] Current Source of INZ System 0: Disabled 1: Enabled W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) ## 7. Holding Current / Wetting Current Level Selection Command This command allows the user to select the output level of each current source. This command also has arguments to set both the holding and the wetting current. The holding current can be set to 1 mA, 3 mA, or 5 mA. The wetting current can be set to OFF ("Hi-Z"), 1 mA, 3 mA, 5 mA (set to holding current), 10 mA, or 15 mA. Unlike holding current, wetting current output levels can be set individually for each switch pin. Table 23. Holding Current / Wetting Current Level Selection Command (LSB) | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |---------------------------------------------------------|-----|----|----|-----|---------|--------|----|----|----|------|------|----|---------|--------|----|----|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Holding Current / Wetting Current Level Selection (LSB) | LCR | 0 | 1 | W/R | 0 | 0 | 1 | 1 | 0 | CRH1 | CRH0 | х | х | х | х | х | LCB10 | | | | | | | | | Setting | g Data | | | | | | | | |------|------|------|------|------|------|------|---------|--------|------|------|------|------|------|------|------| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | LCB9 | LCB8 | LCB7 | LCB6 | LCB5 | LCB4 | LCB3 | LCB2 | LCB1 | LCB0 | LCA9 | LCA8 | LCA7 | LCA6 | LCA5 | LCA4 | | | | | | | | | Setting | g Data | | | | | | | | CRC | | |------|------|------|------|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------|--| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | | LCA3 | LCA2 | LCA1 | LCA0 | LCZ11 | LCZ10 | LCZ9 | LCZ8 | LCZ7 | LCZ6 | LCZ5 | LCZ4 | LCZ3 | LCZ2 | LCZ1 | LCZ0 | CRC | | Table 24. Holding Current / Wetting Current Level Selection Command (MSB) | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |---------------------------------------------------------|-----|----|----|-----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Holding Current / Wetting Current Level Selection (MSB) | MCR | 0 | 1 | W/R | 0 | 0 | 1 | 1 | 1 | х | х | х | х | х | х | х | MCB10 | | I | | | | | | | | Setting | g Data | | | | | | | | |---|------|------|------|------|------|------|------|---------|--------|------|------|------|------|------|------|------| | Ī | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | ĺ | MCB9 | MCB8 | MCB7 | MCB6 | MCB5 | MCB4 | MCB3 | MCB2 | MCB1 | MCB0 | MCA9 | MCA8 | MCA7 | MCA6 | MCA5 | MCA4 | | | | | | | | | Setting | g Data | | | | | | | | CRC | |------|------|------|------|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | МСА3 | MCA2 | MCA1 | MCA0 | MCZ11 | MCZ10 | MCZ9 | MCZ8 | MCZ7 | MCZ6 | MCZ5 | MCZ4 | MCZ3 | MCZ2 | MCZ1 | MCZ0 | CRC | CRH [1:0] [Default: 00] Holding Current Value {MCB[10:0], LCB[10:0]} [Default: 01] Wetting Current Value for INB System 00: Disabled(Hi-Z) 01: 1 mA/3 mA/5 mA(Holding Current Value) 10: 10 mA 11: 15 mA {MCA[9:0], LCA[9:0]} [Default: 01] Wetting Current Value for INA System 00: Disabled(Hi-Z) 01: 1m A/3 mA/5 mA(Holding Current Value) {MCZ[11:0], LCZ[11:0]} [Default: 01] Wetting Current Value for INZ System 00: Disabled(Hi-Z) 01: 1m A/3 mA/5 mA(Holding Current Value) 10: 10 mA 11: 15 mA Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) W/R ## 8. Wetting Current Operation Control Command This command allows the user to enable or disable the "wetting current timer". This "wetting current timer" counts 13 ms to 22 ms after the switch has been closed and the wetting current changes to holding current (1 mA/3 mA/5 mA). The timer is reset when the switch is turned off. If the wetting current level is the same as the holding current level, the timer does not operate. The wetting current timer can be enabled or disabled individually for each switch pin. Table 25. Wetting Current Operation Control Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------------|-----|----|----|-----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Wetting Current Operation Control | WTR | 0 | 1 | W/R | 0 | 1 | 0 | 0 | 0 | х | х | х | х | х | х | х | WTB10 | | | | | | | | | Setting | g Data | | | | | | | | |------|------|------|------|------|------|------|---------|--------|------|------|------|------|------|------|------| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | WTB9 | WTB8 | WTB7 | WTB6 | WTB5 | WTB4 | WTB3 | WTB2 | WTB1 | WTB0 | WTA9 | WTA8 | WTA7 | WTA6 | WTA5 | WTA4 | | | | | | | | | Setting | g Data | | | | | | | | CRC | |------|------|------|------|-------|-------|------|---------|--------|------|------|------|------|------|------|------|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | WTA3 | WTA2 | WTA1 | WTA0 | WTZ11 | WTZ10 | WTZ9 | WTZ8 | WTZ7 | WTZ6 | WTZ5 | WTZ4 | WTZ3 | WTZ2 | WTZ1 | WTZ0 | CRC | WTB [10:0] [Default: 0] Wetting Current Timer for INB System 0: Disabled 1: Enabled WTA [9:0] [Default: 0] Wetting Current Timer for INA System 0: Disabled 1: Enabled WTZ [11:0] [Default: 0] Wetting Current Timer for INZ System 0: Disabled 1: Enabled W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) ## 9. n-Times Matched Filter Activation Control Command This command allows the user to enable or disable the n-times matched LPF. If this function is enabled, the switch output is updated only after the comparator output has been sampled "n" times (where n = 1 to 10) and if all sampled comparator outputs match. This command allows for each switch pin groups to be enabled or disabled. Table 26. n-Times Matched Filter Activation Control Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-------------------------------------------|-----|----|----|-----|---------|--------|----|----|----|------|------|------|---------|--------|------|------|------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | n-Times Matched Filter Activation Control | DFR | 0 | 1 | W/R | 0 | 1 | 0 | 0 | 1 | DFB3 | DFB2 | DFB1 | DFB0 | DFA3 | DFA2 | DFA1 | DFA0 | | | | | | | | | Setting | g Data | | | | | | | | |------|------|------|------|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | DFZ3 | DFZ2 | DFZ1 | DFZ0 | х | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | | DFB [3:0] [Default: 0000] | n-Times | Matched LPF Settings for INB | System | | |---------------------------|----------|------------------------------|---------------|---------------------| | [][ | 0000 | : Disabled (1 time) | 0001 | : 2 times | | | 0010 | : 3 times | 0011 | : 4 times | | | 0100 | : 5 times | 0101 | : 6 times | | | 0110 | : Disabled (1 time) | 0111 | : Disabled (1 time) | | | 1000 | : Disabled (1 time) | 1001 | : 7 times ` | | | 1010 | : 8 times ` | 1011 | : 9 times | | | 1100 | : 10 times | 1101 | : Disabled (1 time) | | | 1110 | : Disabled (1 time) | 1111 | : Disabled (1 time) | | DFA [3:0] [Default: 0000] | n-Times | Matched LPF Settings for INA | System | | | | 0000 | : Disabled (1 time) | 0001 | : 2 times | | | 0010 | : 3 times ` | 0011 | : 4 times | | | 0100 | : 5 times | 0101 | : 6 times | | | 0110 | : Disabled (1 time) | 0111 | : Disabled (1 time) | | | 1000 | : Disabled (1 time) | 1001 | : 7 times ` | | | 1010 | : 8 times | 1011 | : 9 times | | | 1100 | : 10 times | 1101 | : Disabled (1 time) | | | 1110 | : Disabled (1 time) | 1111 | : Disabled (1 time) | | DFZ [3:0] [Default: 0000] | n-Times | Matched LPF Settings for INZ | System | | | | 0000 | : Disabled (1 time) | 0001 | : 2 times | | | 0010 | : 3 times ` | 0011 | : 4 times | | | 0100 | : 5 times | 0101 | : 6 times | | | 0110 | : Disabled (1 time) | 0111 | : Disabled (1 time) | | | 1000 | : Disabled (1 time) | 1001 | : 7 times ` | | | 1010 | : 8 times ` | 1011 | : 9 times | | | 1100 | : 10 times | 1101 | : Disabled (1 time) | | | 1110 | : Disabled (1 time) | 1111 | : Disabled (1 time) | | W/R | Registe | r Write/Read Setting | | | | | 0: Write | 1: Read ("Setting | data" is disa | abled) | ## 10. DOUT Setting Command This command allows the user to configure how the DOUT pin will function. There are two available functions for the DOUT pin. One is to output the result of the digital multiplexer, and the other is to output the state of a current enable signal. For the first function, the DOUT Setting Command can be used to enable or disable the digital multiplexer. If the digital multiplexer is enabled, the result of the selected switch pin's comparator is output to the DOUT pin at a timing that depends on the monitoring method used. The switch pin selection is made through the CSL0 to CSL5 bits of the command. Also, the output signal can be inverted through the POL bit. For the second function, DOUT can be configured so that it will indicate whether the internal pull-up/pull-down current is enabled or disabled for the selected switch input. The POL bit can also be used to invert the output for this function. If the Positive Polarity Setting is chosen, "H" output means the signal is enabled, and "L" output means the signal is disabled. If the Negative Polarity Setting is chosen, the result is the opposite. Table 27. DOUT Setting Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|----|------|------|------|---------|--------|------|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | DOUT Setting | DOT | 0 | 1 | W/R | 0 | 1 | 0 | 1 | 0 | CSL5 | CSL4 | CSL3 | CSL2 | CSL1 | CSL0 | х | х | | | | | | | | | Setting | g Data | | | | | | | | |-----|----|----|----|-----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | FSL | Х | Х | х | POL | х | Х | Х | Х | Х | Х | х | Х | Х | Х | х | | Setting Data | | | | | | | | | CRC | | | | | | | | | |--------------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|---|---|--------| | : | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | # Table 28. DOUT Channel Selection | bit-47 to bit-42 | Selected Channel | |------------------|--------------------------| | 010010 | INA5 | | 010011 | INA6 | | 010100 | INA7 | | 010101 | INA8 | | 010110 | INA9 | | 010111 | INB0 | | 011000 | INB1 | | 011001 | INB2 | | 011010 | INB3 | | 011011 | INB4 | | 011100 | INB5 | | 011101 | INB6 | | 011110 | INB7 | | 011111 | INB8 | | 100000 | INB9 | | 100001 | INB10 | | 100010 to 111111 | Disabled (Output is "L") | CSL [5:0] [Default:000000] Switch Channel Selection Setting 000000 : Disable (DOUT is "L") 000001 to 001100 : INZ Channel Selection 001101 to 010110 : INA Channel Selection 010111 to 100001 : INB Channel Selection 100010 to 111111 : Disable (DOUT is "L") FSL [Default:0] DOUT Function Setting 0: Digital Multiplexer Signal Output1: Current Source Enable Signal Output POL [Default:0] Polarity Setting 0: Positive 1: Negative W/R Register Write/Read Setting Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) #### 11. Normal Mode Setting Command This command allows the user to set the monitoring period, strobe time, and monitoring method of normal mode. The normal mode is set after power on reset or by "Monitor Mode Transition Command". The monitoring period can be set individually per power supply system but the strobe time is common to all switch pins. The monitoring method can be set continuous monitoring, intermittent monitoring at the same time, sequential monitoring by power supply system and sequential monitoring of all switch pins. The monitoring period of the normal mode and strobe time setting have some restrictions as follows. - 1 ms monitoring period with sequential monitoring by power supply system is prohibited. - 1 ms monitoring period with sequential monitoring of all switch pins is prohibited. - · At 2.5 ms monitoring period setting with sequential monitoring by power supply system, only 93.75 μs and 125 μs strobe time are allowed. Other strobe time settings are prohibited. - At 2.5 ms monitoring period setting and sequential monitoring of all switch pins, only 93.75 µs and 125 µs strobe time are allowed. Other strobe time settings are prohibited. #### ·Continuous Monitoring: IC monitors switch status continuously. Refer to the "[Basic Operation 1] Detection of switch status change (Continuous Monitoring)" section for additional details. Intermittent Monitoring at the Same Time: IC monitors switch status per power supply system at the same time. Refer to the "[Extension Function1: Intermittent Monitoring at the Same Time (with Current Slope)]" section for additional details. ·Sequential Monitoring by Power Supply System: IC monitors switch status per switch by turns on power supply system. Refer to the "[Extension Function 2: Sequential Monitoring by Power Supply System]" section for additional details. ·Sequential Monitoring of All Switch Pins: IC monitors switch status per switch by turns. Refer to the "[Extension Function 3: Sequential Monitoring of All Switch Pins]" section for additional details. If both sequential and continuous monitoring are enabled at the same time, continuous monitoring will be the one implemented. If both sequential monitoring by power supply system and sequential monitoring of all switch pins are enabled at the same time, sequential monitoring of all switch pins will be the one implemented. Table 29. Normal Mode Setting Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|----|-----|------|------|---------|--------|-------|-------|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Normal Mode Setting | FMR | 0 | 1 | W/R | 0 | 1 | 0 | 1 | 1 | FSQ | FSQB | FSQA | FSQZ | FITB3 | FITB2 | FITB1 | FITB0 | | | | | | | | | Setting | g Data | | | | | | | | |------|---------|-------|-------|-------|-------|-------|---------|--------|------|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | FITA | 3 FITA2 | FITA1 | FITA0 | FITZ3 | FITZ2 | FITZ1 | FITZ0 | SW1 | SVW0 | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |-----------------------------------------------|---|---|---|---|---|---|---------|--------|---|---|---|---|---|---|--------|-----| | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | | | | | | | | | | | | | | | 7 to 0 | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | FSQ [Default: 0] Sequential Monitoring of All Switch Terminals 0: Disabled 1: Enabled FSQB [Default: 0] Sequential Monitoring by Power Supply System for INB System 0: Disabled 1: Enabled FSQA [Default: 0] Sequential Monitoring by Power Supply System for INA System 0: Disabled 1: Enabled FSQZ [Default: 0] Sequential Monitoring by Power Supply System for INZ System 0: Disabled 1: Enabled FIT\*[3:0] (\*: B, A, Z) [Default: 0000] Monitoring Period for Normal Mode 0000: Continuous Monitoring 0001: 2.5 ms 0010: 5 ms 0011: 10 ms 0100: 20 ms 0101: 30 ms 0110: 40 ms 0111: 50 ms 1000:100 ms 1001: 1 ms 1010 to 1111: Setting prohibited SVW [1:0] [Default: 01] Strobe Time 00: 93.75 μs 01: 125 μs 10: 187.5 μs 11: 250 μs W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) #### 12. Sleep Mode Setting Command This command allows the user to set the monitoring period and monitoring method of sleep mode. The sleep mode is set by "Monitor Mode Transition Command". The strobe time of sleep mode is the same as the normal mode. About the monitoring period and monitoring method, refer to the "Normal Mode Setting Command" discussed in section 11 below. The monitoring period of the sleep mode and strobe time setting have some restrictions as follows. - 1ms monitoring period with sequential monitoring by power supply system is prohibited. - 1ms monitoring period with sequential monitoring of all switch pins is prohibited. - At 2.5 ms monitoring period setting with sequential monitoring by power supply system, only 93.75 μs and 125 μs strobe time are allowed. Other strobe time settings are prohibited. - At 2.5 ms monitoring period setting and sequential monitoring of all switch pins, only 93.75 μs and 125 μs strobe time are allowed. Other strobe time settings are prohibited. Table 30. Sleep Mode Setting Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|----|-----|------|------|---------|--------|-------|-------|-------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Sleep Mode Setting | SMR | 0 | 1 | W/R | 0 | 1 | 1 | 0 | 0 | SSQ | SSQB | SSQA | SSQZ | SITB3 | SITB2 | SITB1 | SITB0 | | | | | | | | | Setting | Data | | | | | | | | |-------|-------|-------|-------|-------|-------|-------|---------|------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | SITA3 | SITA2 | SITA1 | SITA0 | SITZ3 | SITZ2 | SITZ1 | SITZ0 | х | х | х | х | х | х | х | х | | | | | | | | | | Setting | g Data | | | | | | | | CRC | |---|----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 2 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | SSQ [Default: 0] Sequential Monitoring of All Switch Terminals 0: Disabled 1: Enabled SSQB [Default: 0] Sequential Monitoring by Power Supply System for INB System 0: Disabled 1: Enabled SSQA [Default: 0] Sequential Monitoring by Power Supply System for INA System 0: Disabled 1: Enabled SSQZ [Default: 0] Sequential Monitoring by Power Supply System for INZ System 0: Disabled 1: Enable SIT\*[3:0] (\*: B, A, Z) [Default: 0111] Monitoring Period for Sleep Mode 00000: Continuous Monitoring 0001: 2.5 ms 0010: 5 ms 0011: 10 ms 0100: 20 ms 0101: 30 ms 0110: 40 ms 0111: 50 ms 1000:100 ms 1001: 1 ms 1010 to 1111: Setting prohibited W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) Sotting Data ## **Command Description - continued** #### 13. Detection Edge Selection Command This command allows the user to configure interrupt trigger of switches for the INTB pin. The interrupt trigger can be set to only the falling edge (Note 25) or both the rising and falling edges of the switch input voltage per power supply system. If only the falling edge is selected, the INTB pin not changes by the rising edges of switch input voltage. Pagistar Address (Note 25) If the INZ current "Source Setting" is enabled, the falling edge of the switch input pin is seen when the external switch is turned on. If the INZ current "Sink Setting" is enabled, the falling edge is seen when the external switch is turned off. Table 31. Detection Edge Selection Command | Command | | | | 11 | egistei | Audies | 00 | | | | | | Semin | Dala | | | | í | |-----------------------------|-----|----|----|-----|---------|--------|----|----|---------|--------|-----|-----|-------|------|----|----|----|--------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | | Detection Edge Selection | ISR | 0 | 1 | W/R | 0 | 1 | 1 | 0 | 1 | ISB | ISA | ISZ | х | х | х | х | х | | | | | | | | | | | | Setting | g Data | | | | | | | | | | | | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | | | [ | | | | | | | | Setting | g Data | | | | | | | | CRC | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | ISB [Default: 1] Switch Edge where Interrupt Occurs for INB System 0: Only Falling Edge 1: Both Edges ISA [Default: 1] Switch Edge where Interrupt Occurs for INA System O: Only Falling Edge 1: Both Edges ISZ [Default: 1] Switch Edge where Interrupt Occurs for INZ System 0: Only Falling Edge 1: Both Edges W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) #### 14. Automatic Mode Transition Command This command allows the user to configure the mode to automatically change from sleep mode to normal mode by a change in switch status. If the automatic transition is enabled, the monitoring period and monitoring method are changed to normal mode settings when it detects a change in switch status on sleep. Refer to the "[Basic Operation 4] Sleep Mode Operation Automatic Transition to Normal Mode" section for additional details on how sleep mode operations works for this IC. Table 32. Automatic Mode Transition Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|--------|--------|----|----|---------|--------|----|----|----|--------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | | Automatic Mode Transition | MIR | 0 | 1 | W/R | 0 | 1 | 1 | 1 | 0 | MR_IER | х | х | х | х | х | х | х | | | | | | | | | | | | Settin | g Data | | | | | | | | | | | | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | | | | Settin | g Data | | | | | | | | CRC | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | | | х | х | х | х | х | х | х | х | х | Х | х | х | х | х | х | х | CRC | MR\_IER [Default: 1] Automatic Mode Transition 0: Disabled 1: Enabled (Automatically mode transition, depend on the switch status changing) W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) # 15. Monitor Mode Transition Command This command allows the user to change the mode of operation between normal and sleep. Refer to the "[Basic Operation 3] Sleep Mode Operation (Manual Transition)" section for additional details on how sleep mode operations works for this IC. Table 33. Monitor Mode Transition Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|-----|---------|--------|----|----|----|-----|----|----|---------|--------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Monitor Mode Transition | MDR | 0 | 1 | W/R | 0 | 1 | 1 | 1 | 1 | MDC | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |-----------------------------------------------|---|---|---|---|---|---|---------|--------|---|---|---|---|---|--------|---|-----| | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | | | | | | | | | | | | | | 7 to 0 | | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | CRC | MDC [Default: 0] Monitoring Mode 0: Normal Mode 1: Sleep Mode W/R Register Write/Read Setting 0: Write 1: Read ("Setting data" is disabled) www.rohm.com © 2018 ROHM Co., Ltd. All rights reserved. TSZ22111 • 15 • 001 #### 16. Reset Command This command allows the user to reset the registers to their initial settings. After the reset command has been sent, the physical interrupt pin goes to low (INTB="L"). #### Table 34. Reset Command | Command | | | | R | egister | Addres | ss | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|----|---------|--------|----|----|----|----|----|----|---------|--------|----|----|----| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | Reset | RST | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | Х | х | х | х | х | х | х | х | х | х | Х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | CRC | ## 17. TEST Command This command is used to enter test mode, which is only possible when the TEST pin is "H". Short TEST pin to ground and don't enter to test mode. ## Table 35. TEST Command | Command | | | | R | egister | Addres | SS | | | | | | Setting | g Data | | | | |-----------------------------|-----|----|----|----|---------|--------|----|----|----|------|------|------|---------|--------|------|------|------| | 0:"L", 1:"H", x: don't care | | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | | TEST | TSR | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | TSS7 | TSS6 | TSS5 | TSS4 | TSS3 | TSS2 | TSS1 | TSS0 | | | | | | | | | | Setting | g Data | | | | | | | | |---|----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|----|----| | 3 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | | х | х | Х | х | х | х | х | х | х | х | х | х | х | х | х | х | | | | | | | | | Setting | g Data | | | | | | | | CRC | |----|----|----|----|----|----|----|---------|--------|----|----|----|----|----|---|---|--------| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 to 0 | | х | х | х | х | х | х | х | х | х | х | Х | х | х | х | х | х | CRC | # 18. Register Map Table 36. Register Map (1/2) | | | Register | | | | | | | | | | | | Tal | ole | 36 | 3. F | | | | | | | | | | | | | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------|--------|------------------|-------------------|--------------|--------------|--------------|---------------|---------------|---------------|------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------------------|------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-----| | Register Name | Symbol | Address<br>55:48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | | | ng Da | | | | | | | | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | | 7:0 | | Null Command | IRC | 0x40 | 4, | 40 | 40 | | 40 | 42 | 71 | 40 | 33 | 30 | 37 | 30 | 33 | 54 | 33 | 32 | 31 | 30 | 23 | 20 | LI | 20 | 23 | 24 | 23 | ZZ | 21 | 20 | 13 | 10 | 1, | 10 | 13 | 14 | 10 | 12 | | 10 | | Ü | CRC | | Interrupt Notification of<br>Switch Change Setting<br>Command<br>[Default: Enabled] | IER | 0x41 | | | | | | | | IEB10 (def:1) | IEB9 (def:1) | IEB8 (def:1) | IEB7 (def:1) | IEB6 (def:1) | IEB5 (def:1) | IEB4 (def:1) | IEB3 (def:1) | IEB2 (def:1) | IEB1 (def:1) | IEB0 (def:1) | IEA9 (def:1) | IEA8 (def:1) | IEA7 (def:1) | IEA6 (def:1) | IEA5 (def:1) | IEA4 (def:1) | IEA3 (def:1) | IEA2 (def:1) | IEA1 (def:1) | IEA0 (def:1) | IEZ11 (def:1) | IEZ10 (def:1) | IEZ9 (def:1) | IEZ8 (def:1) | IEZ7 (def:1) | IEZ6 (def:1) | IEZ5 (def:1) | IEZ4 (def:1) | IEZ3 (def:1) | IEZ2 (def:1) | IEZ1 (def:1) | IEZ0 (def:1) | CRC | | Comparator Operation<br>Control Command<br>[Default: Enabled] | CMR | 0x42 | | | | | | | | CMB10 (def:1) | CMB9 (def:1) | CMB8 (def:1) | CMB7 (def:1) | CMB6 (def:1) | CMB5 (def:1) | CMB4 (def:1) | CMB3 (def:1) | CMB2 (def:1) | CMB1 (def:1) | CMB0 (def:1) | CMA9 (def:1) | CMA8 (def:1) | CMA7 (def:1) | CMA6 (def:1) | CMA5 (def:1) | CMA4 (def:1) | CMA3 (def:1) | CMA2 (def:1) | CMA1 (def:1) | CMA0 (def:1) | CMZ11 (def:1) | CMZ10 (def:1) | CMZ9 (def:1) | CMZ8 (def:1) | CMZ7 (def:1) | CMZ6 (def:1) | CMZ5 (def:1) | CMZ4 (def:1) | CMZ3 (def:1) | CMZ2 (def:1) | CMZ1 (def:1) | CMZ0 (def:1) | CRC | | Comparator Threshold<br>Selection Command<br>[Default: 3.0 V] | CTR | 0x43 | CTB (def:0) | CTA (def:0) | CTZ (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | INZ Current Source/Sink<br>Selection Command<br>[Default: Source] | PUDR | 0x44 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PUD11 (def:0) | PUD10 (def:0) | PUD9 (def:0) | PUD8 (def:0) | PUD7 (def:0) | PUD6 (def:0) | PUD5 (def:0) | PUD4 (def:0) | PUD3 (def:0) | PUD2 (def:0) | PUD1 (def:0) | PUD0 (def:0) | CRC | | Current Source Activation<br>Command<br>[Default: OFF (Disabled)] | CER | 0x45 | CEB (def:0) | CEA (def:0) | CEZ (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (LSB)<br>[Default: Wetting current=1<br>mA (Holding current)] | LCR | 0x46 | CRH1 (def:0) | CRH0 (def:0) | | | | | | LCB10 (def:1) | LCB9 (def:1) | LCB8 (def:1) | LCB7 (def:1) | LCB6 (def:1) | LCB5 (def:1) | LCB4 (def:1) | LCB3 (def:1) | LCB2 (def:1) | LCB1 (def:1) | LCB0 (def:1) | LCA9 (def:1) | LCA8 (def:1) | LCA7 (def:1) | LCA6 (def:1) | LCA5 (def:1) | LCA4 (def:1) | LCA3 (def:1) | LCA2 (def:1) | LCA1 (def:1) | LCA0 (def:1) | LCZ11 (def:1) | LCZ10 (def:1) | LCZ9 (def:1) | LCZ8 (def:1) | LCZ7 (def:1) | LCZ6 (def:1) | LCZ5 (def:1) | LCZ4 (def:1) | LCZ3 (def:1) | LCZ2 (def:1) | LCZ1 (def:1) | LCZ0 (def:1) | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (MSB)<br>[Default: Wetting current<br>=1 mA (Holding current)] | MCR | 0x47 | | | | | | | | MCB10 (def:0) | MCB9 (def:0) | MCB8 (def:0) | MCB7 (def:0) | MCB6 (def:0) | MCB5 (def:0) | MCB4 (def:0) | MCB3 (def:0) | MCB2 (def:0) | MCB1 (def:0) | MCB0 (def:0) | MCA9 (def:0) | MCA8 (def:0) | MCA7 (def:0) | MCA6 (def:0) | MCA5 (def:0) | MCA4 (def:0) | MCA3 (def:0) | MCA2 (def:0) | MCA1 (def:0) | MCA0 (def:0) | MCZ11 (def:0) | MCZ10 (def:0) | MCZ9 (def:0) | MCZ8 (def:0) | MCZ7 (def:0) | MCZ6 (def:0) | MCZ5 (def:0) | MCZ4 (def:0) | MCZ3 (def:0) | MCZ2 (def:0) | MCZ1 (def:0) | MCZ0 (def:0) | CRC | | Wetting Current Operation<br>Control Command<br>[Default: Disabled] | WTR | 0x48 | | | | | | | | WTB10<br>(def:0) | WTB9 (def:0) | WTB8 (def:0) | WTB7 (def:0) | WTB6 (def:0) | WTB5 (def:0) | WTB4 (def:0) | WTB3 (def:0) | WTB2 (def:0) | WTB1 (def:0) | WTB0 (def:0) | WTA9 (def:0) | WTA8 (def:0) | WTA7 (def:0) | WTA6 (def:0) | WTA5 (def:0) | WTA4 (def:0) | WTA3 (def:0) | WTA2 (def:0) | WTA1 (def:0) | WTA0 (def:0) | W1211<br>(def:0) | WTZ10<br>(def:0) | WTZ9 (def:0) | WTZ8 (def:0) | WTZ7 (def:0) | WTZ6 (def:0) | WTZ5 (def:0) | WTZ4 (def:0) | WTZ3 (def:0) | WTZ2 (def:0) | WTZ1 (def:0) | WTZ0 (def:0) | CRC | | n-Times Matched Filter<br>Activation Control<br>Command<br>[Default: Disabled] | DFR | 0x49 | DFB3 (def:0) | DFB2 (def:0) | DFB1 (def:0) | DFB0 (def:0) | DFA3 (def:0) | DFA2 (def:0) | DFA1 (def:0) | DFA0 (def:0) | DFZ3 (def:0) | DFZ2 (def:0) | DFZ1 (def:0) | DFZ0 (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | DOUT Setting Command<br>[Default: Disabled] | DOT | 0x4A | CSL5 (def:0) | CSL4 (def:0) | CSL3 (def:0) | CSL2 (def:0) | CSL1 (def:0) | CSL0 (def:0) | | | FSL (def:0) | | | | POL (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Normal Mode Setting<br>Command<br>[Default: Full-time<br>monitor,Strobe time:125<br>us,Sequential monitor is<br>disabled] | FMR | 0x4B | FSQ (def:0) | FSQB (def:0) | FSQA (def:0) | FSQZ (def:0) | FITB3 (def:0) | FITB2 (def:0) | FITB1 (def:0) | FITB0 (def:0) | FITA3 (def:0) | FITA2 (def:0) | FITA1 (def:0) | FITA0 (def:0) | FITZ3 (def:0) | FITZ2 (def:0) | FITZ1 (def:0) | FITZ0 (def:0) | SVW1 (def:0) | SVW0 (def:1) | | | | | | | | | | | | | | | | | | | | | | | CRC | | Sleep Mode Setting Command [Default: Monitor period:50 ms,Sequential monitor is disabled] | SMR | 0x4C | SSQ (def:0) | SSQB (def:0) | SSQA (def:0) | SSQZ (def:0) | SITB3 (def:0) | SITB2 (def:1) | SITB1 (def:1) | SITB0 (def:1) | SITA3 (def:0) | SITA2 (def:1) | SITA1 (def:1) | SITA0 (def:1) | SITZ3 (def:0) | SITZ2 (def:1) | SITZ1 (def:1) | SITZ0 (def:1) | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Detection Edge Selection<br>Command<br>[Default: Both edges] | ISR | 0x4D | ISB (def:1) | ISA (def:1) | ISZ (def:1) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Automatic Mode Transition<br>Command<br>[Default: Automatic<br>transition is enabled] | MIR | 0x4E | MR_IER<br>(def:1) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Monitor Mode Ttransition<br>Command<br>[Default: Normal mode] | MDR | 0x4F | MDC (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | Table 37. Register Map (2/2) | | | Register | | _ | | | | | _ | | | _ | | ıaı | эге | 3/ | . h | Reg | | | | ult Se | ttina) | | | | | | | | | | | | | | CRC | |----------------------------------------------------------------------------|--------|------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----|----|----|-----|-----|----|-----|-----|--|--|--|--------|--------|----|------|-----|------|-----|------|-----|------|------|------|----|----|---|-----| | Register Name | Symbol | Address<br>55:48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | | | | | | | 22 | 21 2 | 0 1 | 9 18 | 3 1 | 7 16 | 6 1 | 5 14 | 1 13 | 3 12 | 11 | 10 | 9 | 7:0 | | Reset Command | RST | 0x5F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Interrupt Notification of<br>Switch Change Setting<br>Command Read | RIER | 0x61 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Comparator Operation<br>Control Command Read | RCMR | 0x62 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Comparator Threshold<br>Selection Command Read | RCTR | 0x63 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | INZ Current Source/Sink<br>Selection Command Read | RPUDR | 0x64 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Current Source Activation<br>Command Read | RCER | 0x65 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (LSB) Read | RLCR | 0x66 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (MSB) Read | RMCR | 0x67 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Wetting Current Operation<br>Control Command Read | RWTR | 0x68 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | n-Times Matched Filter<br>Activation Control<br>Command Read | RDFR | 0x69 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | DOUT Setting Command<br>Read | RDOT | 0x6A | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Normal Mode Setting<br>Command Read | RFMR | 0x6B | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Sleep Mode Setting<br>Command Read | RSMR | 0x6C | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Detection Edge Selection<br>Command Read | RISR | 0x6D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Automatic Mode Transition<br>Command Read | RMIR | 0x6E | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | Monitor Mode Ttransition<br>Command Read | RMDR | 0x6F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | | TEST Command<br>[Default: Disabled] | TSR | 0x79 | TSS7 (def:0) | TSS6 (def:0) | TSS5 (def:0) | TSS4 (def:0) | TSS3 (def:0) | TSS2 (def:0) | TSS1 (def:0) | TSS0 (def:0) | | | | | | | | | | | | | | | | | | | | | | | | | | | CRC | Table 38. Register Map (SO Bit Alignment) | | | | | | | | | | | | Та | ble | 3 | 8. | Re | gis | ste | r N | lap | ) (S | | | | | nn | ner | nt) | | | | | | | | | | | | | | _ | | | |----------------------------------------------------------------------------|--------|---------------------|--------------|--------------|--------------|--------------|---------------|---------------|---------------|------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|------------------|---------------|--------------|--------------|----------------|--------------|----------------|--------------|--------------|--------------|--------------|--------------|-----| | Register Name | Symbol | 55:48 | 17 | 146 | 145 | 44 | 1/3 | 12 | 41 | 40 | 39 | 28 | 37 | 36 | 25 | 3/ | 22 | 32 | 31 | 30 | | ad Da | | | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | I 17 | I 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | | 7:0 | | Interrupt Notification of<br>Switch Change Setting<br>Command Read | RIER | "100",<br>Interrupt | 1 | 0 | 0 | 0 | 0 | 0 | 0 | EB10 (def:1) | (LEB9 (def:1) | (LEB8 (def:1) | IEB7 (def:1) | IEB6 (def:1) | IEB5 (def:1) | IEB4 (def:1) | IEB3 (def:1) | IEB2 (def:1) | IEB1 (def:1) | IEB0 (def:1) | (L:Jep) 6Y31 | (def:1) | | IEA6 (def:1) | IEA5 (def:1) | IEA4 (def:1) | (EA3 (def:1) | IEA2 (def:1) | IEA1 (def:1) | (Lab) (def:1) | IEZ11 (def:1) | EZ10 (def:1) | IEZ9 (def:1) | IEZ8 (def:1) | IEZ7 (def:1) 3 | IEZ6 (def:1) | IEZ5 (def:1) 7 | IEZ4 (def:1) | IEZ3 (def:1) | IEZ2 (def:1) | IEZ1 (def:1) | IEZ0 (def:1) | CRC | | Comparator Operation<br>Control Command Read | RCMR | "100",<br>Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CMB10 (def:1) I | CMB9 (def:1) | CMB8 (def:1) | CMB7 (def:1) | CMB6 (def:1) | CMB5 (def:1) | CMB4 (def:1) | CMB3 (def:1) | CMB2 (def:1) | CMB1 (def:1) | CMB0 (def:1) | CMA9 (def:1) | (def:1) | _ | CMA6 (def:1) | CMA5 (def:1) | CMA4 (def:1) | CMA3 (def:1) | CMA2 (def:1) | CMA1 (def:1) | CMA0 (def:1) | CMZ11 (def:1) | CMZ10 (def:1) | CMZ9 (def:1) | CMZ8 (def:1) | CMZ7 (def:1) | CMZ6 (def:1) | CMZ5 (def:1) | CMZ4 (def:1) | CMZ3 (def:1) | CMZ2 (def:1) | (def:1) | CMZ0 (def:1) | CRC | | Comparator Threshold<br>Selection Command Read | RCTR | "100",<br>Interrupt | CTB (def:0) | CTA (def:0) | CTZ (def:0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | INZ Current Source/Sink<br>Selection Command Read | RPUDR | "100",<br>Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PUD11 (def:0) | PUD10 (def:0) | PUD9 (def:0) | PUD8 (def:0) | PUD7 (def:0) | PUD6 (def:0) | PUD5 (def:0) | PUD4 (def:0) | PUD3 (def:0) | PUD2 (def:0) | PUD1 (def:0) | PUD0 (def:0) | CRC | | Wetting Current Operation<br>Control Command Read | RCER | "100",<br>Interrupt | CEB (def:0) | CEA (def:0) | CEZ (def:0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (LSB) Read | RLCR | "100",<br>Interrupt | CRH1 (def:0) | CRH0 (def:0) | 0 | 0 | 0 | 0 | 0 | LCB10 (def:1) | LCB9 (def:1) | LCB8 (def:1) | LCB7 (def:1) | LCB6 (def:1) | LCB5 (def:1) | LCB4 (def:1) | LCB3 (def:1) | LCB2 (def:1) | LCB1 (def:1) | LCB0 (def:1) | LCA9 (def:1) | LCA8 (def:1) | LCA7 (def:1) | LCA6 (def:1) | LCA5 (def:1) | LCA4 (def:1) | LCA3 (def:1) | LCA2 (def:1) | LCA1 (def:1) | LCA0 (def:1) | LCZ11 (def:1) | LCZ10 (def:1) | LCZ9 (def:1) | LCZ8 (def:1) | LCZ7 (def:1) | LCZ6 (def:1) | LCZ5 (def:1) | LCZ4 (def:1) | LCZ3 (def:1) | LCZ2 (def:1) | LCZ1 (def:1) | LCZ0 (def:1) | CRC | | Holding Current / Wetting<br>Current Level Selection<br>Command (MSB) Read | RMCR | "100",<br>Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MCB10 (def:0) | MCB9 (def:0) | MCB8 (def:0) | MCB7 (def:0) | MCB6 (def:0) | MCB5 (def:0) | MCB4 (def:0) | MCB3 (def:0) | MCB2 (def:0) | MCB1 (def:0) | MCB0 (def:0) | MCA9 (def:0) | MCA8 (def:0) | MCA7 (def:0) | MCA6 (def:0) | MCA5 (def:0) | MCA4 (def:0) | MCA3 (def:0) | MCA2 (def:0) | MCA1 (def:0) | MCA0 (def:0) | MCZ11 (def:0) | MCZ10 (def:0) | MCZ9 (def:0) | MCZ8 (def:0) | MCZ7 (def:0) | MCZ6 (def:0) | MCZ5 (def:0) | MCZ4 (def:0) | MCZ3 (def:0) | MCZ2 (def:0) | MCZ1 (def:0) | MCZ0 (def:0) | CRC | | Wetting Current Operation<br>Control Command Read | RWTR | "100",<br>Interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WTB10<br>(def:0) | WTB9 (def:0) | WTB8 (def:0) | WTB7 (def:0) | WTB6 (def:0) | WTB5 (def:0) | WTB4 (def:0) | WTB3 (def:0) | WTB2 (def:0) | WTB1 (def:0) | WTB0 (def:0) | WTA9 (def:0) | WTA8 (def:0) | WTA7 (def:0) | WTA6 (def:0) | WTA5 (def:0) | WTA4 (def:0) | WTA3 (def:0) | WTA2 (def:0) | WTA1 (def:0) | WTA0 (def:0) | WTZ11<br>(def:0) | | WTZ9 (def:0) | WTZ8 (def:0) | WTZ7 (def:0) | WTZ6 (def:0) | WTZ5 (def:0) | WTZ4 (def:0) | WTZ3 (def:0) | WTZ2 (def:0) | WTZ1 (def:0) | WTZ0 (def:0) | CRC | | n-Times Matched Filter<br>Activation Control<br>Command Read | RDFR | "100",<br>Interrupt | DFB3 (def:0) | DFB2 (def:0) | DFB1 (def:0) | DFB0 (def:0) | DFA3 (def:0) | DFA2 (def:0) | DFA1 (def:0) | DFA0 (def:0) | DFZ3 (def:0) | DFZ2 (def:0) | DFZ1 (def:0) | DFZ0 (def:0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | DOUT Setting Command<br>Read | RDOT | "100",<br>Interrupt | CSL5 (def:0) | CSL4 (def:0) | CSL3 (def:0) | CSL2 (def:0) | CSL1 (def:0) | CSL0 (def:0) | 0 | 0 | FSL (def:0) | 0 | 0 | 0 | POL (def:0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Normal Mode Setting<br>Command Read | RFMR | "100",<br>Interrupt | FSQ (def:0) | FSQB (def:0) | FSQA (def:0) | FSQZ (def:0) | FITB3 (def:0) | FITB2 (def:0) | FITB1 (def:0) | FITB0 (def:0) | FITA3 (def:0) | FITA2 (def:0) | FITA1 (def:0) | FITA0 (def:0) | FITZ3 (def:0) | FITZ2 (def:0) | FITZ1 (def:0) | FITZ0 (def:0) | SVW1 (def:0) | SVW0 (def:1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Sleep Mode Setting<br>Command Read | RSMR | "100",<br>Interrupt | SSQ (def:0) | SSQB (def:0) | SSQA (def:0) | SSQZ (def:0) | SITB3 (def:0) | SITB2 (def:1) | SITB1 (def:1) | SITB0 (def:1) | SITA3 (def:0) | SITA2 (def:1) | SITA1 (def:1) | SITA0 (def:1) | SITZ3 (def:0) | SITZ2 (def:1) | SITZ1 (def:1) | SITZ0 (def:1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Detection Edge Selection<br>Command Read | RISR | "100",<br>Interrupt | ISB (def:1) | ISA (def:1) | ISZ (def:1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Automatic Mode Transition<br>Command Read | RMIR | "100",<br>Interrupt | MR_IER | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | | Monitor Mode Ttransition<br>Command Read | RMDR | "100",<br>Interrupt | MDC (def:0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CRC | #### **Typical Performance Curves** Unless otherwise specified, VPUA=VPUB=13 V, VDDI=5 V, VDDL=REF5. Series products (BD3380MUV-M/BD3381EKV-C) use the same data. Figure 22. POR (Power on Reset) Activation Voltage vs Ambient Temperature Figure 23. POR (Power on Reset) Deactivation Voltage vs Ambient Temperature Figure 24. VPUA/VPUB Operating Current vs Ambient Temperature (Continuous monitor setting, Current source is disabled, "Hi-Z" Status) Figure 25. VPUA/VPUB Operating Current vs Supply Voltage (Continuous monitor setting, Current source is disabled. "Hi-Z" Status) Figure 26. VPUA/VPUB Average Operating Current at Intermittent Monitoring vs Ambient Temperature (Monitoring Period: 50 ms, Strobe Time: 125 μs, Source/Sink Current Setting: 1 mA) Figure 28. VDDI Operating Current vs Ambient Temperature (INTB="H", CSB="H") Figure 27. VPUA/VPUB Average Operating Current at Intermittent Monitoring vs Supply Voltage (Monitoring Period: 50 ms, Strobe Time: 125 μs, Source/Sink Current Setting: 1 mA) Figure 29. VDDI Operating Current vs Supply Voltage (INTB="H", CSB="H") 5.25 5.20 ≥ 5.15 Ta=-40 °C Ta=+25 °C Ta=+125 °C 4.80 4.75 20 5 10 15 25 30 Supply Voltage: VPUB[V] Figure 30. REF5 Output Voltage vs Ambient Temperature Figure 31. REF5 Output Voltage vs Supply Voltage Figure 32. Source Current 1 vs Ambient Temperature (1 mA Setting, 0 V external supply) Figure 33. Source Current 1 vs Supply Voltage (1 mA Setting, 0 V external supply) 3.0 2.5 (1 mA Setting): I<sub>SOURCE1</sub> [mA] 2.0 Ta=+25 °C Source Current 1 Ta=+125 °C 1.5 1.0 Ta=-40 °C 0.5 0.0 -0.5 -1.0 -20 -10 0 10 20 30 40 50 Supply Voltage: INZ0[V] Figure 34. Source Current 1 vs Ambient Temperature (1 mA Setting) Figure 36. Sink Current 1 vs Ambient Temperature (1 mA Setting, 8 V external supply) Figure 37. Sink Current 1 vs Supply Voltage (1 mA Setting, 8 V external supply) Figure 38. Sink Current 1 vs Ambient Temperature (1 mA Setting) Figure 40. Source Current 2 vs Ambient Temperature (3 mA Setting, 0 V external supply) Figure 39. Sink Current 1 vs Supply Voltage (1 mA Setting) Figure 41. Source Current 2 vs Supply Voltage (3 mA Setting, 0 V external supply) Figure 42. Source Current 2 vs Ambient Temperature (3 mA Setting) Figure 43. Source Current 2 vs Supply Voltage (3 mA Setting) Figure 44. Sink Current 2 vs Ambient Temperature (3 mA Setting, 8 V external supply) Figure 45. Sink Current 2 vs Supply Voltage (3 mA Setting, 8 V external supply) Figure 46. Sink Current 2 vs Ambient Temperature (3 mA Setting) Figure 48. Source Current 3 vs Ambient Temperature (5 mA Setting, 0 V external supply) Figure 47. Sink Current 2 vs Supply Voltage (3 mA Setting) Figure 49. Source Current 3 vs Supply Voltage (5 mA Setting, 0 V external supply) 10.0 9.0 8.0 (5 mA Setting): I<sub>SOURCE5</sub> [mA] Ta=+25 °C 7.0 Source Current 3 Ta=-40 °C 6.0 5.0 Ta=+125 °C 4.0 3.0 2.0 1.0 0.0 -1.0 -10 0 10 20 30 50 -20 40 Supply Voltage: INZ0[V] Figure 50. Source Current 3 vs Ambient Temperature (5 mA Setting) Figure 51. Source Current 3 vs Supply Voltage (5 mA Setting) Figure 52. Sink Current 3 vs Ambient Temperature (5 mA Setting, 8 V external supply) Figure 53. Sink Current 3 vs Supply Voltage (5 mA Setting, 8 V external supply) Figure 54. Sink Current 3 vs Ambient Temperature (5 mA Setting) Figure 56. Source Current 4 vs Ambient Temperature (10 mA Setting, 0 V external supply) Figure 57. Source Current 4 vs Supply Voltage (10 mA Setting, 0 V external supply) Figure 58. Source Current 4 vs Ambient Temperature (10 mA Setting) Figure 59. Source Current 4 vs Supply Voltage (10 mA Setting) Figure 60. Sink Current 4 vs Ambient Temperature (10 mA Setting, 8 V external supply) Figure 61. Sink Current 4 vs Supply Voltage (10 mA Setting, 8 V external supply) Figure 62. Sink Current 4 vs Ambient Temperature (10 mA Setting) Figure 63. Sink Current 4 vs Supply Voltage (10 mA Setting) Figure 64. Source Current 5 vs Ambient Temperature (15 mA Setting, 0 V external supply) Figure 65. Source Current 5 vs Supply Voltage (15 mA Setting, 0 V external supply) Figure 66. Source Current 5 vs Ambient Temperature (15 mA Setting) Figure 67. Source Current 5 vs Supply Voltage (15 mA Setting) Figure 68. Sink Current 5 vs Ambient Temperature (15 mA Setting, 8 V external supply) Figure 69. Sink Current 5 vs Supply Voltage (15 mA Setting, 8 V external supply) Figure 70. Sink Current 5 vs Ambient Temperature (15 mA Setting) Figure 71. Sink Current 5 vs Supply Voltage (15 mA Setting) Figure 72. Low to High Switch Detection Threshold Voltage vs Ambient Temperature (3.0 V Setting) Figure 73. Low to High Switch Detection Threshold Voltage vs Supply Voltage (3.0 V Setting) 3.2 Witch Dot Other Detection Threshold Voltage 3.1 Witch Dotection Threshold Voltage (3.0 C Setting): \( \text{Ta=+25 °C} \) Ta=+125 °C Ta=+125 °C Ta=+125 °C Ta=+125 °C Supply Voltage: VPUB[V] Figure 74. High to Low Switch Detection Threshold Voltage vs Ambient Temperature (3.0 V Setting) Figure 75. High to Low Switch Detection Threshold Voltage vs Supply Voltage (3.0 V Setting) Figure 76. Low to High Switch Detection Threshold Voltage vs Ambient Temperature (4.0 V Setting) Figure 77. Low to High Switch Detection Threshold Voltage vs Supply Voltage (4.0 V Setting) Figure 78. High to Low Switch Detection Threshold Voltage vs Ambient Temperature (4.0 V Setting) Figure 79. High to Low Switch Detection Threshold Voltage vs Supply Voltage (4.0 V Setting) 2.2 2.0 Serial Interface Threshold Voltage 1.8 VINLOGIC [V] 1.6 Ta=-40 °C 1.4 Ta=+25 °C Ta=+125 °C 1.2 1.0 0.8 3.5 5.5 3 4.5 Supply Voltage: VDDI[V] Figure 80. Serial Interface Threshold Voltage vs Ambient Temperature Figure 81. Serial Interface Threshold Voltage vs Supply Voltage Figure 82. CSB Input Current vs Ambient Temperature (CSB=VDDI) Figure 84. CSB Pull-up Current vs Ambient Temperature (CSB=0 V) Figure 83. CSB Input Current vs Supply Voltage (CSB=VDDI) Figure 85. CSB Pull-up Current vs Supply Voltage (CSB=0 V) Figure 86. SI, SCLK Pull-down Resistor vs Ambient Temperature Figure 87. SI, SCLK Pull-down Resistor vs Supply Voltage 10 8 6 SI, SCLK Input Current : Isi(Low), IscLK(Low) [µA] 4 2 Ta=+125 °C Ta=-40 °C 0 Ta=+25 °C -2 -4 -6 -8 5.5 3.0 3.5 4.0 4.5 5.0 Supply Voltage: VDDI[V] Figure 88. SI, SCLK Input Current vs Ambient Temperature (SI, SCLK=0 V) Figure 89. SI, SCLK Input Current vs Supply Voltage (SI, SCLK=0 V) Figure 90. SO "H" Level Output Voltage vs Ambient Temperature ( $I_{SOURCE}$ =200 $\mu$ A) Figure 91. SO "H" Level Output Voltage vs Supply Voltage ( $I_{SOURCE}$ =200 $\mu A$ ) Figure 92. SO "L" Level Output Voltage vs Ambient Temperature (I<sub>SINK</sub>=1.6 mA) Figure 93. SO "L" Level Output Voltage vs Supply Voltage (I<sub>SINK</sub> =1.6 mA) Figure 94. SO (Set to "Hi-Z") Input Current vs Ambient Temperature Figure 95. SO (Set to "Hi-Z") Input Current vs Supply Voltage Figure 96. DOUT "H" Level Output Voltage vs Ambient Temperature ( $I_{SOURCE}$ =200 $\mu$ A) Figure 97. DOUT "H" Level Output Voltage vs Supply Voltage (I<sub>SOURCE</sub>=200 μA) 400 350 DOUT "L" Level Output Voltage 300 250 (MOT)LTOOG 7 : Ta=+125 °C Ta=+25 °C 100 50 Ta=-40 °C 0 3.5 4.0 5.0 3.0 4.5 5.5 Supply Voltage: VDDI[V] Figure 98. DOUT "L" Level Output Voltage vs Ambient Temperature ( $I_{\text{SINK}}$ =1.6 mA) Figure 99. DOUT "L" Level Output Voltage vs Supply Voltage (I<sub>SINK</sub>=1.6 mA) Figure 100. INTB Internal Pull-up Current vs Ambient Temperature Figure 101. INTB Internal Pull-up Current vs Supply Voltage 7 6 8 8 5 Ta=+125 °C Ta=+25 Ta=+2 Figure 102. INTB "H" Level Output Voltage vs Ambient Temperature Characteristic (INTB=OPEN) Figure 103. INTB "H" Level Output Voltage vs Supply Voltage (INTB=OPEN) Figure 104. INTB "L" Level Output Voltage vs Ambient Temperature (I<sub>SINK</sub>=1.0 mA) Figure 105. INTB "L" Level Output Voltage vs Supply Voltage (I<sub>SINK</sub>=1.0 mA) Figure 106. Switch Strobe Time vs Ambient Temperature (93.75 µs Setting) Figure 107. Switch Strobe Time vs Supply Voltage (93.75 µs Setting) Figure 108. Switch Strobe Time vs Ambient Temperature (125 µs Setting) Figure 109. Switch Strobe Time vs Supply Voltage (125 µs Setting) Ta=-40 °C 5.2 5.3 ## **Typical Performance Curves - continued** Figure 110. Switch Strobe Time vs Ambient Temperature Figure 111. Switch Strobe Time vs Supply Voltage (187.5 µs Setting) 210 205 200195 190 185 180 175170 165 160 4.7 Ta=+125 °C 4.8 Ta=+25 °C 4.9 5.0 Supply Voltage: VDDL[V] 5.1 Switch Strobe Time(187.5 µs Setting) : t<sub>SCAN\_188</sub> [µs] Figure 112. Switch Strobe Time vs Ambient Temperature (250 µs Setting) Figure 113. Switch Strobe Time vs Supply Voltage (250 µs Setting) Figure 114. Source/Sink Current Rise Time vs Ambient Temperature (FSQ="0", FSQZ/A/B="0", 10 mA Setting, Load Resistance=100 $\Omega$ ) Figure 116. Source/Sink Current Fall Time vs Ambient Temperature (FSQ="0", FSQZ/A/B="0", 10 mA Setting, Load Resistance=100 Ω) Figure 115. Source/Sink Current Rise Time vs Supply Voltage (FSQ="0", FSQZ/A/B="0", 10 mA Setting, Load Resistance=100 Ω) Figure 117. Source/Sink Current Fall Time vs Supply Voltage (FSQ="0", FSQZ/A/B="0", 10 mA Setting, Load Resistance=100 Ω) ## **Application Examples** 1. Example of Application Circuit and its External Components Figure 118. Example of Application Circuit and its External Components - ·Capacitor (C34, C35, C36) at Power Supply Pins (VPUA, VPUB, VDDI) Insert a 0.1 µF capacitor between each power supply pin (VPUA, VPUB, and VDDI) and ground. Make sure to design the external components with sufficient margin for the intended application. It is recommended to use capacitors with excellent voltage and temperature characteristics. - ·Capacitor (C33) at REF5 In order to prevent oscillation, a capacitor needs to be placed between the REF5 output pin and ground. It is recommended to use a capacitor (electrolytic, tantalum, or ceramic of at least 4.7 µF). Make sure that capacitance of 4.7 µF or higher is maintained at the intended operating supply voltage and temperature range. Temperature change can cause fluctuation in capacitance, which may lead to oscillation. If a ceramic capacitor is chosen, it is recommended to use X5R, X7R, or any others with better temperature and DC biasing characteristics and higher voltage tolerance. - ·Capacitor (C0 to C32) at Switch Pin (INZ, INA, INB) It is recommended to use at least 0.1 µF capacitors as protection against ESD. Make sure to design the external circuit with sufficient margin for the intended application. Use capacitors with application specific voltage and temperature characteristics. - Resistor (R0 to R32) at Switch Pin (INZ, INA, INB) Choose the appropriate resistor to reduce EMI noise. Design the circuit so the pin voltage does not fall below the threshold voltage defined by ground float of [Load Resistance] x [Wetting Current] (when wetting current is set to source) or voltage drop (when wetting current is set to sink) may occur. # **Application Examples - continued** 2. Example of Parallel Connection Circuit Figure 119. Example of Parallel Connection Circuit ·Parallel Connection Prepare CSB pins respectively. # I / O Equivalence Circuit # I / O Equivalence Circuit - continued ## **Operational Notes** #### 1. Reverse Connection of Power Supply Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins. #### 2. Power Supply Lines Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors. #### 3. Ground Voltage Except for pins the output and the input of which were designed to go below ground, ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. #### 4. Ground Wiring Pattern When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance. ## 5. Recommended Operating Conditions The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics. #### 6. Inrush Current When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections. #### 7. Operation Under Strong Electromagnetic Field Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction. #### 8. Testing on Application Boards When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage. ## 9. Inter-pin Short and Mounting Errors Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few. #### 10. Unused Input Pins Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line. ## **Operational Notes - continued** #### 11. Regarding the Input Pin of the IC This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below): When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor. Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided. Figure 120. Example of monolithic IC structure #### 12. Ceramic Capacitor When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others. #### 13. Over Current Protection Circuit (OCP) This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit. # **Ordering Information** # **Marking Diagrams** Physical Dimension, Tape and Reel information # **Revision History** | Date | Revision | Changes | |-------------|----------|--------------| | 09.Aug.2018 | 001 | New release. | # **Notice** #### **Precaution on using ROHM Products** 1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications. (Note1) Medical Equipment Classification of the Specific Applications | Ī | JAPAN | USA | EU | CHINA | |---|---------|----------|------------|--------| | ĺ | CLASSⅢ | CLACCIII | CLASS II b | СГУССШ | | Ī | CLASSIV | CLASSⅢ | CLASSⅢ | CLASSⅢ | - 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures: - [a] Installation of protection circuits or other protective devices to improve system safety - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure - 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary: - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub> - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items - [f] Sealing or coating our Products with resin or other coating materials - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering - [h] Use of the Products in places subject to dew condensation - 4. The Products are not subject to radiation-proof design. - 5. Please verify and confirm characteristics of the final or mounted products in using the Products. - 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability. - 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature. - 8. Confirm that operation temperature is within the specified range described in the product specification. - ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document. ## Precaution for Mounting / Circuit board design - 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability. - 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance. For details, please refer to ROHM Mounting specification #### **Precautions Regarding Application Examples and External Circuits** - 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics. - 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information. #### **Precaution for Electrostatic** This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control). #### **Precaution for Storage / Transportation** - 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where: - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2 - [b] the temperature or humidity exceeds those recommended by ROHM - [c] the Products are exposed to direct sunshine or condensation - [d] the Products are exposed to high Electrostatic - Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period. - 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton. - 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period. #### **Precaution for Product Label** A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only. #### **Precaution for Disposition** When disposing Products please dispose them properly using an authorized industry waste company. #### **Precaution for Foreign Exchange and Foreign Trade act** Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export. #### **Precaution Regarding Intellectual Property Rights** - 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. - 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software). - 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein. #### Other Precaution - 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM. - 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM. - In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons. - 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties. Notice-PAA-E Rev.003 #### **General Precaution** - 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document. - 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative. - 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information. Notice – WE Rev.001