

LVDS Interface ICs

# 56bit LVDS Receiver 8:56 Deserializer



BU7985KVT No.12057EAT04

#### Description

LVDS Interface IC of ROHM "Serializer" "Descrializer" operate from 8MHz to 150MHz wide clock range, and number of bits range is from 35 to 70. Data is transmitted seven times (7X) stream and reduce cable number by 3(1/3) or less. The ROHM's LVDS has low swing mode to be able to expect further low EMI.

#### Features

- 1) Wide dot clock range: Single (112MHz)/Dual (180MHz) (NTSC, VGA, SVGA, WXGA UXGA)
- 2) Support clock frequency from 20MHz up to 112MHz.
- 3) User programmable LVCMOS data output triggering timing by using either rising or falling edge of clock.
- 4) User programmable LVCMOS data and clock output driving ability.
- 5) Support Fail-Safe Hi-z Operation.
- 6) 56bit LVDS transmitter is recommended to use BU7988KVT.

#### Applications

Flat Panel Display

#### Precaution

■This chip is not designed to protect from radioactivity.

Technical Note

# ●Block Diagram



Fig.1 Block Diagram

# ●TQFP100V Package Outline and Specification



Fig.2 TQFP100V Package Outline and Specification

# Pin configuration



Fig.3 Pin Diagram (Top View)

# ●Pin Description

Table 1 : Pin Description

| Pin Name       | Pin No.                           | Туре    |                                                                                                         |                                                                                                    | Descriptions                                                   |  |  |                                          |  |  |
|----------------|-----------------------------------|---------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|------------------------------------------|--|--|
| RA1+, RA1-     | 78, 77                            | LVDS IN |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| RB1+, RB1-     | 80, 79                            | LVDS IN | LVDS Data Input for 1st Link. The 1st pixel input data when Dual Link.                                  |                                                                                                    |                                                                |  |  | The 1st pixel input data when Dual Link. |  |  |
| RC1+, RC1-     | 83, 82                            | LVDS IN | + : Pos                                                                                                 | + : Positive input of LVDS data differential pair : Negative input of LVDS data differential pair. |                                                                |  |  |                                          |  |  |
| RD1+, RD1-     | 87, 86                            | LVDS IN |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| RCLK1+, RCLK1- | 85, 84                            | LVDS IN | LVDS Cloc                                                                                               | k Input for 1s                                                                                     | st Link.                                                       |  |  |                                          |  |  |
| RA2+, RA2-     | 90, 89                            | LVDS IN |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| RB2+, RB2-     | 92, 91                            | LVDS IN |                                                                                                         | Input for 2nd                                                                                      | d Link.<br>I when Single Link.                                 |  |  |                                          |  |  |
| RC2+, RC2-     | 95, 94                            | LVDS IN | + : Pos                                                                                                 | sitive input of                                                                                    | LVDS data differential pair.<br>f LVDS data differential pair. |  |  |                                          |  |  |
| RD2+, RD2-     | 99, 98                            | LVDS IN |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| RCLK2+, RCLK2- | 97, 96                            | LVDS IN | LVDS Clock                                                                                              | k Input for 2r                                                                                     | nd Link.                                                       |  |  |                                          |  |  |
| R17 ~ R10      | 52, 51, 50, 47,<br>46, 45, 44, 43 | OUT     |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| G17 ~ G10      | 62, 61, 60, 59,<br>58, 55, 54, 53 | OUT     | The 1st Pixel Data Outputs.                                                                             |                                                                                                    |                                                                |  |  |                                          |  |  |
| B17 ~ B10      | 72, 71, 68, 67,<br>66, 65, 64, 63 | OUT     |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| R27 ~ R20      | 19, 18, 17, 14,<br>13, 12, 11, 10 | OUT     |                                                                                                         |                                                                                                    |                                                                |  |  |                                          |  |  |
| G27 ~ G20      | 29, 26, 25, 24,<br>23, 22, 21, 20 | OUT     | The 2nd Pixel Data Outputs.                                                                             |                                                                                                    |                                                                |  |  |                                          |  |  |
| B27 ~ B20      | 39, 38, 37, 36,<br>35, 32, 31, 30 | OUT     | -<br>-<br>-                                                                                             |                                                                                                    |                                                                |  |  |                                          |  |  |
| DE             | 75                                | OUT     | Data Enabl                                                                                              | e Output.                                                                                          |                                                                |  |  |                                          |  |  |
| VSYNC          | 74                                | OUT     | Vsync Outp                                                                                              | out.                                                                                               |                                                                |  |  |                                          |  |  |
| HSYNC          | 73                                | OUT     | Hsync Outp                                                                                              | out.                                                                                               |                                                                |  |  |                                          |  |  |
| CLKOUT         | 40                                | OUT     | Clock Outp                                                                                              | ut.                                                                                                |                                                                |  |  |                                          |  |  |
| DRVSEL         | 9                                 | IN      | Output Driverbility Select. L: Data output 2mA / Clock output 4mA H: Data output 4mA / Clock output 8mA |                                                                                                    |                                                                |  |  |                                          |  |  |
| R/F            | 8                                 | IN      | Output Clock Triggering Edge Select. H: Rising edge, L: Falling edge.                                   |                                                                                                    |                                                                |  |  |                                          |  |  |
|                |                                   |         | Pixel D                                                                                                 | Data Mode.  MODE0                                                                                  | Mode                                                           |  |  |                                          |  |  |
|                |                                   |         | L                                                                                                       | L                                                                                                  | Dual Link                                                      |  |  |                                          |  |  |
| MODE1,MODE0    | 6, 5                              | IN      | L                                                                                                       | Н                                                                                                  | Single Link                                                    |  |  |                                          |  |  |
|                | ٥, ٥                              |         | Н                                                                                                       | L                                                                                                  | Dual Link With Fail-Safe Hiz                                   |  |  |                                          |  |  |
|                |                                   |         | Н                                                                                                       | H                                                                                                  | Single Link With Fail-Safe Hiz                                 |  |  |                                          |  |  |

| Pin Name | Pin No.                             | Туре   | Descriptions                                                             |
|----------|-------------------------------------|--------|--------------------------------------------------------------------------|
| XRST     | 4                                   | IN     | H: Normal operation,<br>L: Power down (all outputs are pulled to ground) |
| VDD      | 15, 27, 33, 41,<br>48, 56, 69       | Power  | Power Supply Pins for LVCMOS outputs and digital circuitry.              |
| GND      | 3, 7, 16, 28, 34,<br>42, 49, 57, 70 | Ground | Ground Pins for LVCMOS outputs and digital circuitry.                    |
| LVDS VDD | 81,93                               | Power  | Power Supply Pins for LVDS inputs.                                       |
| LVDS GND | 76, 88, 100                         | Ground | Ground Pins for LVDS inputs.                                             |
| PLL VDD  | 2                                   | Power  | Power Supply Pin for PLL circuitry.                                      |
| PLL GND  | 1                                   | Ground | Ground Pin for PLL circuitry.                                            |

#### Electrical characteristics

# ■Rating

Table 2: Absolute maximum rating

| Item                      | Symbol | Va   | Unit    |       |
|---------------------------|--------|------|---------|-------|
| item                      | Symbol | Min. | Max.    | Offic |
| Supply voltage            | VDD    | -0.3 | 4.0     | V     |
| Input voltage             | VIN    | -0.3 | VDD+0.3 | V     |
| Output voltage            | VOUT   | -0.3 | VDD+0.3 | V     |
| Storage temperature range | Tstg   | -55  | 125     | °C    |

Table 3: Package Power

| PACKAGE  | Power Dissipation (mW) | De-rating (mW/°C) *1 |  |
|----------|------------------------|----------------------|--|
|          | 900                    | 9.0                  |  |
| TQFP100V | 1400 <sup>*2</sup>     | 14.0 <sup>*2</sup>   |  |
|          | 2550 <sup>*2</sup>     | 25.5 <sup>*2</sup>   |  |

The size of PCB board : $70 \times 70 \times 1.6$  (mm<sup>3</sup>) /  $140 \times 150 \times 1.6$  (mm<sup>3</sup>)

The material of PCB board: The FR4 glass epoxy board.(3% or less copper foil area) (It is recommended to apply the above package power requirement to PCB board when the small swing input mode is used)

Table 4: Recommended Operating Conditions

| Parameter                   | Symbol   | Rating |     |     | Units | Conditions         |
|-----------------------------|----------|--------|-----|-----|-------|--------------------|
| Farameter                   | Symbol   | Min    | Тур | Max | Units | Conditions         |
| ply Voltage                 | $V_{DD}$ | 3.0    | 3.3 | 3.6 | V     | VDD,LVDSVDD,PLLVDD |
| Operating Temperature Range | Topr     | -20    | -   | 85  | °C    |                    |

At temperature Ta >25°C
Package power when mounting on the PCB board.

#### ■DC characteristics

Table 5 : LVCMOS DC Specifications (VDD=3.0V $\sim$ 3.6V, Ta=-20°C $\sim$ +85°C)

| Parameter                 | Symbol           | Rating              |     |                     | Units  | Conditions                                                                  |
|---------------------------|------------------|---------------------|-----|---------------------|--------|-----------------------------------------------------------------------------|
| Falametei                 | Symbol           | Min                 | Тур | Max                 | Ullits | Conditions                                                                  |
| High Level Input Voltage  | $V_{\text{IH}}$  | $V_{DD} \times 0.8$ | -   | VDD                 | V      |                                                                             |
| Low Level Input Voltage   | $V_{IL}$         | GND                 | -   | $V_{DD} \times 0.2$ | V      |                                                                             |
| High Level Output Voltage | V <sub>OH</sub>  | 2.4                 | -   | $V_{DD}$            | V      | I <sub>OH</sub> = -2mA, -4mA (data)<br>I <sub>OH</sub> = -4mA, -8mA (clock) |
| Low Level Output Voltage  | $V_{OL}$         | 0.0                 | 1   | 0.4                 | V      | I <sub>OL</sub> = 2mA, 4mA (data)<br>I <sub>OL</sub> = 4mA, 8mA (clock)     |
| Input Leak Current        | I <sub>INC</sub> | -10                 | 1   | +10                 | μΑ     | 0V≤ V <sub>IN</sub> ≤ V <sub>DD</sub>                                       |
| Output Leak Current       | l <sub>OZ</sub>  | -10                 | -   | +10                 | μΑ     | Output=Hiz, 0V≤ V <sub>OUT</sub> ≤ V <sub>DD</sub>                          |

 $\underline{\text{Table 6: LVDS Receiver DC Specifications}} \hspace{0.2cm} \text{(VDD=3.0V} \hspace{-0.2cm} \sim \hspace{-0.2cm} 3.6 \text{V, Ta=-20}^{\circ} \text{C} \hspace{-0.2cm} \sim \hspace{-0.2cm} +85^{\circ} \text{C)}$ 

| Parameter                         | Symbol           | Rating |     |     | Units | Conditions                                       |
|-----------------------------------|------------------|--------|-----|-----|-------|--------------------------------------------------|
| Farameter                         | Symbol           | Min    | Тур | Max | Ullis | Conditions                                       |
| Differential Input High Threshold | $V_{TH}$         | -      | -   | 100 | mV    | V <sub>OC</sub> =1.2V                            |
| Differential Input Low Threshold  | $V_{TL}$         | -100   | -   | -   | mV    | V <sub>OC</sub> =1.2V                            |
| Input Current                     | I <sub>INL</sub> | -20    | -   | +20 | μΑ    | V <sub>IN</sub> =2.4V/0V<br>V <sub>DD</sub> =3.6 |

# ■Supply Current

Table 7 : Supply Current (VDD=3.3V, Ta=25°C)

| Parameter                             | Symbol            |     | Rating |     |       | Conditions                      |          |
|---------------------------------------|-------------------|-----|--------|-----|-------|---------------------------------|----------|
| Farantetei                            | Symbol            | Min | Тур    | Max | Units | Conditions                      |          |
| Receiver supply current               |                   | -   | 88     | -   | mA    | MODE[1:0]=L L,<br>H L<br>CL=8pF | f=90MHz  |
| (Gray scale pattern)                  | I <sub>RCCG</sub> | -   | 62     | -   | mA    | MODE[1:0]=L H,<br>H H<br>CL=8pF | f=112MHz |
| Receiver supply current               | la a a u          | -   | 137    | -   | mA    | MODE[1:0]=L L,<br>H L<br>CL=8pF | f=90MHz  |
| (Checker pattern)                     | IRCCW             | -   | 89     | -   | mA    | MODE[1:0]=L H,<br>H H<br>CL=8pF | f=112MHz |
| Receiver Power Down<br>Supply Current | I <sub>RCCS</sub> | -   | -      | 10  | μA    | XRST=L                          |          |

# 256 Gray Scale Pattern



Fig.4 Gray scale pattern

#### Double Checker Pattern



Fig.5 Checker pattern

#### ■AC characteristics

Table 8 : Switching Characteristics (VDD=3.0V $\sim$ 3.6V, Ta=-20°C $\sim$ +85°C)

|                                                  | rameter                       | Symbol            | Min                              | Тур                 | Max                              | Units |
|--------------------------------------------------|-------------------------------|-------------------|----------------------------------|---------------------|----------------------------------|-------|
| CLK OUT Period                                   | Dual-in / Dual-out            |                   | 11.11                            | t <sub>RCIP</sub>   | 50                               | ns    |
| CER OUT Fellou                                   | Single-in / Dual-out          | t <sub>RCP</sub>  | 17.85                            | 2t <sub>RCIP</sub>  | 100                              |       |
| CLKOUT High Time                                 |                               | t <sub>RCH</sub>  | -                                | 0.5t <sub>RCP</sub> | -                                | ns    |
| CLKOUT Low Time                                  |                               | t <sub>RCL</sub>  | -                                | 0.5t <sub>RCP</sub> | -                                | ns    |
| LVCMOS Data Setu                                 | ıp to CLKOUT                  | t <sub>RS</sub>   | 0.3t <sub>RCP</sub>              | -                   | -                                | ns    |
| LVCMOS data hold                                 | from CLKOUT                   | t <sub>RH</sub>   | 0.3t <sub>RCP</sub>              | -                   | -                                | ns    |
| LVCMOS Low to Hi                                 | gh Transition Time            | t <sub>TLH</sub>  | -                                | 3.0                 | 5.0                              | ns    |
| LVCMOS Low to Low Transition Time                |                               | t <sub>THL</sub>  | -                                | 3.0                 | 5.0                              |       |
| Input Data Position0 (T <sub>RCIP</sub> = 8.9ns) |                               | t <sub>RIP1</sub> | -0.25                            | 0.0                 | +0.25                            | ns    |
| Input Data Position1 (T <sub>RCIP</sub> = 8.9ns) |                               | t <sub>RIP0</sub> | $\frac{\text{tRCP}}{7}$ -0.25    | TRCIP 7             | $2\frac{\text{tRCIP}}{7} + 0.25$ | ns    |
| Input Data Position2                             | 2 (T <sub>RCIP</sub> = 8.9ns) | t <sub>RIP6</sub> | $2\frac{\text{tRCIP}}{7}$ -0.25  | 2 trcip             | $2\frac{\text{tTCOP}}{7} + 0.25$ | ns    |
| Input Data Position                              | 3 (T <sub>RCIP</sub> = 8.9ns) | t <sub>RIP5</sub> | $3\frac{\text{tRCIP}}{7}-0.25$   | 3 trcip 7           | $3\frac{\text{tRCIP}}{7} + 0.25$ | ns    |
| Input Data Position4 (T <sub>RCIP</sub> = 8.9ns) |                               | t <sub>RIP4</sub> | $4\frac{\text{tRCIP}}{7}-0.25$   | 4 trcip             | $4\frac{\text{tRCIP}}{7} + 0.25$ | ns    |
| Input Data Position5 (T <sub>RCIP</sub> = 8.9ns) |                               | t <sub>TOP3</sub> | $5\frac{\text{tRCIP}}{7} - 0.25$ | 5 trcip 7           | $5\frac{\text{tRCIP}}{7} + 0.25$ | ns    |
| Input Data Position6 (T <sub>RCIP</sub> = 8.9ns) |                               | t <sub>RIP2</sub> | $6\frac{\text{tRCIP}}{7}-0.25$   | 6 trcip 7           | $6\frac{\text{tRCIP}}{7} + 0.25$ | ns    |
| Phase Lock Loop Set                              |                               | t <sub>RRLL</sub> | -                                | -                   | 10.0                             | ms    |
| CLKIN Period                                     |                               | t <sub>RCIP</sub> | 8.9                              | -                   | 50                               | ns    |
| Skew Time between                                | n RCLK1 and RCLK2             | t <sub>ck12</sub> | -                                | -                   | ±0.3t <sub>RCIP</sub>            | ns    |

# AC Timing





X=A,B,C,D n=0,1,2,3,4,5,6,

Fig.6 LVCMOS output timing

#### ■Phase-locked loops set time



Fig.7 Phase-locked loops set time

#### ■AC Timing Diagrams



Fig.8 AC Timing Diagrams



Fig.9 LVDS data and clock input timing

# ●LVDS Data, Clock Input and Output Timing



Fig.10 LVDS Data, Clock Input and Output Timing

# ●Pixel Map Table for Dual Link Table 9: Pixel Map

| Table 9: Pi | xel Map      |               |                   |                |            |       |                   |  |
|-------------|--------------|---------------|-------------------|----------------|------------|-------|-------------------|--|
|             | 1            | st Pixel Data | a                 | 2nd Pixel Data |            |       |                   |  |
|             | TFT Panel Da | ıta           | BU7985KVT         | TF             | T Panel Da | ıta   | BU7985KVT         |  |
|             | 24Bit        | 18Bit         | LVCMOS Output Pin |                | 24Bit      | 18Bit | LVCMOS Output Pin |  |
| LSB         | R10          | -             | R10               | LSB            | R20        | -     | R20               |  |
|             | R11          | -             | R11               |                | R21        | -     | R21               |  |
|             | R12          | R10           | R12               |                | R22        | R20   | R22               |  |
|             | R13          | R11           | R13               |                | R23        | R21   | R23               |  |
|             | R14          | R12           | R14               |                | R24        | R22   | R24               |  |
|             | R15          | R13           | R15               |                | R25        | R23   | R25               |  |
|             | R16          | R14           | R16               |                | R26        | R24   | R26               |  |
| MSB         | R17          | R15           | R17               | MSB            | R27        | R25   | R27               |  |
| LSB         | G10          | -             | G10               | LSB            | G20        | -     | G20               |  |
|             | G11          | -             | G11               |                | G21        | -     | G21               |  |
|             | G12          | G10           | G12               |                | G22        | G20   | G22               |  |
|             | G13          | G11           | G13               |                | G23        | G21   | G23               |  |
|             | G14          | G12           | G14               |                | G24        | G22   | G24               |  |
|             | G15          | G13           | G15               |                | G25        | G23   | G25               |  |
|             | G16          | G14           | G16               |                | G26        | G24   | G26               |  |
| MSB         | G17          | G15           | G17               | MSB            | G27        | G25   | G27               |  |
| LSB         | B10          | -             | B10               | LSB            | B20        | -     | B20               |  |
|             | B11          | -             | B11               |                | B21        | -     | B21               |  |
|             | B12          | B10           | B12               |                | B22        | B20   | B22               |  |
|             | B13          | B11           | B13               |                | B23        | B21   | B23               |  |
|             | B14          | B12           | B14               |                | B24        | B22   | B24               |  |
|             | B15          | B13           | B15               |                | B25        | B23   | B25               |  |
|             | B16          | B14           | B16               |                | B26        | B24   | B26               |  |
| MSB         | B17          | B15           | B17               | MSB            | B27        | B25   | B27               |  |
|             | HSYNC        | HSYNC         | HSYNC             |                | HSYNC      | HSYNC | HSYNC             |  |
|             | VSYNC        | VSYNC         | VSYNC             |                | VSYNC      | VSYNC | VSYNC             |  |
|             | DE           | DE            | DE                |                | DE         | DE    | DE                |  |

# ●CMOS Data Output Timing for Dual Link

Example : SXGA+(1400 × 1050)



Fig.11 Data Output Timing for Dual Link

# ● CMOS Data Output Timing for Single Link

Example : SXGA+(1400 × 1050)



Fig.12 Data Output Timing for Dual Link

Technical Note

# ●LVDS Data Inputs Timing Diagrams in Dual Link

(Dual-in / Dual-out Mode)



Fig.13 Data Input Timing for Dual Link

# ●LVDS Data Inputs Timing Diagrams in Single Link

(Single-in / Dual-out Mode)



Fig.14 Data Input Timing for Single Link

# ●Fail-Sa f e Hi-Z Operation



Fig.15 Fail-Sage Hi-Z Operation

#### ●About the Power On Reset

Power On Reset is not mandatory for this device.

(The PD pin should be set to high level when Power On Reset procedure is not used.)



Fig.16 Terminal connection when Power On Reset is not used

However, Power On Reset procedure is strongly recommend for internal logic initialization by following two methods.

- 1) The method of using CR circuit.
- 2 The method of using external specific IC.

It is recommend to do enough examination for target application.



Fig.17 Power On Reset by external a CR circuit



Fig.18 Power On Reset by specific IC

# Ordering Part Number



# TQFP100V





# **Notice**

#### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA      | EU         | CHINA  |  |
|---------|----------|------------|--------|--|
| CLASSⅢ  | CLASSⅢ   | CLASS II b | СГУССШ |  |
| CLASSIV | CLASSIII | CLASSⅢ     | CLASSⅢ |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

# **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Rev.001