- Negative 5-V 200-mA Output (V<sub>CC</sub> ≥ 4.5 V)
- 4-V to 6.2-V Input Operating Range
- 78% Typical Efficiency
- 160-kHz Fixed-Frequency Current-Mode PWM Controller
- EN Input Inhibits Operation and Reduces Supply Current to 1 μA
- Soft Start
- 8-Pin SOIC and DIP Packages
- −40°C to 85°C Free-Air Temperature Range
- Pin-for-Pin Compatible with MAX735



## description

The TPS6735 is a fixed negative 5-V output inverting dc/dc converter capable of delivering 200 mA from inputs as low as 4.5 V. The only external components required are an inductor, an output filter capacitor, an input filter capacitor, a reference filter capacitor, and a Schottky rectifier. An enable input is provided to shut down the inverter when a -5-V output is not needed. The typical supply current is 1.9 mA at no-load and is further reduced to 1- $\mu$ A when the enable input is low.

The TPS6735 is a 160-kHz current-mode pulse-width-modulation (PWM) controller with a p-channel MOSFET power switch. The gate drive uses the -5-V output to reduce the die area needed to realize the 0.4- $\Omega$  MOSFET. Soft start is accomplished with the addition of one small capacitor at SS. A 1.22-V reference is available for external loads up to 125  $\mu$ A.

The TPS6735 is attractive for board-level dc/dc conversion in computer peripherals and in battery-powered equipment requiring high efficiency and low supply current.

The TPS6735 is available in 8-pin DIP and SOIC packages and operates over a free-air temperature range of -40°C to 85°C.



† Not required for loads of 100 mA or less

Figure 1. Typical Circuit



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **AVAILABLE OPTIONS**

|               | PACKAGEI             | DEVICES            | OUID FORM        |
|---------------|----------------------|--------------------|------------------|
| TA            | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) | CHIP FORM<br>(Y) |
| -40°C to 85°C | TPS6735ID            | TPS6735IP          | TPS6735Y         |

The D package is also available taped and reeled (TPS6735IDR).

## functional block diagram



## chip information

These chips, when properly assembled, display characteristics similar to the TPS6735. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.



## **Terminal Functions**

| TERMIN | AL  | DECORPORTION                                                                    |
|--------|-----|---------------------------------------------------------------------------------|
| NAME   | NO. | DESCRIPTION                                                                     |
| EN     | 1   | Enable. EN > 2 V turns on the TPS6735. EN ≤ 0.4 V turns it off.                 |
| REF    | 2   | 1.22-V reference voltage output. REF can source 125 μA for external loads.      |
| SS     | 3   | Soft start. A capacitor between SS and GND brings the output voltage up slowly. |
| COMP   | 4   | Compensation. A capacitor to ground stabilizes the feedback loop.               |
| FB     | 5   | Feedback. FB connects to the dc/dc converter output.                            |
| GND    | 6   | Ground                                                                          |
| OUT    | 7   | Power MOSFET drain connection                                                   |
| Vcc    | 8   | Supply-voltage input                                                            |

## TPS6735 FIXED NEGATIVE 5-V 200-mA INVERTING DC/DC CONVERTER

SLVS141A - JULY 1996 - REVISED JANUARY 1997

## detailed description

The following descriptions refer to the functional block diagram.

#### current-sense amplifier

The current-sense amplifier, which has a fixed gain of 3, amplifies the slope-compensated current-sense voltage (a summation of the voltage on the current-sense resistor and the oscillator ramp) and feeds it to the PWM comparator.

#### driver latch

The latch, which consists of a set/reset flip-flop and associated logic, controls the state of the power switch by turning the driver on and off. A high output from the latch turns the switch on; a low output turns it off. In normal operation the flip-flop is set high during the clock pulse, but gating keeps the latch output low until the clock pulse is over. The latch is reset when the PWM comparator output goes high.

## enable (EN)

A logic low on EN puts the TPS6735 in shutdown mode. In shutdown, the output power switch, voltage reference, and other functions shut off and the supply current is reduced to 1- $\mu$ A maximum. The soft-start capacitor is discharged through a 1.2-M $\Omega$  resistance and the output falls to zero volts.

## error amplifier

The error amplifier is a high-gain differential amplifier used to regulate the converter output voltage. The amplifier generates an error signal, which is fed to the PWM comparator, by comparing a sample of the output voltage to the reference and amplifying the difference. The output sample is obtained from a resistive divider connected between FB and REF. FB is connected externally to the converter output, and the divider output is connected to the error-amplifier input. An 82-pF capacitor connected between COMP and GND is required to stabilize the control loop for loads greater than 100 mA.

#### oscillator and ramp generator

The oscillator circuit provides a 160-kHz clock to set the converter operating frequency, and a timing ramp for slope compensation. The clock waveform is a pulse, a few hundred nanoseconds in duration, that is used to limit the maximum power switch duty cycle to 95%. The timing ramp is summed with the current-sense signal at the input to the current-sense amplifier.

#### overcurrent comparator

The overcurrent comparator monitors the current in the power switch. The comparator trips and initiates a soft-start cycle if the power-switch current exceeds 2 A peak.

## power switch

The power switch is a  $0.4-\Omega$  p-channel MOSFET with current sensing. The drain is connected to OUT and the current sense is connected to a resistor. The voltage across the resistor is proportional to current in the power switch and is tied to the overcurrent comparator and the current-sense amplifier. In normal operation, the power switch is turned on at the start of each clock cycle and turned off when the PWM comparator resets the drive latch.

## **PWM** comparator

The comparator resets the drive latch and turns off the power switch whenever the slope-compensated current-sense signal from the current-sense amplifier exceeds the error signal.

#### reference

The 1.22-V reference is brought out on REF and can source 125- $\mu$ A maximum to external loads. A 10- $\mu$ F capacitor connected between REF and GND is recommended to minimize noise pickup.



SLVS141A - JULY 1996 - REVISED JANUARY 1997

## SS clamp

The SS clamp circuit limits the signal level on error-amplifier output during start-up. The voltage on SS is amplified and used to override the error-amplifier output until it rises above that output, at which point the error amplifier takes over. This prevents the input to the PWM comparator from exceeding its common-mode range (i.e., error amplifier output too high to be reached by the current ramp) by limiting the maximum voltage on the error-amplifier output during start-up.

Soft start causes the output voltage to increase to the regulation point at the controlled rate. The voltage on the charging soft-start capacitor gradually raises the clamp on the error amplifier output voltage, limiting surge currents at power up by increasing the current limit threshold on a cycle-by-cycle basis. A soft-start cycle is initiated when either the enable (EN) signal is switched high or an overcurrent fault condition triggers the discharge of the soft-start capacitor.

## undervoltage lockout (UVLO)

The supply voltage is fed through a voltage divider to the input of the UVLO and compared to a reference. The undervoltage-lockout logic prevents the MOSFET from turning on while the supply voltage is below the undervoltage-lockout voltage threshold, and once the supply voltage on V<sub>CC</sub> is above the threshold, an SS cycle is initiated.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                |
| Р       | 1175 mW                               | 9.4 mW/°C                                      | 752 mW                                | 611 mW                                |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Pin voltages:     | V <sub>CC</sub> (see Note 1) OUT to V <sub>CC</sub> FB (see Note 1) | 12.5 V                       |
|-------------------|---------------------------------------------------------------------|------------------------------|
|                   | SS, COMP, EN voltage range (see Note 1)                             |                              |
| Peak switch curre | ent                                                                 |                              |
| Reference currer  | nt                                                                  | 2.5 mA                       |
| Continuous total  | power dissipation                                                   | See Dissipation Rating Table |
| Operating free-ai | r temperature range, T <sub>A</sub>                                 | –40°C to 85°C                |
| Storage tempera   | ture range, T <sub>sta</sub>                                        | –65°C to 150°C               |
| Lead temperature  | e 1,6mm (1/16 inch) from case for 10 s                              | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                        | MIN | NOM | MAX | UNIT |
|------------------------|-----|-----|-----|------|
| Supply voltage         | 4   |     | 6.2 | V    |
| Decoupling capacitor   |     | 1   |     | μF   |
| Input capacitor        |     | 47  |     | μF   |
| Reference capacitor    |     | 10  |     | μF   |
| Output capacitor       |     | 100 |     | μF   |
| Compensation capacitor |     | 82  |     | pF   |
| Inductor               |     | 10  |     | μΗ   |



NOTE 1: All voltage values are with respect to network terminal ground.

# TPS6735 FIXED NEGATIVE 5-V 200-mA INVERTING DC/DC CONVERTER

SLVS141A - JULY 1996 - REVISED JANUARY 1997

## electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V, $I_O$ = 0, EN = 5 V, typical values are at $T_A$ = 25°C (unless otherwise noted) (refer to Figure 15)

| PARAMETER                              | TEST CONDITION               | MIN | TYP  | MAX | UNIT   |
|----------------------------------------|------------------------------|-----|------|-----|--------|
| Supply current                         |                              |     | 1.9  |     | mA     |
| Standby current                        | EN = 0.4 V                   |     | 1    | 10  | μА     |
| High-level input threshold voltage, EN |                              |     |      | 2   | V      |
| Low-level input threshold voltage, EN  |                              | 0.4 |      |     | V      |
| Input current, EN                      |                              | -1  |      | 1   | μΑ     |
| Compensation pin impedance             |                              |     | 7.5  |     | kΩ     |
| Oscillator frequency                   |                              |     | 160  |     | kHz    |
| Reference voltage                      | <sup>I</sup> O(ref) ≤ 125 μA |     | 1.22 |     | V      |
| Reference drift                        |                              |     | 50   |     | ppm/°C |
| Undervoltage lockout                   |                              |     | 3.7  |     | V      |
| On resistance, OUT                     |                              |     | 0.4  |     | Ω      |
| Leakage current, OUT                   |                              |     | 20   |     | nA     |

## performance characteristics over recommended operating free-air temperature range, typical values at $T_A = 25$ °C (unless otherwise noted) (refer to Figure 15)

| PARAMETER       | TEST CONDITION                                                                          | MIN   | TYP  | MAX   | UNIT |
|-----------------|-----------------------------------------------------------------------------------------|-------|------|-------|------|
| Output voltage  | $V_{CC} = 4.5 \text{ V to } 6.2 \text{ V}$<br>$I_{O} = 0 \text{ mA to } 200 \text{ mA}$ | -4.75 | -5   | -5.25 | V    |
| Load current    | V <sub>CC</sub> = 4.5 V to 6.2 V                                                        | 200   | 270  |       | mA   |
| Line regulation | V <sub>CC</sub> = 4.5 V to 6.2 V                                                        |       | 0.2% |       |      |
| Load regulation | I <sub>O</sub> = 25 mA to 200 mA                                                        |       | 0.2% |       |      |
| Efficiency      | I <sub>O</sub> =100 mA                                                                  |       | 78%  |       |      |



Figure 2. Switching Waveforms



Figure 3. Output Voltage Ripple



**Figure 4. Load Transient Response** 



Figure 5. Line Transient Response





Figure 6. Enable Response Time

## system typical characteristics



## system typical characteristics (continued)



**MAXIMUM LOAD CURRENT** vs **SUPPLY VOLTAGE** 400 (see Figure 15) 350 Maximum Load Current - mA 300 250 200 150 100 50 3.75 4 4.25 4.5 4.75 5 5.25 5.5 5.75 6 6.25 6.5 Supply Voltage - V

Figure 10







## system typical characteristics (continued)



The TPS6735 operates in the voltage-inverting circuit, shown in Figure 15, which can generate a -5-V output. The circuit is ideal for applications that require a negative polarity voltage on the output with respect to the input ground, and for energy management systems. The TPS6735 can be placed in a shutdown mode (1- $\mu$ A quiescent current) by forcing EN low.

#### soft start

The soft-start capacitor provides an orderly start-up of the converter by slowly increasing the switch current limit during power-up. The soft-start timing is controlled by the SS capacitance (see Figure 13 for the capacitance value corresponding to the desired delay time). The switch current limit is proportional to the voltage applied to SS, which is internally pulled to REF by a 1.2-M $\Omega$  resistor. SS can be externally pulled lower than REF to limit the switch current. A UVLO condition or an overcurrent condition initiates an SS cycle by discharging the SS capacitor to ground through an internal transistor. A minimum of a 10-nF capacitor must be connected to SS to current limit correctly.

#### inductor selection

The standard 10-μH inductor required by the TPS6735 must have a saturation current greater than the peak switch current at the desired maximum load. Operation over the full voltage range and current range is assured by the 10-μH inductor. To determine the required inductor staturation level, refer to the typical operating characteristics graph for peak inductor current versus load current (see Figure 8).

## output filter capacitor

A low equivalent series resistance (ESR) output filter capacitor is necessary to minimize the output-ripple voltage. An ESR of  $100 \text{ m}\Omega$  limits the output ripple to 90 mV or less for output loads up to 200 mA.

## rectifier

A Schottky diode or high-speed silicon rectifier should be used with a maximum continuous current rating of 1 A for operation up to full load (200 mA).

## output ripple filtering

A low-pass filter may be added to the converter output to reduce the output voltage ripple (see Figure 15). The LC filter has a cutoff frequency of 7.2 kHz. The inductor filter must have a low resistance to avoid large output voltage drops. The output voltage ripple is reduced to 5 mV when the LC output filter is used. FB must be connected to the output node before the connection for the low-pass filter.

## printed circuit board layout

A ground plane is recommended in a printed circuit board (PCB) layout to ensure quiet operation. Attention should be given to minimizing the lengths of the switching loops. Bypass capacitors should be placed as close to the TPS6735 as possible to prevent instability and noise pickup.  $V_{CC}$  and GND should be bypassed directly with a 1- $\mu$ F ceramic capacitor and a large bypass capacitor (e.g. 47  $\mu$ F) to maximize noise immunity. The TPS6735 should not be used with IC sockets, wire-wrap prototype boards, or other constructions that are susceptible to noise pick-up.



Figure 15. Application Circuit



Table 1. Bill of Materials

| QTY |           | DESCRIPTIO      | N    |      | REF<br>DES | MANUFACTURER<br>PART NO.            | MANUFACTURER       |
|-----|-----------|-----------------|------|------|------------|-------------------------------------|--------------------|
| 1   | IC        | Power supply    | -5 V |      | U1         | TPS6735ID                           | Texas Instruments  |
| 1   | Diode     | Schottky        |      |      | D1         | 1N5817GI                            | General Instrument |
| 1   | Inductor  | 10 μΗ           |      |      | L1         | DO1608C-103<br>CD54-100             | Coilcraft, Sumida  |
| 1   | Capacitor | 47 μF tantalum  | 16 V | 7343 | C1         | 593D476X9016D2W<br>TPSD476K016R0100 | Sprague, AVX       |
| 1   | Capacitor | 100 μF tantalum | 10 V | 7343 | C2         | 593D107X9010D2W<br>TPSD107D016R0100 | Sprague, AVX       |
| 1   | Capacitor | 10 μF tantalum  | 10 V | 3528 | C3         | 293D106X0010B2W<br>267E 1002 106    | Sprague, MATSUO    |
| 1   | Capacitor | 82 pF ceramic   | 50 V | 0805 | C4         |                                     |                    |
| 1   | Capacitor | 1 μF ceramic    | 16 V | 1206 | C5         |                                     |                    |
| 1   | Capacitor | 0.1 μF ceramic  | 50 V | 0805 | C6         |                                     |                    |
| 1   | Resistor  | 130 kΩ          |      | 0805 | R1         |                                     |                    |
| 1   | Resistor  | 300 kΩ          |      | 0805 | R2         |                                     |                    |
| 1   | Resistor  | 10 kΩ           |      | 0805 | R3         |                                     |                    |



## **SILK SCREEN TOP**

**Figure 16. Component Placement** 



## **SOLDER PASTE MASK**

Figure 17. Solder Paste Mask



## **COMPONENT SIDE**

Figure 18. PC Component Side





**SOLDER SIDE** 

Figure 19. PC Wiring Side (Viewed From Component Side)

SLVS141A - JULY 1996 - REVISED JANUARY 1997

## **MECHANICAL DATA**

## D (R-PDSO-G\*\*)

## 14 PIN SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Four center pins are connected to die mount pad.
- E. Falls within JEDEC MS-012

SLVS141A - JULY 1996 - REVISED JANUARY 1997

## **MECHANICAL DATA**

## P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS6735ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 67351                   | Samples |
| TPS6735IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 67351                   | Samples |
| TPS6735IDRG4     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 67351                   | Samples |
| TPS6735IP        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TPS6735I                | Samples |
| TPS6735IPE4      | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 85    | TPS6735I                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 12-Feb-2019

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS6735IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 12-Feb-2019



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS6735IDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |  |

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated