TLV9101, TLV9102, TLV9104 ZHCSI64A - FEBRUARY 2019 - REVISED APRIL 2019 # TLV910x 16V、1MHz、轨至轨输入/输出、低功耗运算放大器 # 1 特性 - 轨至轨输入和输出 - 高带宽: 1.1MHz GBW - 低静态电流:每个放大器 120μA - 低失调电压: ±300µV - 低失调电压温漂: ±0.6μV/°C - 低噪声: 10kHz 时为 28nV/√Hz - 高共模抑制: 110dB - 低偏置电流: ±10pA - 高压摆率: 4.5V/µs - 宽电源电压范围: ±1.35V 至 ±8V, 2.7V 至 16V - 强大的 EMIRR 性能: 1.8GHz 时为 77dB #### 2 应用 - 中央和串式光伏逆变器 - 洗衣机、烘干机和冰箱 - 宏远程无线电单元 (RRU) - 伺服驱动器控制模块 - 旋转变压器和电机编码器 - 高侧和低侧电流检测 ## 3 说明 TLV910x 系列(TLV9101、TLV9102 和 TLV9104) 是 16V 通用运算放大器系列。 这些器件具有出色的直流精度和交流性能,包括轨至轨输入/输出、低失调电压(±300μV,典型值)、低温漂(±0.5μV/°C,典型值)和 1.1MHz 带宽。 TLV910x 具有宽差模和共模输入电压范围、高输出电流 (±80mA)、高压摆率 (4.5V/μs)、低功耗运行 (120μA,典型值)和关断功能,因而是一款稳定的低功耗、高性能运算放大器,适用于各种工业应用。 TLV910x 系列运算放大器采用微型尺寸封装以及标准 封装,额定工作温度范围为 -40°C 至 125°C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|----------------------------|-----------------| | | SOT-23 (5) <sup>(2)</sup> | 2.90mm × 1.60mm | | TLV9101 | SOT-23 (6) <sup>(2)</sup> | 2.90mm × 1.60mm | | 1649101 | SC70 (5) <sup>(2)</sup> | 2.00mm × 1.25mm | | | SOT-553 (5) <sup>(2)</sup> | 1.60mm × 1.20mm | | | SOIC (8) | 4.90mm × 3.90mm | | | VSSOP (8) <sup>(2)</sup> | 3.00mm × 3.00mm | | TLV9102 | VSSOP (10) <sup>(2)</sup> | 3.00mm × 3.00mm | | | WSON (8)(2) | 2.00mm × 2.00mm | | | X2QFN (10) <sup>(2)</sup> | 1.50mm × 1.50mm | | | SOIC (14) <sup>(2)</sup> | 8.65mm × 3.90mm | | TLV9104 | TSSOP (14) <sup>(2)</sup> | 5.00mm × 4.40mm | | 11109104 | WQFN (16) <sup>(2)</sup> | 3.00mm × 3.00mm | | | WQFN (14) <sup>(2)</sup> | 2.00mm × 2.00mm | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 - (2) 此封装仅为预览版。 #### TLV910x 应用于单极低通滤波器 $$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$ | | | 目录 | | | | |---|--------------------------------------------|----|----|--------------------------------|----| | 1 | 特性1 | | | 7.4 Device Functional Modes | 27 | | 2 | 应用1 | | 8 | Application and Implementation | 28 | | 3 | 说明1 | | | 8.1 Application Information | 28 | | 4 | 修订历史记录 2 | | | 8.2 Typical Applications | 28 | | 5 | Pin Configuration and Functions 3 | | 9 | Power Supply Recommendations | 30 | | 6 | Specifications | | 10 | Layout | 30 | | • | 6.1 Absolute Maximum Ratings | | | 10.1 Layout Guidelines | 30 | | | 6.2 ESD Ratings | | | 10.2 Layout Example | 30 | | | 6.3 Recommended Operating Conditions | | 11 | 器件和文档支持 | 33 | | | 6.4 Thermal Information for Single Channel | | | 11.1 器件支持 | 33 | | | 6.5 Thermal Information for Dual Channel 8 | | | 11.2 文档支持 | 33 | | | 6.6 Thermal Information for Quad Channel | | | 11.3 相关链接 | 33 | | | 6.7 Electrical Characteristics9 | | | 11.4 接收文档更新通知 | 33 | | | 6.8 Typical Characteristics | | | 11.5 社区资源 | 34 | | | 6.9 Typical Characteristics | | | 11.6 商标 | 34 | | 7 | Detailed Description | | | 11.7 静电放电警告 | 34 | | | 7.1 Overview | | | 11.8 术语表 | 34 | | | 7.2 Functional Block Diagram 20 | | 12 | 机械、封装和可订购信息 | 35 | | | 7.3 Feature Description21 | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Cł | hanges from Original (February 2019) to Revision A | Page | 3 | |----|----------------------------------------------------|------|---| | • | 已更改 将 TLV9102 器件状态从预告信息 更改为生产数据 | | 1 | # 5 Pin Configuration and Functions # TLV9101 DBV and DRL Package<sup>(1)</sup> 5-Pin SOT-23 and SOT-553 Top View (1) Package is preview only. (1) Package is preview only. #### Pin Functions: TLV9101 | PIN | | | 1/0 | DESCRIPTION | |------|-------------|-----|---------------------------------|--------------------------------| | NAME | DBV and DRL | DCK | I/O | DESCRIPTION | | +IN | 3 | 1 | I | Noninverting input | | -IN | 4 | 3 | I | Inverting input | | OUT | 1 | 4 | 0 | Output | | V+ | 5 | 5 | Positive (highest) power supply | | | V- | 2 | 2 | _ | Negative (lowest) power supply | # (1) Package is preview only. ## **Pin Functions: TLV9101S** | | PIN | | | | | |----------|-----|-----|--------------------------------------------------------------|--|--| | NAME DBV | | I/O | DESCRIPTION | | | | +IN | 3 | I | Noninverting input | | | | -IN | 4 | 1 | Inverting input | | | | OUT | 1 | 0 | Output | | | | SHDN | 5 | I | Shutdown: low = amplifier enabled, high = amplifier disabled | | | | V+ | 6 | _ | Positive (highest) power supply | | | | V- | 2 | _ | Negative (lowest) power supply | | | # TLV9102 D, DGK, and PW Packages<sup>(1)</sup> 8-Pin SOIC, TSSOP, and VSSOP Top View (1) DGK and PW packages are preview only. # TLV9102 DSG Package<sup>(1)(2)</sup> 8-Pin WSON With Exposed Thermal Pad Top View - (1) Connect thermal pad to V-. - (2) Package is preview only. #### Pin Functions: TLV9102 | F | PIN | | | | | | |-------|------------------------------------|-----|---------------------------------|--|--|--| | NAME | SOIC, TSSOP,<br>VSSOP, and<br>WSON | I/O | DESCRIPTION | | | | | +IN A | 3 | I | Noninverting input, channel A | | | | | +IN B | 5 | 1 | Noninverting input, channel B | | | | | −IN A | 2 | 1 | Inverting input, channel A | | | | | –IN B | 6 | 1 | Inverting input, channel B | | | | | OUT A | 1 | 0 | Output, channel A | | | | | OUT B | 7 | 0 | Output, channel B | | | | | V+ | 8 | _ | Positive (highest) power supply | | | | | V- | 4 | _ | Negative (lowest) power supply | | | | (1) Package is preview only. ## Pin Functions: TLV9102S | PIN | | 1/0 | DECORIDATION | | |--------|-------|-------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | NAME | VSSOP | X2QFN | 1/0 | DESCRIPTION | | +IN A | 3 | 10 | 1 | Noninverting input, channel A | | +IN B | 7 | 4 | I Noninverting input, channel B | | | –IN A | 2 | 9 | I Inverting input, channel A | | | –IN B | 8 | 5 | I Inverting input, channel B | | | OUT A | 1 | 8 | O Output, channel A | | | OUT B | 9 | 6 | 0 | Output, channel B | | SHDN A | 5 | 2 | 1 | Channel A shutdown: low = amplifier enabled, high = amplifier disabled | | SHDN B | 6 | 3 | Channel B shutdown: low = amplifier enabled, high = amplifier enabled classifier enabled. | | | V+ | 10 | 7 | _ | Positive (highest) power supply | | V- | 4 | 1 | _ | Negative (lowest) power supply | (1) Package is preview only. ## Pin Functions: TLV9104 | | PIN | | | | | | |-------|-------------------|-----|---------------------------------|--|--|--| | NAME | SOIC and<br>TSSOP | I/O | DESCRIPTION | | | | | +IN A | 3 | 1 | Noninverting input, channel A | | | | | +IN B | 5 | 1 | Noninverting input, channel B | | | | | +IN C | 10 | 1 | Noninverting input, channel C | | | | | +IN D | 12 | 1 | Noninverting input, channel D | | | | | −IN A | 2 | 1 | Inverting input, channel A | | | | | –IN B | 6 | 1 | Inverting input, channel B | | | | | –IN C | 9 | 1 | Inverting input, channel C | | | | | –IN D | 13 | 1 | Inverting input, channel D | | | | | OUT A | 1 | 0 | Output, channel A | | | | | OUT B | 7 | 0 | Output, channel B | | | | | OUT C | 8 | 0 | Output, channel C | | | | | OUT D | 14 | 0 | Output, channel D | | | | | V+ | 4 | _ | Positive (highest) power supply | | | | | V- | 11 | _ | Negative (lowest) power supply | | | | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-----------------------------------------------------------------------|--------------------------|------------|----------------------|------| | Supply voltage, V <sub>S</sub> = (V+) | ) – (V–) | 0 | 20 | V | | | Common-mode voltage (2) | (V-) - 0.5 | (V+) + 0.5 | V | | Signal input pins | Differential voltage (2) | | V <sub>S</sub> + 0.2 | V | | Signal input pins Output short-circuit (3) Operating ambient temper | Current <sup>(2)</sup> | -10 | 10 | mA | | Output short-circuit (3) | | Continuous | 10 mA | | | Operating ambient temper | erature, T <sub>A</sub> | -55 | 150 | °C | | Junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | M | Clastractatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|-----------------------------|------------|------------|------| | V <sub>S</sub> | Supply voltage, (V+) – (V–) | 2.7 | 16 | V | | VI | Input voltage range | (V-) - 0.2 | (V+) + 0.2 | V | | T <sub>A</sub> | Specified temperature | -40 | 125 | °C | ## 6.4 Thermal Information for Single Channel | | | | TLV9101, TLV9101S | | | | | |-------------------------------|----------------------------------------------|--------|----------------------------|------------------------------|---------------------------------|------|--| | THERMAL METRIC <sup>(1)</sup> | | | 3V <sup>(2)</sup><br>T-23) | DCK <sup>(2)</sup><br>(SC70) | DRL <sup>(2)</sup><br>(SOT-553) | UNIT | | | | | 5 PINS | 6 PINS | 5 PINS | 5 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | TBD | TBD | TBD | TBD | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | TBD | TBD | TBD | TBD | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | TBD | TBD | TBD | TBD | °C/W | | | ΤυΨ | Junction-to-top characterization parameter | TBD | TBD | TBD | TBD | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | TBD | TBD | TBD | TBD | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | TBD | TBD | TBD | TBD | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less. <sup>(3)</sup> Short-circuit to ground, one amplifier per package. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> This package option is preview for TLV9101. #### 6.5 Thermal Information for Dual Channel | | | TLV9102, TLV9102S | | | | | | | | | |-------------------------------|----------------------------------------------|-------------------|--------------|--------|------------------------------|------------------------------|-------------------------------|---------|------|--| | THERMAL METRIC <sup>(1)</sup> | | D<br>(SOIC) | 2 22. 25 255 | | DSG <sup>(2)</sup><br>(WSON) | PW <sup>(2)</sup><br>(TSSOP) | RUG <sup>(2)</sup><br>(X2QFN) | UNIT | | | | | | 8 PINS | 8 PINS | 8 PINS | 10 PINS | 8 PINS | 8 PINS | 10 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 138.7 | TBD | TBD | TBD | TBD | 188.4 | TBD | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 78.7 | TBD | TBD | TBD | TBD | 77.1 | TBD | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 82.2 | TBD | TBD | TBD | TBD | 119.1 | TBD | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 27.8 | TBD | TBD | TBD | TBD | 14.2 | TBD | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 81.4 | TBD | TBD | TBD | TBD | 117.4 | TBD | °C/W | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | TBD | TBD | TBD | TBD | N/A | TBD | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.6 Thermal Information for Quad Channel | | | TLV9104, TLV9104S | | | | | | | |------------------------|----------------------------------------------|----------------------------|-----------------|--------------------------|------------------------------|------------------------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D <sup>(2)</sup><br>(SOIC) | • • | V <sup>(2)</sup><br>SOP) | RTE <sup>(2)</sup><br>(WQFN) | RUC <sup>(2)</sup><br>(WQFN) | UNIT | | | | | 14 PINS | 14 PINS 16 PINS | | 16 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | TBD | TBD | TBD | TBD | TBD | °C/W | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | TBD | TBD | TBD | TBD | TBD | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | TBD | TBD | TBD | TBD | TBD | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | TBD | TBD | TBD | TBD | TBD | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | TBD | TBD | TBD | TBD | TBD | °C/W | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | TBD | TBD | TBD | TBD | TBD | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> This package option is preview for TLV9102. <sup>(2)</sup> This package option is preview for TLV9104. # **6.7 Electrical Characteristics** For $V_S = (V+) - (V-) = 2.7 \text{ V}$ to 16 V (±1.35 V to ±8 V) at $T_A = 25^{\circ}\text{C}$ , $R_L = 10 \text{ k}\Omega$ connected to $V_S / 2$ , $V_{CM} = V_S / 2$ , and $V_{OUT} = V_S / 2$ , unless otherwise noted. | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------|----------|------------|--------------------|--|--|--| | OFFSET V | OLTAGE | | | | | | | | | | | | 1 1 11 11 | ., ., | | | ±0.3 | ±1.5 | | | | | | Vos | Input offset voltage | V <sub>CM</sub> = V- | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | | ±1.75 | mV | | | | | dV <sub>OS</sub> /dT | Input offset voltage drift | | $T_A = -40$ °C to 125°C | | ±0.6 | | μV/°C | | | | | PSRR | Input offset voltage versus power supply | V <sub>CM</sub> = V- | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | ±0.1 | ±0.7 | μV/V | | | | | | Channel separation | f = 0 Hz | | | 5 | | μV/V | | | | | INPUT BIA | S CURRENT | | | | | | | | | | | I <sub>B</sub> | Input bias current | | | | ±10 | | рА | | | | | Ios | Input offset current | | | | ±5 | | pA | | | | | NOISE | | | | | | | | | | | | _ | lanut valtaga naiga | f 0411= to 4011= | | $\mu V_{PP}$ | | | | | | | | E <sub>N</sub> | Input voltage noise | f = 0.1 Hz to 10 Hz | | | 1 | | $\mu V_{RMS}$ | | | | | _ | Innut valtage paige density | f = 1 kHz | | | 30 | | nV/√ <del>Hz</del> | | | | | e <sub>N</sub> | Input voltage noise density | f = 10 kHz | | | 28 | | IIV/VIIZ | | | | | i <sub>N</sub> | Input current noise | f = 1 kHz | | | 2 | | fA/√Hz | | | | | INPUT VOL | LTAGE RANGE | | | | | | | | | | | V <sub>CM</sub> | Common-mode voltage range | | | (V-) - 0.2 | | (V+) + 0.2 | V | | | | | CMRR | Common-mode rejection ratio | $V_S = 16 \text{ V}, (V-) - 0.1 \text{ V} < V_{CM} < (V+) - 2 \text{ V} \text{ (Main input pair)}$ | | 90 | 110 | | | | | | | | | $V_S = 4 \text{ V}, (V-) - 0.1 \text{ V} < V_{CM}$ < (V+) - 2 V (Main input pair) | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 75 | 95 | | dB | | | | | | rano | $V_S = 2.7 - 16 \text{ V}, (V+) - 1 \text{ V} < V_{CM} < (V+) + 0.1 \text{ V} (Aux input pair)$ | | | 80 | | | | | | | | | $(V+) - 2 V < V_{CM} < (V+) - 1$ | | See Offset Voltage (Transition Region) | | | | | | | | INPUT CAR | PACITANCE | | , | <u> </u> | | | | | | | | Z <sub>ID</sub> | Differential | | | | 100 3 | | MΩ pF | | | | | Z <sub>ICM</sub> | Common-mode | | | | 6 1 | | TΩ pF | | | | | OPEN-LOC | OP GAIN | | | | | | | | | | | ٨ | Open-loop voltage gain | $V_S = 16 \text{ V}, V_{CM} = V - (V -) + 0.1 \text{ V} < V_O < (V +) - 0.1 \text{ V}$ | T <sub>A</sub> = -40°C to 125°C | 115 | 135 | | dB | | | | | A <sub>OL</sub> | Open-100p voltage gain | $V_S = 4 \text{ V}, V_{CM} = V - (V -) + 0.1 \text{ V} < V_O < (V +) - 0.1 \text{ V}$ | T <sub>A</sub> = -40 C to 123 C | 104 | 125 | | dB | | | | | FREQUEN | CY RESPONSE | | | | | | | | | | | GBW | Gain-bandwidth product | | | | 1.1 | | MHz | | | | | SR | Slew rate | V <sub>S</sub> = 16 V, G = +1, C <sub>L</sub> = 20 pl | F | | 4.5 | | V/μs | | | | | | | To 0.1%, V <sub>S</sub> = 16 V, V <sub>STEP</sub> = | 10 V, G = +1, CL = 20 pF | | 4 | | | | | | | | Cattling time | To 0.1%, V <sub>S</sub> = 16 V, V <sub>STEP</sub> = | 2 V, G = +1, CL = 20 pF | | 2 | | | | | | | t <sub>S</sub> | Settling time | To 0.01%, V <sub>S</sub> = 16 V, V <sub>STEP</sub> = | | | 5 | | μS | | | | | | | To 0.01%, V <sub>S</sub> = 16 V, V <sub>STEP</sub> = | = 2 V, G = +1, CL = 20 pF | | 3 | | | | | | | | Phase margin | $G = +1, R_L = 10 \text{ k}\Omega, C_L = 20 \text{ j}$ | ρF | | 60 | | 0 | | | | | | Overload recovery time | V <sub>IN</sub> × gain > V <sub>S</sub> | | | 600 | | ns | | | | | THD+N | Total harmonic distortion + noise | V <sub>S</sub> = 16 V, V <sub>O</sub> = 1 V <sub>RMS</sub> , G = | -1, f = 1 kHz | | 0.0028% | | | | | | # **Electrical Characteristics (continued)** For $V_S = (V+) - (V-) = 2.7$ V to 16 V (±1.35 V to ±8 V) at $T_A = 25$ °C, $R_L = 10$ k $\Omega$ connected to $V_S$ / 2, $V_{CM} = V_S$ / 2, and $V_{OUT} = V_S$ / 2, unless otherwise noted. | | PARAMETER | TEST ( | CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------|--------------------------------|---------------------------------|-----------------------------------------------------|-----|---------------|--------------|------|--| | OUTPUT | | | <u> </u> | | | | | | | | Voltage output swing from rail | | $V_S = 16 \text{ V}, R_L = \text{no load}$ | | 3 | | | | | | | Positive rail headroom | $V_S = 16 \text{ V}, R_L = 10 \text{ k}\Omega$ | | 45 | 60 | | | | | | | $V_S = 16 \text{ V}, R_L = 2 \text{ k}\Omega$ | | 200 | 300 | mV | | | | | | $V_S = 2.7 \text{ V}, R_L = \text{no load}$ | | 1 | | mv | | | | | Negative rail headroom | $V_S = 2.7 \text{ V}, R_L = 10 \text{ k}\Omega$ | | 5 | 20 | | | | | | | $V_S = 2.7 \text{ V}, R_L = 2 \text{ k}\Omega$ | | 25 | 50 | | | | I <sub>SC</sub> | Short-circuit current | | | | ±80 | | mA | | | C <sub>LOAD</sub> | Capacitive load drive | | | Se | e Typical Cha | racteristics | | | | Z <sub>O</sub> | Open-loop output impedance | f = 1 MHz, I <sub>O</sub> = 0 A | | | 600 | | Ω | | | POWER S | SUPPLY | | | | | | | | | | Quiescent current per | I 0 A | | | 120 | 150 | | | | IQ | amplifier | I <sub>O</sub> = 0 A | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | 160 | μΑ | | # 6.8 Typical Characteristics # 表 1. Table of Graphs | DESCRIPTION | FIGURE | |----------------------------------------------------------------|---------------------| | Offset Voltage Production Distribution | 图 1 | | Offset Voltage Drift Distribution | 图 2 | | Offset Voltage vs Temperature | 图 3,图 4 | | Offset Voltage vs Common-Mode Voltage | 图 5, 图 6, 图 7 , 图 8 | | Offset Voltage vs Power Supply | 图 9 | | Open-Loop Gain and Phase vs Frequency | 图 10 | | Closed-Loop Gain and Phase vs Frequency | 图 11 | | Input Bias Current vs Common-Mode Voltage | 图 12 | | Input Bias Current vs Temperature | 图 13 | | Output Voltage Swing vs Output Current | 图 14,图 15,图 16,图 17 | | CMRR and PSRR vs Frequency | 图 18 | | CMRR vs Temperature | 图 19 | | PSRR vs Temperature | 图 20 | | 0.1-Hz to 10-Hz Noise | 图 21 | | Input Voltage Noise Spectral Density vs Frequency | 图 22 | | THD+N Ratio vs Frequency | 图 23 | | THD+N vs Output Amplitude | 图 24 | | Quiescent Current vs Supply Voltage | 图 25 | | Quiescent Current vs Temperature | 图 26 | | Open Loop Voltage Gain vs Temperature | 图 27 | | Open Loop Output Impedance vs Frequency | 图 28 | | Small Signal Overshoot vs Capacitive Load (100-mV Output Step) | 图 29, 图 30 | | Phase Margin vs Capacitive Load | 图 31 | | No Phase Reversal | 图 32 | | Positive Overload Recovery | 图 33 | | Negative Overload Recovery | 图 34 | | Small-Signal Step Response (100 mV) | 图 35, 图 36 | | Large-Signal Step Response | 图 37, 图 38, 图 39 | | Short-Circuit Current vs Temperature | 图 40 | | Maximum Output Voltage vs Frequency | 图 41 | | Channel Separation vs Frequency | 图 42 | | EMIRR vs Frequency | 图 43 | # TEXAS INSTRUMENTS #### 6.9 Typical Characteristics # Typical Characteristics (接下页) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) # Typical Characteristics (接下页) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) # Typical Characteristics (接下页) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) # Typical Characteristics (接下页) # 7 Detailed Description #### 7.1 Overview The TLV910x family (TLV9101, TLV9102, and TLV9104) is a family of 16-V general purpose operational amplifiers. These devices offer excellent DC precision and AC performance, including rail-to-rail input/output, low offset $(\pm 300 \, \mu V, \, typ)$ , low offset drift $(\pm 0.6 \, \mu V/^{\circ}C, \, typ)$ , and 1.1-MHz bandwidth. Wide differential and common-mode input-voltage range, high output current ( $\pm 80$ mA), high slew rate (4.5 V/ $\mu$ s), low power operation (120 $\mu$ A, typ) and shutdown functionality make the TLV910x a robust, low-power, high-performance operational amplifier for industrial applications. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 EMI Rejection The TLV910x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLV910x benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. 图 44 shows the results of this testing on the TLV910x. 表 2 shows the EMIRR IN+ values for the TLV910x at particular frequencies commonly encountered in real-world applications. 表 2 lists applications that may be centered on or operated near the particular frequency shown. The *EMI Rejection Ratio of Operational Amplifiers* application report contains detailed information on the topic of EMIRR performance as it relates to op amps and is available for download from www.ti.com. 图 44. TLV910x EMIRR Testing # 表 2. TLV910x EMIRR IN+ For Frequencies of Interest | FREQUENCY | APPLICATION OR ALLOCATION | EMIRR IN+ | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 400 MHz | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 59.5 dB | | 900 MHz | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications | 68.9 dB | | 1.8 GHz | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz) | 77.8 dB | | 2.4 GHz | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 78.0 dB | | 3.6 GHz | Radiolocation, aero communication and navigation, satellite, mobile, S-band | 88.8 dB | | 5 GHz | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz) | 87.6 dB | #### 7.3.2 Phase Reversal Protection The TLV910x family has internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The TLV910x is a rail-to-rail input op amp; therefore, the common-mode range can extend up to the rails. Input signals beyond the rails do not cause phase reversal; instead, the output limits into the appropriate rail. This performance is shown in \$\mathbb{8}\$ 45. 图 45. No Phase Reversal #### 7.3.3 Thermal Protection The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This phenomenon is called *self heating*. The absolute maximum junction temperature of the TLV910x is 150°C. Exceeding this temperature causes damage to the device. The TLV910x has a thermal protection feature that prevents damage from self heating. The protection works by monitoring the temperature of the device and turning off the op amp output drive for temperatures above 140°C. ₹ 46 shows an application example for the TLV9101 that has significant self heating (154°C) because of its power dissipation (0.39 W). Thermal calculations indicate that for an ambient temperature of 100°C the device junction temperature must reach 154°C. The actual device, however, turns off the output drive to maintain a safe junction temperature. ₹ 46 shows how the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so the output is 3 V. When self heating causes the device junction temperature to increase above 140°C, the thermal protection forces the output to a high-impedance state and the output is pulled to ground through resistor RL. 图 46. Thermal Protection #### 7.3.4 Capacitive Load and Stability The TLV910x features a resistive output stage capable of driving moderate capacitive loads, and by leveraging an isolation resistor, the device can easily be configured to drive large capacitive loads. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads; see § 47 and § 48. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. For additional drive capability in unity-gain configurations, improve capacitive load drive by inserting a small (10 $\Omega$ to 20 $\Omega$ ) resistor, R<sub>ISO</sub>, in series with the output, as shown in $\Xi$ 49. This resistor significantly reduces ringing and maintains DC performance for purely capacitive loads. However, if a resistive load is in parallel with the capacitive load, then a voltage divider is created, thus introducing a gain error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio R<sub>ISO</sub> / R<sub>L</sub>, and is generally negligible at low output levels. A high capacitive load drive makes the TLV910x well suited for applications such as reference buffers, MOSFET gate drives, and cable-shield drives. The circuit shown in $\Xi$ 49 uses an isolation resistor, R<sub>ISO</sub>, to stabilize the output of an op amp. R<sub>ISO</sub> modifies the open-loop gain of the system for increased phase margin 图 49. Extending Capacitive Load Drive With the TLV9101 ## 7.3.5 Common-Mode Voltage Range The TLV910x is a 16-V, true rail-to-rail input operational amplifier with an input common-mode range that extends 100 mV beyond either supply rail. This wide range is achieved with paralleled complementary N-channel and P-channel differential input pairs, as shown in 850. The N-channel pair is active for input voltages close to the positive rail, typically (V+) -1 V to 100 mV above the positive supply. The P-channel pair is active for inputs from 100 mV below the negative supply to approximately (V+) -2 V. There is a small transition region, typically (V+) -2 V to (V+) -1 V in which both input pairs are on. This transition region can vary modestly with process variation, and within this region PSRR, CMRR, offset voltage, offset drift, noise, and THD performance may be degraded compared to operation outside this region. To achieve best performance with the TLV910x family, avoid this transition region when possible. 图 50. Rail-to-Rail Input Stage #### 7.3.6 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. 51 shows an illustration of the ESD circuits contained in the TLV910x (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. 图 51. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application An ESD event is very short in duration and very high voltage (for example, 1 kV, 100 ns), whereas an EOS event is long duration and lower voltage (for example, 50 V, 100 ms). The ESD diodes are designed for out-of-circuit ESD protection (that is, during assembly, test, and storage of the device before being soldered to the PCB). During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit (labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level. Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events. #### 7.3.7 Overload Recovery Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV910x is approximately 1 µs. #### 7.3.8 Typical Specifications and Distributions Designers often have questions about a typical specification of an amplifier in order to design a more robust circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an amplifier will exhibit some amount of deviation from the ideal value, like an amplifier's input offset voltage. These deviations often follow *Gaussian* ("bell curve"), or *normal* distributions, and circuit designers can leverage this information to guardband their system, even when there is not a minimum or maximum specification in the *Electrical Characteristics* table. 图 52. Ideal Gaussian Distribution $\boxtimes$ 52 shows an example distribution, where $\mu$ , or mu, is the mean of the distribution, and where $\sigma$ , or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from $\mu$ – $\sigma$ to $\mu$ + $\sigma$ ). Depending on the specification, values listed in the *typical* column of the *Electrical Characteristics* table are represented in different ways. As a general rule of thumb, if a specification naturally has a nonzero mean (for example, like gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation ( $\mu$ + $\sigma$ ) in order to most accurately represent the typical value. You can use this chart to calculate approximate probability of a specification in a unit; for example, for TLV910x, the typical input voltage offset is 300 $\mu$ V, so 68.2% of all TLV910x devices are expected to have an offset from –300 $\mu$ V to +300 $\mu$ V. At 4 $\sigma$ (±1200 $\mu$ V), 99.9937% of the distribution has an offset voltage less than ±1200 $\mu$ V, which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units. Specifications with a value in the minimum or maximum column are assured by TI, and units outside these limits will be removed from production material. For example, the TLV910x family has a maximum offset voltage of 1.5 mV at 25°C, and even though this corresponds to 5 $\sigma$ ( $\approx$ 1 in 1.7 million units), which is extremely unlikely, TI assures that any unit with larger offset than 1.5 mV will be removed from production material. For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guardband for your application, and design worst-case conditions using this value. For example, the 6- $\sigma$ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and could be an option as a wide guardband to design a system around. In this case, the TLV910x family does not have a maximum or minimum for offset voltage drift, but based on 2 and the typical value of $0.6 \, \mu \text{V/°C}$ in the *Electrical Characteristics* table, it can be calculated that the 6- $\sigma$ value for offset voltage drift is about $3.6 \, \mu \text{V/°C}$ . When designing for worst-case system conditions, this value can be used to estimate the worst possible offset across temperature without having an actual minimum or maximum value. However, process variation and adjustments over time can shift typical means and standard deviations, and unless there is a value in the minimum or maximum specification column, TI cannot assure the performance of a device. This information should be used only to estimate the performance of a device. #### 7.4 Device Functional Modes The TLV910x has a single functional mode and is operational when the power-supply voltage is greater than 2.7 V ( $\pm 1.35 \text{ V}$ ). The maximum power supply voltage for the TLV910x is 16 V ( $\pm 8 \text{ V}$ ). # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TLV910x family offers excellent DC precision and DC performance. These devices operate up to 16-V supply rails and offer true rail-to-rail input/output, low offset voltage and offset voltage drift, as well as 1.1-MHz bandwidth and high output drive. These features make the TLV910x a robust, high-performance operational amplifier for high-voltage industrial applications. #### 8.2 Typical Applications #### 8.2.1 High Voltage Precision Comparator Many different systems require controlled voltages across numerous system nodes to ensure robust operation. A comparator can be used to monitor and control voltages by comparing a reference threshold voltage with an input voltage and providing an output when the input crosses this threshold. The TLV910x family of op amps make excellent high voltage, precision comparators due to their robust input stage, low typical offset, and high slew rate. Previous generation high-voltage op amps often use back-to-back diodes across the inputs to prevent damage to the op amp which greatly limits these op amps to be used as comparators, but the TLV910x's patented input stage allows the device to have a wide differential voltage between the inputs. 图 53. Typical Comparator Application #### 8.2.1.1 Design Requirements The primary objective is to design a 15-V precision comparator. - System supply voltage (V+): 15 V - Resistor 1 value: 100 kΩ - Resistor 2 value: 100 kΩ - Reference threshold voltage (V<sub>TH</sub>): 7.5 V - Input voltage range (V<sub>IN</sub>): 2.5 V 12.5 V - Output voltage range (V<sub>OUT</sub>): 0 V 15 V # Typical Applications (接下页) ### 8.2.1.2 Detailed Design Procedure This noninverting comparator circuit applies the input voltage $(V_{IN})$ to the noninverting terminal of the op amp. Two resistors $(R_1 \text{ and } R_2)$ divide the supply voltage (V+) to create a mid-supply threshold voltage $(V_{TH})$ as calculated in $\triangle \pm 1$ . The circuit is shown in $\boxed{8}$ 53. When $V_{IN}$ is less then $V_{TH}$ , the output voltage transitions to the negative supply and equals the low-level output voltage. When $V_{IN}$ is greater than $V_{TH}$ , the output voltage transitions to the positive supply and equals the high-level output voltage. In this example, resistor 1 and 2 have been selected to be 100 k $\Omega$ , which sets the reference threshold at 7.5 V. However, resistor 1 and 2 can be adjusted to modify the threshold using $\Delta \vec{\pi}$ 1. Resistor 1 and 2's values have also been selected to reduce power consumption, but these values can be further increased to reduce power consumption, or reduced to improve noise performance. $$V_{TH} = \frac{R_2}{R_1 + R_2} \times V_{+} \tag{1}$$ #### 8.2.1.3 Application Curve 图 54. Comparator Output Response to Input Voltage # 9 Power Supply Recommendations The TLV910x is specified for operation from 2.7 V to 16 V (±1.35 V to ±8 V); many specifications apply from -40°C to 125°C. #### CAUTION Supply voltages larger than 20 V can permanently damage the device; see the *Absolute Maximum Ratings* table. Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout* section. # 10 Layout ## 10.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques. - In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. As illustrated in ₹ 56, keeping RF and RG close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. - Cleaning the PCB following board assembly is recommended for best performance. - Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. ## 10.2 Layout Example 图 55. Schematic Representation # Layout Example (接下页) 图 56. Operational Amplifier Board Layout for Noninverting Configuration 图 57. Example Layout for SC70 (DCK) Package # Layout Example (接下页) 图 58. Example Layout for VSSOP-8 (DGK) Package 图 59. Example Layout for WSON-8 (DSG) Package #### 11 器件和文档支持 # 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 TINA-TI™ (免费软件下载) TINA™是一款简单、功能强大且易于使用的电路仿真程序,此程序基于 SPICE 引擎。TINA-TI 是 TINA 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。TINA-TI 提供所有传统的 SPICE 直流、瞬态和频域分析,以及其他设计功能。 TINA-TI 可从 Analog eLab Design Center (模拟电子实验室设计中心) 免费下载,它提供全面的后续处理能力,使得用户能够以多种方式形成结果。虚拟仪器提供选择输入波形和探测电路节点、电压和波形的功能,从而创建一个动态的快速入门工具。 注 这些文件需要安装 TINA 软件(由 DesignSoft™提供)或者 TINA-TI 软件。请从 TINA-TI 文件夹 中下载免费的 TINA-TI 软件。 # 11.2 文档支持 #### 11.2.1 相关文档 德州仪器 (TI), 《电路板布局技巧》。 德州仪器 (TI), 《适合所有人的运算放大器》。 #### 11.3 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。 #### 表 3. 相关链接 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具与软件 | 支持和社区 | |---------|-------|------|------|-------|-------| | TLV9102 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | #### 11.4 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 # 11.5 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.6 商标 E2E is a trademark of Texas Instruments. TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc. Bluetooth is a registered trademark of Bluetooth SIG, Inc. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners. #### 11.7 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.8 术语表 #### SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 7-Jun-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TLV9101IDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T91V | Samples | | TLV9101IDCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 1FO | Samples | | TLV9101SIDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T91S | Samples | | TLV9102IDDFR | ACTIVE | SOT-23-THIN | DDF | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T91F | Samples | | TLV9102IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | T9102D | Samples | | TLV9102IDSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | T912 | Samples | | TLV9102IPWR | ACTIVE | TSSOP | PW | 8 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | T9102P | Samples | | TLV9102SIDGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | T910 | Samples | | TLV9102SIRUGR | ACTIVE | X2QFN | RUG | 10 | 3000 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | HBF | Samples | | TLV9104IDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TLV9104D | Samples | | TLV9104IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | (PTL91PW, TLV91PW) | Samples | | TLV9104IRTER | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | T91RT | Samples | | TLV9104IRUCR | ACTIVE | QFN | RUC | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | FOF | Samples | | TLV9104SIRTER | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | T9104S | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM www.ti.com 7-Jun-2021 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 8-Jun-2021 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV9101IDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV9101IDCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TLV9101SIDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV9102IDDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV9102IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV9102IDSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TLV9102IPWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLV9102SIDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TLV9102SIRUGR | X2QFN | RUG | 10 | 3000 | 178.0 | 8.4 | 1.75 | 2.25 | 0.56 | 4.0 | 8.0 | Q1 | | TLV9104IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLV9104IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLV9104IRTER | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV9104IRUCR | QFN | RUC | 14 | 3000 | 180.0 | 9.5 | 2.16 | 2.16 | 0.5 | 4.0 | 8.0 | Q2 | | TLV9104SIRTER | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 8-Jun-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV9101IDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV9101IDCKR | SC70 | DCK | 5 | 3000 | 190.0 | 190.0 | 30.0 | | TLV9101SIDBVR | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TLV9102IDDFR | SOT-23-THIN | DDF | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TLV9102IDR | SOIC | D | 8 | 2500 | 853.0 | 449.0 | 35.0 | | TLV9102IDSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TLV9102IPWR | TSSOP | PW | 8 | 2000 | 853.0 | 449.0 | 35.0 | | TLV9102SIDGSR | VSSOP | DGS | 10 | 2500 | 366.0 | 364.0 | 50.0 | | TLV9102SIRUGR | X2QFN | RUG | 10 | 3000 | 205.0 | 200.0 | 33.0 | | TLV9104IDR | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | TLV9104IPWR | TSSOP | PW | 14 | 2000 | 366.0 | 364.0 | 50.0 | | TLV9104IRTER | WQFN | RTE | 16 | 3000 | 367.0 | 367.0 | 35.0 | | TLV9104IRUCR | QFN | RUC | 14 | 3000 | 205.0 | 200.0 | 30.0 | | TLV9104SIRTER | WQFN | RTE | 16 | 3000 | 367.0 | 367.0 | 35.0 | - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. QFN (Quad Flatpack No-Lead) package configuration. D. This package complies to JEDEC MO-288 variation X2EFD. ## RUG (R-PQFP-N10) - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153, variation AA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. PLASTIC QUAD FLAT PACK- NO LEAD - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. ## DCK (R-PDSO-G5) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. PLASTIC SMALL OUTLINE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. ## RTE (S-PWQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. ### RTE (S-PWQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206446-8/U 08/15 NOTE: A. All linear dimensions are in millimeters ### RTE (S-PWQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD #### NOTES: A. - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司