

# LMH6739 Very Wideband, Low Distortion Triple Video Buffer

Check for Samples: LMH6739

### **FEATURES**

- 750 MHz −3 dB small signal bandwidth (A<sub>V</sub> = +1)
- -85 dBc 3<sup>rd</sup> harmonic distortion (20 MHz)
- 2.3 nV/√Hz input noise voltage
- 3300 V/µs slew rate
- 32 mA supply current (10.6 mA per op amp)
- 90 mA linear output current
- 0.02/0.01 Diff. Gain/ Diff. Phase  $(R_1 = 150\Omega)$
- 2mA shutdown current

### **APPLICATIONS**

- RGB video driver
- High resolution projectors
- Flash A/D driver
- D/A transimpedance buffer
- Wide dynamic range IF amp
- Radar/communication receivers
- DDS post-amps
- Wideband inverting summer
- Line driver

#### DESCRIPTION

The LMH6739 is a very wideband, DC coupled monolithic selectable gain buffer designed specifically for ultra high resolution video systems as well as wide dynamic range systems requiring exceptional signal fidelity. Benefiting from current feedback architecture, the LMH6739 offers gains of -1, 1 and 2. At a gain of +2 the LMH6739 supports ultra high resolution video systems with a 400 MHz 2 V<sub>PP</sub>3 dB Bandwidth. With 12-bit distortion level through 30 MHz ( $R_1 = 100\Omega$ ), 2.3nV/√Hz input referred noise, the LMH6739 is the ideal driver or buffer for high speed flash A/D and D/A converters. Wide dynamic range systems such as radar and communication receivers requiring a wideband amplifier offering exceptional signal purity will find the LMH6739 low input referred noise and low harmonic distortion make it an attractive solution. The LMH6739 is offered in a space saving SSOP package.

#### **CONNECTION DIAGRAM**



See Package Number DBQ0016A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| ESD Tolerance (2)                                 |                  |
|---------------------------------------------------|------------------|
| Human Body Model                                  | 2000V            |
| Machine Model                                     | 200V             |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 13.2V            |
| Гоит                                              | (3)              |
| Common Mode Input Voltage                         | ±V <sub>CC</sub> |
| Maximum Junction Temperature                      | +150°C           |
| Storage Temperature Range                         | −65°C to +150°C  |
| Soldering Information                             |                  |
| Infrared or Convection (20 sec.)                  | 235°C            |
| Wave Soldering (10 sec.)                          | 260°C            |
| Storage Temperature Range                         | −65°C to +150°C  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical Characteristics tables.
- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See the Power Dissipation section of the Application Information for more details.

Operating Ratings<sup>(1)(2)</sup>

| Temperature Range (3)                             | -40°C to +85°C     |                    |  |  |  |
|---------------------------------------------------|--------------------|--------------------|--|--|--|
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 8V to 12V          |                    |  |  |  |
| Thermal Resistance                                |                    |                    |  |  |  |
| Package                                           | (θ <sub>JC</sub> ) | (θ <sub>JA</sub> ) |  |  |  |
| 16-Pin SSOP                                       | 36°C/W             | 120°C/W            |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical Characteristics tables.
- (2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



## Electrical Characteristics (1)

 $T_A = 25$ °C,  $A_V = +2$ ,  $V_{CC} = \pm 5V$ ,  $R_L = 100\Omega$ ; unless otherwise specified.

| Symbol          | Parameter                              | Conditions                                          | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |
|-----------------|----------------------------------------|-----------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| Frequency       | Domain Performance                     |                                                     |                    |                    |                    |                    |
| UGBW            | -3 dB Bandwidth                        | Unity Gain, V <sub>OUT</sub> = 200 mV <sub>PP</sub> |                    | 750                |                    | MHz                |
| SSBW            | -3 dB Bandwidth                        | V <sub>OUT</sub> = 200 mV <sub>PP</sub>             |                    | 480                |                    | N.41.1-            |
| LSBW            |                                        | V <sub>OUT</sub> = 2 V <sub>PP</sub>                |                    | 400                |                    | MHz                |
|                 | 0.1 dB Bandwidth                       | V <sub>OUT</sub> = 2 V <sub>PP</sub>                |                    | 150                |                    | MHz                |
| GFR2            | Rolloff                                | at 300 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub>    |                    | 1.0                |                    | dB                 |
| Time Dom        | ain Response                           |                                                     | •                  |                    |                    | •                  |
| TRS             | Rise and Fall Time                     | 2V Step                                             |                    | 0.9                |                    |                    |
| TRL             | (10% to 90%)                           | 5V Step                                             |                    | 1.7                |                    | ns                 |
| SR              | Slew Rate                              | 5V Step                                             |                    | 3300               |                    | V/µs               |
| t <sub>s</sub>  | Settling Time to 0.1%                  | 2V Step                                             |                    | 10                 |                    | ns                 |
| t <sub>e</sub>  | Enable Time                            | From Disable = rising edge.                         |                    | 7.3                |                    | ns                 |
| t <sub>d</sub>  | Disable Time                           | From Disable = falling edge.                        |                    | 4.5                |                    | ns                 |
| Distortion      |                                        |                                                     |                    |                    |                    |                    |
| HD2L            |                                        | 2 V <sub>PP</sub> , 5 MHz                           |                    | -80                |                    |                    |
| HD2             | 2 <sup>nd</sup> Harmonic Distortion    | 2 V <sub>PP</sub> , 20 MHz                          |                    | -71                |                    | dBc                |
| HD2H            |                                        | 2 V <sub>PP</sub> , 50 MHz                          |                    | -55                |                    |                    |
| HD3L            |                                        | 2 V <sub>PP</sub> , 5 MHz                           |                    | -90                |                    |                    |
| HD3             | 3 <sup>rd</sup> Harmonic Distortion    | 2 V <sub>PP</sub> , 20 MHz                          |                    | -85                |                    | dBc                |
| HD3H            |                                        | 2 V <sub>PP</sub> , 50 MHz                          |                    | -65                |                    |                    |
| Equivalent      | Input Noise                            |                                                     |                    |                    |                    |                    |
| V <sub>N</sub>  | Non-Inverting Voltage                  | >1 MHz                                              |                    | 2.3                |                    | nV/√ <del>Hz</del> |
| I <sub>CN</sub> | Inverting Current                      | >1 MHz                                              |                    | 12                 |                    | pA/√Hz             |
| N <sub>CN</sub> | Non-Inverting Current                  | >1 MHz                                              |                    | 3                  |                    | pA/√Hz             |
| Video Perf      | ormance                                |                                                     |                    |                    |                    |                    |
| DG              | Differential Gain                      | 4.43 MHz, $R_L = 150Ω$                              |                    | .02                |                    | %                  |
| DP              | Differential Phase                     | 4.43 MHz, $R_L = 150Ω$                              |                    | .01                |                    | degree             |
| Static, DC      | Performance                            |                                                     |                    | •                  |                    |                    |
| V <sub>OS</sub> | Input Offset Voltage (4)               |                                                     |                    | 0.5                | ±2.5<br>±4.5       | mV                 |
| I <sub>BN</sub> | Input Bias Current (4)                 | Non-Inverting                                       | -16<br><b>-21</b>  | -8                 | 0<br><b>+5</b>     | μV                 |
| I <sub>BI</sub> | Input Bias Current (4)                 | Inverting                                           |                    | -2                 | ±30<br><b>±40</b>  | μA                 |
| PSRR            | Power Supply Rejection Ratio (4)       |                                                     | 50<br><b>48.5</b>  | 53                 |                    | dB                 |
| CMRR            | Common Mode Rejection Ratio (4)        |                                                     | 46<br><b>44</b>    | 50                 |                    | dB                 |
| I <sub>CC</sub> | Supply Current (4)                     | All three amps Enabled, No Load                     |                    | 32                 | 35<br><b>40</b>    | mA                 |
|                 | Supply Current Disabled V <sup>+</sup> | R <sub>L</sub> = ∞                                  |                    | 1.9                | 2.2                | mA                 |
|                 | Supply Current Disabled V              | R <sub>L</sub> = ∞                                  |                    | 1.1                | 1.3                | mA                 |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . Parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub>> T<sub>A</sub>. See Applications Information for information on temperature de-rating of this device. Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

Parameter 100% production tested at 25° C.

Copyright © 2004-2013, Texas Instruments Incorporated

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are through correlations using the Statistical Quality Control (SQC) method.

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested on shipped production material.



# Electrical Characteristics (1) (continued)

 $T_A$  = 25°C,  $A_V$  = +2,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ; unless otherwise specified.

| Symbol                                             | Parameter                                      | Conditions                                      | Min <sup>(2)</sup>    | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |  |
|----------------------------------------------------|------------------------------------------------|-------------------------------------------------|-----------------------|--------------------|--------------------|-------|--|
|                                                    | Internal Feedback & Gain Set<br>Resistor Value |                                                 | 375                   | 450                | 525                | Ω     |  |
|                                                    | Gain Error                                     | R <sub>L</sub> = ∞                              |                       | 0.2                | ±1.1               | %     |  |
| Miscellane                                         | ous Performance                                |                                                 |                       |                    |                    |       |  |
| R <sub>IN</sub> +                                  | Non-Inverting Input Resistance                 |                                                 |                       | 1000               |                    | kΩ    |  |
| C <sub>IN</sub> +                                  | Non-Inverting Input Capacitance                |                                                 |                       | .8                 |                    | pF    |  |
| R <sub>IN</sub> -                                  | Inverting Input Impedance                      | Output impedance of input buffer.               |                       | 30                 |                    | Ω     |  |
| R <sub>O</sub>                                     | Output Impedance                               | DC                                              |                       | 0.05               |                    | Ω     |  |
| V <sub>O</sub> Output Voltage Range <sup>(4)</sup> | Output Mallace Decorated                       | $R_L = 100\Omega$                               | ±3.25<br>± <b>3.1</b> | ±3.5               |                    | V     |  |
|                                                    | Output Voltage Range (**)                      | R <sub>L</sub> = ∞                              | ±3.65<br>± <b>3.5</b> | ±3.8               |                    | V     |  |
| CMIR                                               | Common Mode Input Range (4)                    | CMRR > 40 dB                                    | ±1.9<br><b>±1.7</b>   | ±2.0               |                    | V     |  |
| l <sub>o</sub>                                     | Linear Output Current (5) (4)                  | V <sub>IN</sub> = 0V, V <sub>OUT</sub> < ±30 mV | 80<br><b>60</b>       | 90                 |                    | mA    |  |
| I <sub>SC</sub>                                    | Short Circuit Current (6)                      | V <sub>IN</sub> = 2V Output Shorted to Ground   |                       | 160                |                    | mA    |  |
| l <sub>IH</sub>                                    | Disable Pin Bias Current High                  | Disable Pin = V <sup>+</sup>                    |                       | 10                 |                    | μΑ    |  |
| I <sub>IL</sub>                                    | Disable Pin Bias Current Low                   | Disable Pin = 0V                                |                       | -350               |                    | μΑ    |  |
| $V_{DMAX}$                                         | Voltage for Disable                            | Disable Pin ≤ V <sub>DMAX</sub>                 |                       |                    | 0.8                | V     |  |
| V <sub>DMIM</sub>                                  | Voltage for Enable                             | Disable Pin ≥ V <sub>DMIN</sub>                 | 2.0                   |                    |                    | V     |  |

The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See the Power Dissipation section of the

Application Information for more details.

Short circuit current should be limited in duration to no more than 10 seconds. See the Power Dissipation section of the Application Information for more details.



## **Typical Performance Characteristics**

 $A_V$  = +2,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ; unless otherwise specified).



Figure 1.



Figure 3.





Figure 2.







## **Typical Performance Characteristics (continued)**

 $A_V$  = +2,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ; unless otherwise specified).



Figure 7.







Figure 11.



Figure 10.



Figure 12.

Submit Documentation Feedback



## **Typical Performance Characteristics (continued)**

 $A_V$  = +2,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ; unless otherwise specified).



Figure 13.





30

**Disable Timing** 

Vout

60 70

Product Folder Links: LMH6739

Figure 17.

40 50

TIME (ns)



Figure 14.



Figure 16.



Submit Documentation Feedback

0.6

0.4

0.2

0 10 20



## **Typical Performance Characteristics (continued)**

 $A_V$  = +2,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ; unless otherwise specified).





Submit Documentation Feedback



#### APPLICATION INFORMATION





Figure 21. Recommended Non-Inverting Gain Circuit, Gain = +2

Figure 22. Recommended Non-Inverting Gain Circuit, Gain +1



Figure 23. Recommended Inverting Gain Circuit, Gain = −1

### **GENERAL INFORMATION**

The LMH6739 is a high speed current feedback selectable gain buffer (SGB), optimized for very high speed and low distortion. With its internal feedback and gain-setting resistors the LMH6739 offers excellent AC performance while simplifying board layout and minimizing the affects of layout related parasitic components. The LMH6739 has no internal ground reference so single or split supply configurations are both equally useful.

#### SETTING THE CLOSED LOOP GAIN

The LMH6739 is a current feedback amplifier with on-chip  $R_F = R_G = 450\Omega$ . As such it can be configured with an  $A_V = +2$ ,  $A_V = +1$ , or an  $A_V = -1$  by connecting pins 3 and 4 as described in Table 1.

Table 1. Input Connections for all 3 Gain Possibilities

| CAINIA              | INPUT CONNECTIONS |              |  |  |  |  |  |
|---------------------|-------------------|--------------|--|--|--|--|--|
| GAIN A <sub>V</sub> | Non-Inverting     | Inverting    |  |  |  |  |  |
| -1 V/V              | Ground            | Input Signal |  |  |  |  |  |
| +1 V/V              | Input Signal      | NC (Open)    |  |  |  |  |  |
| +2 V/V              | Input Signal      | Ground       |  |  |  |  |  |



The gain of the LMH6739 is accurate to  $\pm 1\%$  and stable over temperature. The internal gain setting resistors,  $R_F$  and  $R_G$ , match very well. However, over process and temperature their absolute value will change. Using external resistors in series with  $R_G$  to change the gain will result in poor gain accuracy over temperature and from part to part.





Figure 24. Correction for Unity Gain Peaking

Figure 25. Frequency Response for Circuit in Figure 24

### **UNITY GAIN COMPENSATION**

With a current feedback Selectable Gain Buffer like the LMH6739, the feedback resistor is a compromise between the value needed for stability at unity gain and the optimized value used at a gain of two. The result of this compromise is substantial peaking at unity gain. If this peaking is undesirable a simple RC filter at the input of the buffer will smooth the frequency response shown as Figure 24. Figure 25 shows the results of a simple filter placed on the non-inverting input. See Figure 26 and Figure 27 for another method for reducing unity gain peaking.





Figure 26. Alternate Unity Gain Compensation

Figure 27. Frequency Response for Circuit in Figure 26



Figure 28. Decoupling Capacitive Loads

Submit Documentation Feedback



#### **DRIVING CAPACITIVE LOADS**

Capacitive output loading applications will benefit from the use of a series output resistor  $R_{\text{OUT}}$ . Figure 28 shows the use of a series output resistor,  $R_{\text{OUT}}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. The charts "Suggested  $R_{\text{OUT}}$  vs. Cap Load" give a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{\text{OUT}}$  can be reduced slightly from the recommended values.

#### LAYOUT CONSIDERATIONS

Whenever questions about layout arise, use the evaluation board as a guide. The LMH730275 is the evaluation board for the LMH6739.

To reduce parasitic capacitances ground and power planes should be removed near the input and output pins. Components in the feedback loop should be placed as close to the device as possible. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends.

Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device, the smaller ceramic capacitors should be placed as close to the device as possible. The LMH6739 has multiple power and ground pins for enhanced supply bypassing. Every pin should ideally have a separate bypass capacitor. Sharing bypass capacitors may slightly degrade second order harmonic performance, especially if the supply traces are thin and /or long. In Figure 21 and Figure 22  $C_{\rm SS}$  is optional, but is recommended for best second harmonic distortion. Another option to using  $C_{\rm SS}$  is to use pairs of .01  $\mu F$  and 0.1  $\mu F$  ceramic capacitors for each supply bypass.

#### **VIDEO PERFORMANCE**

The LMH6739 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. NTSC and PAL performance is nearly flawless. Best performance will be obtained with back terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage. Figure 24 shows a typical configuration for driving a  $75\Omega$  Cable. The amplifier is configured for a gain of two to make up for the 6 dB of loss in  $R_{OLT}$ .



Figure 29. Maximum Power Dissipation



#### POWER DISSIPATION

The LMH6739 is optimized for maximum speed and performance in the small form factor of the standard SSOP-16 package. To achieve its high level of performance, the LMH6739 consumes an appreciable amount of quiescent current which cannot be neglected when considering the total package power dissipation limit. The quiescent current contributes to about 40° C rise in junction temperature when no additional heat sink is used ( $V_S = \pm 5V$ , all 3 channels on). Therefore, it is easy to see the need for proper precautions to be taken in order to make sure the junction temperature's absolute maximum rating of 150°C is not violated.

To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{\text{JMAX}}$  is never exceeded due to the overall power dissipation (all 3 channels).

With the LMH6739 used in a back-terminated  $75\Omega$  RGB analog video system (with 2 V<sub>PP</sub> output voltage), the total power dissipation is around 435 mW of which 340 mW is due to the quiescent device dissipation (output black level at 0V). With no additional heat sink used, that puts the junction temperature to about 140° C when operated at 85°C ambient.

To reduce the junction temperature many options are available. Forced air cooling is the easiest option. An external add-on heat-sink can be added to the SSOP-16 package, or alternatively, additional board metal (copper) area can be utilized as heat-sink.

An effective way to reduce the junction temperature for the SSOP-16 package (and other plastic packages) is to use the copper board area to conduct heat. With no enhancement the major heat flow path in this package is from the die through the metal lead frame (inside the package) and onto the surrounding copper through the interconnecting leads. Since high frequency performance requires limited metal near the device pins the best way to use board copper to remove heat is through the bottom of the package. A gap filler with high thermal conductivity can be used to conduct heat from the bottom of the package to copper on the circuit board. Vias to a ground or power plane on the back side of the circuit board will provide additional heat dissipation. A combination of front side copper and vias to the back side can be combined as well.

Follow these steps to determine the maximum power dissipation for the LMH6739:

1. Calculate the quiescent (no-load) power:

$$P_{AMP} = I_{CC} \times (V_S) V_S = V^+ - V^-$$
 (1)

2. Calculate the RMS power dissipated in the output stage:

$$P_{D} (rms) = rms ((V_{S} - V_{OUT})^{*}I_{OUT})$$

$$(2)$$

where  $V_{OUT}$  and  $I_{OUT}$  are the voltage and current across the external load and  $V_S$  is the total supply current

3. Calculate the total RMS power:

$$P_{T} = P_{AMP} + P_{D} \tag{3}$$

The maximum power that the LMH6739 package can dissipate at a given temperature can be derived with the following equation (See Figure 29):

 $P_{MAX}$  = (150° -  $T_{AMB}$ )/  $\theta_{JA}$ , where  $T_{AMB}$  = Ambient temperature (°C) and  $\theta_{JA}$  = Thermal resistance, from junction to ambient, for a given package (°C/W). For the SSOP package  $\theta_{JA}$  is 120°C/W.

### **ESD PROTECTION**

The LMH6739 is protected against electrostatic discharge (ESD) on all pins. The LMH6739 will survive 2000V Human Body model and 200V Machine model events.

Under closed loop operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6739 is driven by a large signal while the device is powered down the ESD diodes will conduct.

The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the power pins to each other will prevent the chip from being powered up through the input.





## **REVISION HISTORY**

| Changes from Revision F (March 2013) to Revision G |                                                    |  |    |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 12 |  |  |



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LMH6739MQ/NOPB   | ACTIVE     | SSOP         | DBQ                | 16   | 95             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LH67<br>39MQ            | Samples |
| LMH6739MQX/NOPB  | ACTIVE     | SSOP         | DBQ                | 16   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LH67<br>39MQ            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 7-Dec-2015

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6739MQX/NOPB | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 7-Dec-2015



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMH6739MQX/NOPB | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |  |



SHRINK SMALL-OUTLINE PACKAGE



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated