

# LF198JAN Monolithic Sample-and-Hold Circuits

Check for Samples: LF198JAN

#### **FEATURES**

- Operates from ±5V to ±18V Supplies
- Less Than 10 µs Acquisition Time
- TTL, PMOS, CMOS Compatible Logic Input
- 0.5 mV Typical Hold Step at  $C_h = 0.01 \mu F$
- **Low Input Offset**
- 0.002% Gain Accuracy
- Low Output Noise in Hold Mode
- Input Characteristics Do Not Change During **Hold Mode**
- High Supply Rejection Ratio in Sample or Hold
- Wide Bandwidth
- **Space Qualified** Logic Inputs on the LF198 are Fully Differential with Low Input Current, Allowing Direct Connection to TTL, PMOS, and CMOS. Differential Threshold is 1.4V. The LF198 will Operate from ±5V to ±18V Supplies.

#### DESCRIPTION

The LF198 is a monolithic sample-and-hold circuit which utilizes BI-FET technology to obtain ultra-high dc accuracy with fast acquisition of signal and low droop rate. Operating as a unity gain follower, dc gain accuracy is 0.002% typical and acquisition time is as low as 6 µs to 0.01%. A bipolar input stage is used to achieve low offset voltage and wide bandwidth. Input offset adjust is accomplished with a single pin, and does not degrade input offset drift. The wide bandwidth allows the LF198 to be included inside the feedback loop of 1 MHz op amps without having stability problems. Input impedance of  $10^{10}\Omega$  allows high source impedances to be used without degrading accuracy.

P-channel junction FET's are combined with bipolar devices in the output amplifier to give droop rates as low as 5 mV/min with a 1 µF hold capacitor. The JFET's have much lower noise than MOS devices used in previous designs and do not exhibit high temperature instabilities. The overall design ensures no feed-through from input to output in the hold mode, even for input signals equal to the supply voltages.

#### **Connection Diagrams**



Figure 1. TO-99 Package See Package Number LMC

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# **Typical Connection and Performance Curve**





# **Functional Diagram**







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings(1)

| / IDOOIGIO III GAAIIII GIII  | · · · · · · · · · · · · · · · · · · · |                                    |                                |
|------------------------------|---------------------------------------|------------------------------------|--------------------------------|
| Supply Voltage               |                                       |                                    | ±18V                           |
| Power Dissipation (Package   | Limitation) (2)                       |                                    | 500 mW                         |
| Operating Ambient Tempera    | ature Range                           |                                    | -55°C ≤T <sub>A</sub> ≤ +125°C |
| Storage Temperature Range    | е                                     |                                    | -65°C to +150°C                |
| Maximum Junction Tempera     | ature (T <sub>Jmax</sub> )            |                                    | +150°C                         |
| Input Voltage                |                                       | Equal to Supply Voltage            |                                |
| Logic To Logic Reference D   | +7V, -30V                             |                                    |                                |
| Output Short Circuit Duratio | Indefinite                            |                                    |                                |
| Hold Capacitor Short Circuit | Duration                              |                                    | 10 sec                         |
| Lead Temperature (Solderin   | ng, 10 sec.)                          |                                    | 300°C                          |
|                              |                                       | TO-99 (Still Air @ 0.5W)           | 160°C/W                        |
| Thermal Resistance           | $\theta_{JA}$                         | TO-99 (500 LF/Min Air Flow @ 0.5W) | 84°C/W                         |
|                              | $\theta_{JC}$                         | TO-99                              | 48°C/W                         |
| ESD Tolerance <sup>(4)</sup> |                                       |                                    | 500V                           |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions
- (2) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any temperature is P<sub>D</sub> = (T<sub>JMAX</sub> ¬ T<sub>A</sub>)/θ<sub>JA</sub>, or the number given in the Absolute Maximum Ratings, whichever is lower.
- (3) Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2V below the positive supply and 3V above the negative supply.
- (4) Human body model, 100pF discharged through  $1.5K\Omega$

# **Quality Conformance Inspection**

Mil-Std-883, Method 5005 — Group A

| Subgroup | Description         | Temperature (°C) |
|----------|---------------------|------------------|
| 1        | Static tests at     | +25°C            |
| 2        | Static tests at     | +125°C           |
| 3        | Static tests at     | −55°C            |
| 4        | Dynamic tests at    | +25°C            |
| 5        | Dynamic tests at    | +125°C           |
| 6        | Dynamic tests at    | −55°C            |
| 7        | Functional tests at | +25°C            |
| 8A       | Functional tests at | +125°C           |
| 8B       | Functional tests at | −55°C            |
| 9        | Switching tests at  | +25°C            |
| 10       | Switching tests at  | +125°C           |
| 11       | Switching tests at  | −55°C            |



# **Electrical Characteristics DC Parameters**

| Symbol                | Parameter                       | Conditions                                                               | Notes | Min    | Max   | Unit | Sub-<br>groups |
|-----------------------|---------------------------------|--------------------------------------------------------------------------|-------|--------|-------|------|----------------|
| V <sub>IO</sub>       | Input Offset Voltage            | +V <sub>CC</sub> = 3.5V, -V <sub>CC</sub> = -26.5V,                      |       | -3.0   | 3.0   | mV   | 1              |
|                       |                                 | V <sub>CM</sub> = 11.5V                                                  |       | -5.0   | 5.0   | mV   | 2, 3           |
|                       |                                 | $+V_{CC} = 26.5V, -V_{CC} = -3.5V,$                                      |       | -3.0   | 3.0   | mV   | 1              |
|                       |                                 | $V_{CM} = -11.5V$                                                        |       | -5.0   | 5.0   | mV   | 2, 3           |
|                       |                                 | $+V_{CC} = 15V, -V_{CC} = -15V,$                                         |       | -3.0   | 3.0   | mV   | 1              |
|                       |                                 | $V_{CM} = 0V$                                                            |       | -5.0   | 5.0   | mV   | 2, 3           |
|                       |                                 | $+V_{CC} = 7V, -V_{CC} = -3V,$                                           |       | -3.0   | 3.0   | mV   | 1              |
|                       |                                 | $V_{CM} = 2V$                                                            |       | -5.0   | 5.0   | mV   | 2, 3           |
|                       |                                 | $+V_{CC} = 3V, -V_{CC} = -7V,$                                           |       | -3.0   | 3.0   | mV   | 1              |
|                       |                                 | $V_{CM} = -2V$                                                           |       | -5.0   | 5.0   | mV   | 2, 3           |
| $I_{IB}$              | Input Bias Current              | $+V_{CC} = 3.5V, -V_{CC} = -26.5V,$                                      |       | -1.0   | 25    | nA   | 1              |
|                       |                                 | V <sub>CM</sub> = 11.5V                                                  |       | -25    | 75    | nA   | 2, 3           |
|                       |                                 | $+V_{CC} = 26.5V, -V_{CC} = -3.5V, V_{CM} =$                             |       | -1.0   | 25    | nA   | 1              |
|                       |                                 | -11.5V                                                                   |       | -25    | 75    | nA   | 2, 3           |
|                       |                                 | $+V_{CC} = 15V, -V_{CC} = -15V,$                                         |       | -1     | 25    | nA   | 1              |
|                       |                                 | $V_{CM} = 0V$                                                            | 75    | nA     | 2, 3  |      |                |
|                       |                                 | $+V_{CC} = 7V, -V_{CC} = -3V,$                                           |       | -1     | 25    | nA   | 1              |
|                       |                                 | $V_{CM} = 2V$                                                            |       | -25    | 75    | nA   | 2, 3           |
|                       |                                 | $+V_{CC} = 3V, -V_{CC} = -7V,$                                           |       | -1.0   | 25    | nA   | 1              |
|                       |                                 | $V_{CM} = -2V$                                                           |       | -25    | 75    | nA   | 2, 3           |
| $Z_{l}$               | Input Impedance                 | $+V_{CC} = 3.5V$ to 26.6V,<br>$-V_{CC} = -26.5V$ to -3.5V,               |       | 2.0    |       | GΩ   | 1              |
|                       |                                 | $V_{CM} = 11.5V \text{ to } -11.5V$                                      |       | 1.0    |       | GΩ   | 2, 3           |
| V <sub>IO Adj</sub> + | Input Offset Voltage Adjustment | $+V_{CC} = 15V, -V_{CC} = -15V,$<br>$V_{CM} = 0V$                        |       | 6.0    |       | mV   | 1, 2, 3        |
| V <sub>IO Adj</sub> - | Input Offset Voltage Adjustment | $+V_{CC} = 15V$ , $-V_{CC} = -15V$ , $V_{CM} = 0V$                       |       |        | -6.0  | mV   | 1, 2, 3        |
| PSRR+                 | Power Supply Rejection Ratio    | $-V_{CC} = -18V,$<br>+ $V_{CC} = 18V \text{ to } 12V$                    |       | 80     |       | dB   | 1, 2, 3        |
| PSRR-                 | Power Supply Rejection Ratio    | +V <sub>CC</sub> = 18V,<br>-V <sub>CC</sub> = -12V to -18V               |       | 80     |       | dB   | 1, 2, 3        |
| I <sub>CC</sub>       | Supply Current                  | $+V_{CC} = 15V, -V_{CC} = -15V,$                                         |       | 1.0    | 5.5   | mA   | 1,2            |
|                       |                                 | $V_{CM} = 0V$                                                            |       | 1.0    | 6.5   | mA   | 3              |
| A <sub>E</sub>        | Gain Error                      | $+V_{CC} = 3.5V \text{ to } 26.5V,$                                      |       | -0.005 | 0.005 | %    | 1              |
|                       |                                 | $-V_{CC} = -26.5V$ to $-3.5V$ ,<br>$V_{CM} = -11.5V$ to $11.5V$          |       | -0.02  | 0.02  | %    | 2, 3           |
|                       |                                 | $+V_{CC} = 3V \text{ to } 7V,$                                           |       | -0.02  | 0.02  | %    | 1              |
|                       |                                 | $-V_{CC} = -7V \text{ to } -3V,$<br>$V_{CM} = -2V \text{ to } 2V$        |       | -0.04  | 0.04  | %    | 2, 3           |
| R <sub>SC</sub>       | Series Charge Resistance        | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V,<br>V <sub>CM</sub> = 0V |       | 75     | 400   | Ω    | 1, 2, 3        |
| I <sub>IH</sub> (a)   | Logical 1 Input Current         | +V <sub>CC</sub> = 8.5V, -V <sub>CC</sub> = -21.5V                       |       | 0      | 10    | μΑ   | 1, 2, 3        |
| I <sub>IH</sub> (b)   | Logical 1 Input Current         | +V <sub>CC</sub> = 8.5V, -V <sub>CC</sub> = -21.5V                       |       | 0      | 10    | μA   | 1, 2, 3        |
| I <sub>IL</sub> (a)   | Logical 0 Input Current         | +V <sub>CC</sub> = 21.5V, -V <sub>CC</sub> = -8.5V                       |       | -1.0   | 1.0   | μA   | 1, 2, 3        |
| I <sub>IL</sub> (b)   | Logical 0 Input Current         | +V <sub>CC</sub> = 21.5V, -V <sub>CC</sub> = -8.5V                       |       | -1.0   | 1.0   | μΑ   | 1, 2, 3        |
| I <sub>OS</sub> +     | Output Short Circuit Current    | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V,<br>V <sub>CM</sub> = 0V |       | -25    |       | mA   | 1, 2, 3        |
| I <sub>OS</sub> -     | Output Short Circuit Current    | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V,<br>V <sub>CM</sub> = 0V |       |        | 25    | mA   | 1, 2, 3        |



# **Electrical Characteristics DC Parameters (continued)**

| Symbol              | Parameter                     | Conditions                                                                                                 | Notes              | Min    | Max   | Unit | Sub-<br>groups |
|---------------------|-------------------------------|------------------------------------------------------------------------------------------------------------|--------------------|--------|-------|------|----------------|
| I <sub>CH</sub> -   | Hold Capacitor Charge Current | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    |        | -3.0  | mA   | 1              |
|                     |                               | $V_{CM} = 0V$                                                                                              |                    |        | -2.0  | mA   | 2, 3           |
| I <sub>CH</sub> -   | Hold Capacitor Charge Current | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    | 3.0    |       | mA   | 1              |
|                     |                               | $V_{CM} = 0V$                                                                                              |                    | 2.0    |       | mA   | 2, 3           |
| V <sub>Th</sub> (H) | Differential Logic Threshold  | $+V_{CC} = 15V, -V_{CC} = -15V, \ V_{CM} = 0V \ Logic = 2.0V, Logic Ref = 2.0V$                            |                    | 1.0    |       | mA   | 1, 2, 3        |
| V <sub>Th</sub> (L) | Differential Logic Threshold  | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V,<br>V <sub>CM</sub> = 0V<br>Logic = 0.8V, Logic Ref = 2.0V |                    | -10    | 10    | μΑ   | 1, 2, 3        |
| I <sub>HL</sub> +   | Hold Mode Leakage Current     | $+V_{CC} = 3.5V, -V_{CC} = -26.5V,$                                                                        | See <sup>(1)</sup> | -0.100 | 0.100 | nA   | 1              |
|                     |                               | V <sub>CM</sub> = -11.5V                                                                                   |                    | -50    | 50    | nA   | 2              |
| I <sub>HL</sub> -   | Hold Mode Leakage Current     | $+V_{CC} = 26.5V, -V_{CC} = -3.5V, V_{CM}$                                                                 | See <sup>(1)</sup> | -0.100 | 0.100 | nA   | 1              |
|                     |                               | = 11.5V                                                                                                    |                    | -50    | 50    | nA   | 2              |
| Z <sub>O</sub>      | Output Impedance              | $+V_{CC} = 15V, -V_{CC} = -15V, V_{CM} = 0V$                                                               |                    |        | 2.0   | Ω    | 1, 2, 3        |
| $V_{HS}$            | (HOLD) Step Voltage           | $+V_{CC} = 3.5V, -V_{CC} = -26.5V, V_{CM}$                                                                 | See <sup>(2)</sup> | -2.0   | 2.0   | mV   | 1              |
|                     |                               | = 11.5V                                                                                                    |                    | -5.0   | 5.0   | mV   | 2, 3           |
|                     |                               | $+V_{CC} = 26.5V, -V_{CC} = -3.5V, V_{CM}$                                                                 | See <sup>(2)</sup> | -2.0   | 2.0   | mV   | 1              |
|                     |                               | = -11.5V                                                                                                   |                    | -5.0   | 5.0   | mV   | 2, 3           |
| $F_{RR}$            | Feedthrough Rejection Ratio   | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    | 86     |       | dB   | 1              |
|                     |                               | $V_{CM} = 0V$ , $V_{I} = 0V$ to 11.5V                                                                      |                    | 80     |       | dB   | 2, 3           |
|                     |                               | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    | 86     |       | dB   | 1              |
|                     |                               | $V_{CM} = 0V$ , $V_I = 11.5V$ to $0V$                                                                      |                    | 80     |       | dB   | 2, 3           |
|                     |                               | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    | 86     |       | dB   | 1              |
|                     |                               | $V_{CM} = 0V, V_{I} = 0V \text{ to -11.5V}$                                                                |                    | 80     |       | dB   | 2, 3           |
|                     |                               | $+V_{CC} = 15V, -V_{CC} = -15V,$                                                                           |                    | 86     |       | dB   | 1              |
|                     |                               | $V_{CM} = 0V, V_I = -11.5V \text{ to } 0V$                                                                 |                    | 80     |       | dB   | 2, 3           |

<sup>(1)</sup> Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is ensured over full input signal range.

<sup>(2)</sup> Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1 pF, for instance, will create an additional 0.5 mV step with a 5V logic swing and a 0.01μF hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.



# **AC/DC Parameters**

| Symbol                             | Parameter                                | arameter Conditions Notes                                                  |  | Min | Max | Unit                 | Sub-<br>groups |
|------------------------------------|------------------------------------------|----------------------------------------------------------------------------|--|-----|-----|----------------------|----------------|
| Delta V <sub>IO</sub> /<br>Delta T | Input Offset Voltage Temp<br>Sensitivity |                                                                            |  | -20 | 20  | μV/°C                | 8A, 8B         |
| $T_{AQ}$                           | Aquisition Time                          | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V                            |  |     | 25  | μS                   | 7              |
| T <sub>AP</sub>                    | Aperture Time                            | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V                            |  |     | 300 | nS                   | 7              |
| T <sub>S</sub>                     | Settling Time                            | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V                            |  |     | 1.5 | μS                   | 7              |
| F <sub>RR</sub> AC                 | Feedthrough Rejection Ratio              | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V,<br>V <sub>I</sub> = 20Vpp |  | 86  |     | dB                   | 7              |
| TR <sub>TS</sub>                   | Transient Response (settling time)       | $+V_{CC} = 3.5V$ , $-V_{CC} = -26.5V$ , $V_{I} = 100$ mV pulse             |  |     | 2.5 | μS                   | 7              |
|                                    |                                          | $+V_{CC} = 26.5V, -V_{CC} = -3.5V, V_{I} = 100mV pulse$                    |  |     | 2.5 | μS                   | 7              |
| TR <sub>OS</sub>                   | Transient Response (overshoot)           | $+V_{CC} = 3.5V$ , $-V_{CC} = -26.5V$ , $V_{I} = 100$ mV pulse             |  |     | 40  | %                    | 7              |
|                                    |                                          | $+V_{CC} = 26.5V, -V_{CC} = -3.5V, V_{I} = 100mV pulse$                    |  |     | 40  | %                    | 7              |
| en <sub>H</sub>                    | Noise                                    | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V                            |  |     | 10  | ${\sf mV}_{\sf RMS}$ | 7              |
| en <sub>S</sub>                    | Noise                                    | +V <sub>CC</sub> = 15V, -V <sub>CC</sub> = -15V                            |  |     | 10  | ${\sf mV}_{\sf RMS}$ | 7              |

# **DC Parameters: Drift Values**

Delta calculations performed on S-Level devices at group B, subgroup 5 ONLY.

| Symbol          | Parameters           | Conditions                                        | Notes | Min  | Max | Unit | Sub-<br>groups |
|-----------------|----------------------|---------------------------------------------------|-------|------|-----|------|----------------|
| V <sub>IO</sub> | Input Offset Voltage | $+V_{CC} = 15V, -V_{CC} = -15V,$<br>$V_{CM} = 0V$ |       | -0.5 | 0.5 | mV   | 1              |
| I <sub>IB</sub> | Input Bias Current   | $+V_{CC} = 15V, -V_{CC} = -15V,$<br>$V_{CM} = 0V$ |       | -2.5 | 2.5 | nA   | 1              |



# **Typical Performance Characteristics**















# **Typical Performance Characteristics (continued)**







Figure 12.







See Definition of Terms

Figure 13.



# **Typical Performance Characteristics (continued)**





Figure 16.









## LOGIC INPUT CONFIGURATIONS

# TTL & CMOS $3V \le V_{LOGIC}$ (Hi State) $\le 7V$



Threshold = 1.4V



Threshold = 1.4V\*Select for 2.8V at pin 8

# CMOS 7V ≤ V<sub>LOGIC</sub> (Hi State) ≤ 15V



Threshold =  $0.6 (V^+) + 1.4V$ 



Threshold =  $0.6 (V^+) - 1.4V$ 

# **Op Amp Drive**



Threshold ≈ +4V



Threshold = -4V



#### **Application Hints**

#### **HOLD CAPACITOR**

Hold step, acquisition time, and droop rate are the major trade-offs in the selection of a hold capacitor value. Size and cost may also become important for larger values. Use of the curves included with this data sheet should be helpful in selecting a reasonable value of capacitance. Keep in mind that for fast repetition rates or tracking fast signals, the capacitor drive currents may cause a significant temperature rise in the LF198.

A significant source of error in an accurate sample and hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2% after a quick change in voltage. A long sample time is required before the circuit can be put back into the hold mode with this type of capacitor. Dielectrics with very low hysteresis are polystyrene, polypropylene, and Teflon. Other types such as mica and polycarbonate are not nearly as good. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from 85°C to 100°C. Most ceramic capacitors are unusable with > 1% hysteresis. Ceramic "NPO" or "COG" capacitors are now available for 125°C operation and also have low dielectric absorption. For more exact data, see the curve *Dielectric Absorption Error*. The hysteresis numbers on the curve are final values, taken after full relaxation. The hysteresis error can be significantly reduced if the output of the LF198 is digitized quickly after the hold mode is initiated. The hysteresis relaxation time constant in polypropylene, for instance, is 10—50 ms. If A-to-D conversion can be made within 1 ms, hysteresis error will be reduced by a factor of ten.

#### DC AND AC ZEROING

DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a 1 k $\Omega$  potentiometer which has one end tied to V<sup>+</sup> and the other end tied through a resistor to ground. The resistor should be selected to give  $\approx$ 0.6 mA through the 1k potentiometer.

AC zeroing (hold step zeroing) can be obtained by adding an inverter with the adjustment pot tied input to output. A 10 pF capacitor from the wiper to the hold capacitor will give  $\pm 4$  mV hold step adjustment with a 0.01  $\mu$ F hold capacitor and 5V logic supply. For larger logic swings, a smaller capacitor (< 10 pF) may be used.

#### LOGIC RISE TIME

For proper operation, logic signals into the LF198 must have a minimum dV/dt of 1.0 V/ $\mu$ s. Slower signals will cause excessive hold step. If a R/C network is used in front of the logic input for signal delay, calculate the slope of the waveform at the threshold point to ensure that it is at least 1.0 V/ $\mu$ s.

#### SAMPLING DYNAMIC SIGNALS

Sample error to moving input signals probably causes more confusion among sample-and-hold users than any other parameter. The primary reason for this is that many users make the assumption that the sample and hold amplifier is truly locked on to the input signal while in the sample mode. In actuality, there are finite phase delays through the circuit creating an input-output differential for fast moving signals. In addition, although the output may have settled, the hold capacitor has an additional lag due to the  $300\Omega$  series resistor on the chip. This means that at the moment the "hold" command arrives, the hold capacitor voltage may be somewhat different than the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of 20 Vp-p at 10 kHz. Maximum dV/dt is  $0.6 \text{ V/}\mu\text{s}$ . With no analog phase delay and 100 ns logic delay, one could expect up to  $(0.1 \, \mu\text{s})(0.6 \, \text{V/}\mu\text{s}) = 60 \, \text{mV}$  error. Now assume a 1 MHz (3 dB) bandwidth for the overall analog loop. This generates a phase delay of 160 ns. If the hold capacitor sees this exact delay, then error due to analog delay will be  $(0.16 \, \mu\text{s})(0.6 \, \text{V/}\mu\text{s}) = -96 \, \text{mV}$ . Total output error is +60 mV (digital) -96 mV (analog) for a total of -36 mV. To add to the confusion, analog delay is proportioned to hold capacitor value while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors.

A curve labeled *Aperture Time* has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "hold" command. This curve is based on a 1 mV error fed into the output.

A second curve, *Hold Settling Time* indicates the time required for the output to settle to 1 mV after the "hold" command.



#### **DIGITAL FEEDTHROUGH**

Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input and the  $C_h$  pin. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5V will also help.

## **Guarding Technique**



Figure 19. Use 10-pin layout. Guard around Chis tied to output.



# **Typical Applications**

# 

\*For lower gains, the LM108 must be frequency compensated Use  $\approx \frac{100}{A_V}$  pF from comp 2 to ground

#### Ramp Generator with Variable Reset Level



\*Select for ramp rate  $\frac{\Delta V}{\Delta T} = \frac{1.2V}{(R2) (C_h)}$ R2  $\geq$  10k

# Sample and Difference Circuit (Output Follows Input in *Hold* Mode)



 $V_{OUT} = V_B + \Delta V_{IN}(HOLD MODE)$ 

#### Integrator with Programmable Reset Level



 $V_{OUT} \, (\text{Hold Mode}) \, = \, \left[ \frac{1}{(\text{R1}) \, (C_{\text{h}})} \int_{0}^{t} \! V_{\text{IN}} \, \text{d}t \, \right] \, + \, \left[ \, V_{\text{R}} \, \right]$ 



#### **Output Holds at Average of Sampled Input**



Select (R<sub>h</sub>) (C<sub>h</sub>)  $\gg \frac{1}{2\pi f_{IN} \text{ (Min)}}$ 

## Reset Stabilized Amplifier (Gain of 1000)



 $V_{OS} \leq$   $20 \mu V$  (No trim)  $Z_{IN} \approx$  1  $M\Omega$ 

$$\frac{\Delta V_{OS}}{\Delta t} \approx 30 \mu \text{V/sec}$$

 $\frac{\Delta V_{OS}}{\sqrt{T}} \approx 0.1 \mu V/^{\circ}C$ 

#### **Increased Slew Current**



## Fast Acquisition, Low Droop Sample & Hold





# Synchronous Correlator for Recovering Signals Below Noise Level



#### 2-Channel Switch



|                   | Α                  | В         |
|-------------------|--------------------|-----------|
| Gain              | 1 ± 0.02%          | 1 ± 0.2%  |
| Z <sub>IN</sub>   | 10 <sup>10</sup> Ω | 47 kΩ     |
| BW                | ≃ 1 MHz            | ≃ 400 kHz |
| Crosstalk @ 1 kHz | -90 dB             | -90 dB    |
| Offset            | ≤ 6 mV             | ≤ 75 mV   |

#### DC & AC Zeroing



#### **Staircase Generator**



\*Select for step height 50k →  $\cong$  1V Step

Submit Documentation Feedback

15





#### **Definition of Terms**

**Hold Step:** The voltage step at the output of the sample and hold when switching from sample mode to hold mode with a steady (dc) analog input voltage. Logic swing is 5V.

**Acquisition Time:** The time required to acquire a new analog input voltage with an output step of 10V. Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode.

**Gain Error:** The ratio of output voltage swing to input voltage swing in the sample mode expressed as a per cent difference.

Hold Settling Time: The time required for the output to settle within 1 mV of final value after the "hold" logic command.

**Dynamic Sampling Error:** The error introduced into the held output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and input slew rate. Note that this error term occurs even for long sample times.

**Aperture Time:** The delay required between "Hold" command and an input analog transition, so that the transition does not affect the held output.



# **REVISION HISTORY SECTION**

| Date<br>Released | Revision | Section                       | Originator | Changes                                                                          |
|------------------|----------|-------------------------------|------------|----------------------------------------------------------------------------------|
| 02/25/05         | А        | New release, Corporate format | L. Lytle   | 1 MDS converted to corp. datasheet format. MJLF198–X Rev 2B0 MDS to be archived. |
| 03/20/13         | А        | All                           |            | Changed layout of National Data Sheet to TI format                               |





5-Feb-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5)                                           | Samples |
|------------------|------------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|---------------|--------------|-------------------------------------------------------------------|---------|
| JL198BGA         | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS &<br>Non-Green | Call TI                       | Call TI       | -55 to 125   | JL198BGA<br>JM38510/12501BGA Q<br>ACO<br>JM38510/12501BGA Q<br>>T | Samples |
| JL198SGA         | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS<br>& Green     | Call TI                       | Call TI       | -55 to 125   | JL198SGA<br>JM38510/12501SGA Q<br>ACO<br>JM38510/12501SGA Q<br>>T | Samples |
| JM38510/12501BGA | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS &<br>Non-Green | Call TI                       | Call TI       | -55 to 125   | JL198BGA<br>JM38510/12501BGA Q<br>ACO<br>JM38510/12501BGA Q<br>>T | Samples |
| JM38510/12501SGA | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS<br>& Green     | Call TI                       | Call TI       | -55 to 125   | JL198SGA<br>JM38510/12501SGA Q<br>ACO<br>JM38510/12501SGA Q<br>>T | Samples |
| M38510/12501BGA  | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS &<br>Non-Green | Call TI                       | Call TI       | -55 to 125   | JL198BGA<br>JM38510/12501BGA Q<br>ACO<br>JM38510/12501BGA Q<br>>T | Samples |
| M38510/12501SGA  | ACTIVE     | TO-99        | LMC                | 8    | 20             | Non-RoHS<br>& Green     | Call TI                       | Call TI       | -55 to 125   | JL198SGA<br>JM38510/12501SGA Q<br>ACO<br>JM38510/12501SGA Q<br>>T | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

# PACKAGE OPTION ADDENDUM



5-Feb-2021

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LF198JAN. LF198JAN-SP:

Military: LF198JAN

Space: LF198JAN-SP

NOTE: Qualified Version Definitions:

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# LMC (O-MBCY-W8)

# METAL CYLINDRICAL PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated