# OptiMOS™ 5 Power MOS Transistor Chip #### IPC331N15NM5R | Туре | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> | Die size | Die-thickness | |---------------|----------------------|----------------------|----------------------------|---------------| | IPC331N15NM5R | 150 V | $2.9~\text{m}\Omega$ | 7.05 x 4.7 mm <sup>2</sup> | 246 μm | ### **Description** - N-channel enhancement mode - For dynamic characterization refer to the datasheet of IPP051N15N5<sup>1)</sup> - Electrostatic Discharge Sensitive Device according to JEDEC - Die bond: suitable for soft solder - Wire bond: Al wedge recommended - Backside metallization: NiAg system - Frontside metallization: AlCu system - Passivation: imide ## 1 Electrical Characteristics on Wafer Level at $T_i$ = 25 °C, unless otherwise specified. | Parameter | Symbol | Value | | | Unit | Conditions | |----------------------------------|---------------------|-------|-------------------|-------|------|------------------------------------------| | | | min. | typ. | max. | | | | Drain-source breakdown voltage | $V_{(BR)DSS}$ | 150 | - | - | V | $V_{GS} = 0 V$ | | | | | | | | $I_D = 1 \text{ mA}$ | | Gate threshold voltage | $V_{GS(th)}$ | 3.0 | 3.8 | 4.6 | V | $V_{DS} = V_{GS}$ | | | | | | | | Ι <sub>D</sub> = 290 μΑ | | Zero gate voltage drain current | I <sub>DSS</sub> | - | 0.1 | 1 | μΑ | $V_{GS} = 0 V$ | | | | | | | | V <sub>DS</sub> = 120 V | | Gate-source leakage current | I <sub>GSS</sub> | - | 1 | 100 | nA | V <sub>GS</sub> = 20 V | | | | | | | | $V_{DS} = 0 V$ | | Drain-source on-resistance | R <sub>DS(on)</sub> | - | 2.9 <sup>2)</sup> | 1003) | mΩ | V <sub>GS</sub> = 10 V | | | | | | | | I <sub>D</sub> = 2 A | | Gate resistance | $R_{G}$ | 5.5 | 14 | 22.5 | Ω | - | | Reverse diode forward on-voltage | $V_{SD}$ | - | 0.65 | 0.9 | V | V <sub>GS</sub> = 0 V | | | | | | | | I <sub>F</sub> = 1 A | | Avalanche energy, single pulse | E <sub>AS</sub> | - | 704) | - | mJ | $I_D = 38 \text{ A}, R_{GS} = 25 \Omega$ | <sup>&</sup>lt;sup>1)</sup> IPP051N15N5 dynamic characterization does not include the internal added R<sub>G</sub> $<sup>^{2)}</sup>$ typical bare die $R_{DS(on)}$ ; $V_{GS}$ = 10 V <sup>3)</sup> limited by wafer test-equipment <sup>&</sup>lt;sup>4)</sup> Wafer tested. ## 2 Chip Layout # OptiMOS™ 5 Power MOS Transistor Chip IPC331N15NM5R #### **Revision History** IPC331N15NM5R Revision: 2019-04-29, Rev. 2.0 Previous Revision | 1 Teviodo i Cevioloti | | | | | | |-----------------------|------------|----------------------------------------------|--|--|--| | Revision | Date | Subjects (major changes since last revision) | | | | | 2.0 | 2019-04-29 | Release of final version | | | | #### **Trademarks** All referenced product or service names and trademarks are the property of their respective owners. #### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com Published by Infineon Technologies AG 81726 München, Germany © 2019 Infineon Technologies AG All Rights Reserved. #### Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.