- Wide Operating Voltage Range of 2 V to 6 V - **Outputs Can Drive Up To 10 LSTTL Loads** - Low Power Consumption, 80-µA Max ICC - Typical $t_{pd} = 13 \text{ ns}$ - ±4-mA Output Drive at 5 V SN54HC166...J OR W PACKAGE SN74HC166...D, DB, N, NS, OR PW PACKAGE (TOP VIEW) - Low Input Current of 1 µA Max - **Synchronous Load** - **Direct Overriding Clear** - **Parallel-to-Serial Conversion** NC - No internal connection #### description/ordering information #### ORDERING INFORMATION | TA | PACKA | GE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 25 | SN74HC166N | SN74HC166N | | | | Tube of 40 | SN74HC166D | | | | SOIC - D | Reel of 2500 | SN74HC166DR | HC166 | | | | Reel of 250 | SN74HC166DT | | | -40°C to 85°C | SOP - NS | Reel of 2000 | SN74HC166NSR | HC166 | | | SSOP – DB | Reel of 2000 | SN74HC166DBR | HC166 | | | | Tube of 90 | SN74HC166PW | | | | TSSOP - PW | Reel of 2000 | SN74HC166PWR | HC166 | | | | Reel of 250 | SN74HC166PWT | | | | CDIP – J | Tube of 25 | SNJ54HC166J | SNJ54HC166J | | -55°C to 125°C | CFP – W | Tube of 150 | SNJ54HC166W | SNJ54HC166W | | | LCCC – FK | Tube of 55 | SNJ54HC166FK | SNJ54HC166FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### description/ordering information (continued) These parallel-in or serial-in, serial-out registers feature gated clock (CLK, CLK INH) inputs and an overriding clear (CLR) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD) input. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. CLR overrides all other inputs, including CLK, and resets all flip-flops to zero. #### **FUNCTION TABLE** | | | INIE | | | | C | UTPUT | S | |-----|-------|---------|------------|-----|----------------|-----------------|----------|-----------------| | | | INP | UTS | | | INTE | RNAL | | | CLR | SH/LD | CLK INH | CLK | SER | PARALLEL<br>AH | Q <sub>A</sub> | QB | Q <sub>H</sub> | | L | Х | Х | Χ | Χ | X | L | L | L | | Н | Χ | L | L | Χ | X | $Q_{A0}$ | $Q_{B0}$ | Q <sub>H0</sub> | | Н | L | L | $\uparrow$ | Χ | ah | а | b | h | | Н | Н | L | $\uparrow$ | Н | X | Н | $Q_{An}$ | QGn | | Н | Н | L | $\uparrow$ | L | Χ | L | $Q_{An}$ | Q <sub>Gn</sub> | | Н | X | Н | $\uparrow$ | X | X | Q <sub>A0</sub> | $Q_{B0}$ | Q <sub>H0</sub> | #### logic diagram (positive logic) Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. ## typical clear, shift, load, inhibit, and shift sequence ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |-----------------------------------------------------------------------------------------------|-----------------|----------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CO</sub> | C) (see Note 1) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | -<br> | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | | ±50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | : D package | 73°C/W | | | DB package | 82°C/W | | | N package | 67°C/W | | | NS package | 64°C/W | | | PW package | 108°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117D - DECEMBER 1982 - REVISED SEPTEMBER 2003 ## recommended operating conditions (see Note 3) | | | | SN | 154HC16 | 66 | SN | 174HC16 | 6 | | |-----------------|---------------------------------|-------------------------|------|---------|------|------|---------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | ViH | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | | | 0.5 | | | 0.5 | | | ٧ <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V | | | 1.35 | | | 1.35 | V | | | | VCC = 6 V | | | 1.8 | | | 1.8 | | | VI | Input voltage | | 0 | | VCC | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | Vcc | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | 1000 | | | Δt/Δv† | Input transition rise/fall time | V <sub>CC</sub> = 4.5 V | | | 500 | | | 500 | ns | | | | VCC = 6 V | | | 400 | | | 400 | | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETER | TEOT 0.0 | NOTIONS | v <sub>cc</sub> | Т | A = 25°C | ; | SN54H | C166 | SN74H | C166 | | |-----------|----------------------|----------------------------|-----------------|------|----------|------|-------|-------|-------|-------|------| | PARAMETER | TEST CC | TEST CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | 1.9 | | | | | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | | | Voн | VI = VIH or VIL | | 6 V | 5.9 | 5.999 | | 5.9 | | 5.9 | | V | | | | $I_{OH} = -4 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | | | | | $I_{OH} = -5.2 \text{ mA}$ | 6 V | 5.48 | 5.8 | | 5.2 | | 5.34 | | | | | | | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | VOL | VI = VIH or VIL | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | $I_{OL} = 5.2 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | 0.4 | | 0.33 | | | lį | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | Icc | $V_I = V_{CC}$ or 0, | IO = 0 | 6 V | | | 8 | | 160 | | 80 | μΑ | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | <sup>†</sup> If this device is used in the threshold region (from $V_{IL}max = 0.5 \text{ V}$ to $V_{IH}min = 1.5 \text{ V}$ ), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at $t_t = 1000 \text{ ns}$ and $V_{CC} = 2 \text{ V}$ does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes. # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117D - DECEMBER 1982 - REVISED SEPTEMBER 2003 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | | T <sub>A</sub> = | 25°C | SN54F | IC166 | SN74H | IC166 | | |-----------------|-----------------|--------------------------|-------|------------------|------|-------|-------|-------|-------|------| | | | | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | | 6 | | 4.2 | | 5 | | | fclock | Clock frequency | | 4.5 V | | 31 | | 21 | | 25 | MHz | | | | | 6 V | | 36 | | 25 | | 29 | | | | | | 2 V | 100 | | 150 | | 125 | | | | | | CLR low | 4.5 V | 20 | | 30 | | 25 | | | | | Dulas dimetias | | 6 V | 17 | | 26 | | 21 | | | | t <sub>W</sub> | Pulse duration | | 2 V | 80 | | 120 | | 100 | | ns | | | | CLK high or low | 4.5 V | 16 | | 24 | | 20 | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 145 | | 220 | | 180 | | | | | | SH/LD high before CLK↑ | 4.5 V | 29 | | 44 | | 36 | | | | | | | 6 V | 25 | | 38 | | 31 | | | | | | | 2 V | 80 | | 120 | | 100 | | | | | | SER before CLK↑ | 4.5 V | 16 | | 24 | | 20 | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | su Setup time | | 2 V | 100 | | 150 | | 125 | | | | t <sub>su</sub> | | CLK INH low before CLK↑ | 4.5 V | 20 | | 30 | | 25 | | ns | | | | | 6 V | 17 | | 26 | | 21 | | | | | | | 2 V | 80 | | 120 | | 100 | | | | | | Data before CLK↑ | 4.5 V | 16 | | 24 | | 20 | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 40 | | 60 | | 50 | | | | | | CLR inactive before CLK↑ | 4.5 V | 8 | | 12 | | 10 | | | | | | | 6 V | 7 | | 10 | | 9 | | | | | | | 2 V | 0 | | 0 | | 0 | | | | | | SH/LD high after CLK↑ | 4.5 V | 0 | | 0 | | 0 | | | | | | | 6 V | 0 | | 0 | | 0 | | | | | | | 2 V | 5 | | 5 | | 5 | | | | | | SER after CLK↑ | 4.5 V | 5 | | 5 | | 5 | | | | | | | 6 V | 5 | | 5 | | 5 | | | | th | Hold time | | 2 V | 0 | | 0 | | 0 | | ns | | | ľ | CLK INH high after CLK↑ | 4.5 V | 0 | | 0 | | 0 | | | | | | Ĭ | 6 V | 0 | | 0 | | 0 | | | | | | | 2 V | 5 | | 5 | | 5 | | | | | | Data after CLK↑ | 4.5 V | 5 | | 5 | | 5 | | | | | | | 6 V | 5 | | 5 | | 5 | | | # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117D - DECEMBER 1982 - REVISED SEPTEMBER 2003 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | | FROM | то | ,, | T, | ղ = 25°C | ; | SN54H | C166 | SN74H | IC166 | | |------------------|---------|----------|-------|-----|----------|-----|-------|------|-------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 6 | 11 | | 4.2 | | 5 | | | | f <sub>max</sub> | | | 4.5 V | 31 | 36 | | 21 | | 25 | | MHz | | | | | 6 V | 36 | 45 | | 25 | | 29 | | | | | | | 2 V | | 62 | 120 | | 180 | | 150 | | | <sup>t</sup> PHL | CLR | QH | 4.5 V | | 18 | 24 | | 36 | | 30 | ns | | | | | 6 V | | 13 | 20 | | 31 | | 26 | | | | | | 2 V | | 75 | 150 | | 225 | | 190 | | | <sup>t</sup> pd | CLK | QH | 4.5 V | | 15 | 30 | | 45 | | 38 | ns | | · | | | 6 V | | 13 | 26 | | 38 | | 32 | | | | | | 2 V | | 38 | 75 | | 110 | | 95 | | | t <sub>t</sub> | | Any | 4.5 V | · | 8 | 15 | · | 22 | | 19 | ns | | | | | 6 V | | 6 | 13 | | 19 | | 16 | | # operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------------------------------------|-----------------|-----|------| | C <sub>pd</sub> Power dissipation capacitance | No load | 50 | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_f = 6 \ ns$ , $t_f = 6 \ ns$ . - C. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. - D. The outputs are measured one at a time with one input transition per measurement. - E. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms www.ti.com 15-Oct-2009 ## **PACKAGING INFORMATION** | | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |---|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | | 5962-9050101Q2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | | 5962-9050101QEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | 5962-9050101VEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | SN54HC166J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | SN74HC166D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | : | SN74HC166DBRE4 | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | , | SN74HC166DBRG4 | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DRE4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166DTG4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74HC166NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | | SN74HC166NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | ; | SN74HC166NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | , | SN74HC166NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166PWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166PWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | SN74HC166PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 5 | SN74HC166PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 5 | N74HC166PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & | CU NIPDAU | Level-1-260C-UNLIM | #### PACKAGE OPTION ADDENDUM www.ti.com 15-Oct-2009 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | | | | | | | no Sb/Br) | | | | SN74HC166PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HC166PWTE4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HC166PWTG4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SNJ54HC166FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54HC166J | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | SN74HC166DBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC166DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC166NSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 7.0 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | \*All dimensions are nominal | 7 till dilliforioriorio di o riorinirial | | | | | | | | |------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74HC166DBR | SSOP | DB | 16 | 2000 | 346.0 | 346.0 | 33.0 | | SN74HC166DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC166NSR | SO | NS | 16 | 2000 | 346.0 | 346.0 | 33.0 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 346.0 | 346.0 | 29.0 | ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # D (R-PDS0-G16) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AC. # D(R-PDSO-G16) - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. 9-Mar-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------------|---------| | 5962-9050101Q2A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9050101Q2A<br>SNJ54HC<br>166FK | Samples | | 5962-9050101QEA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9050101QE<br>A<br>SNJ54HC166J | Samples | | 5962-9050101VEA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9050101VE<br>A<br>SNV54HC166J | Samples | | SN54HC166J | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | SN54HC166J | Samples | | SN74HC166D | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166DBR | ACTIVE | SSOP | DB | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166DR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166DRE4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166DRG4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166N | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC166N | Samples | | SN74HC166NSR | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166PW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166PWG4 | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SN74HC166PWT | ACTIVE | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC166 | Samples | | SNJ54HC166FK | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>9050101Q2A<br>SNJ54HC<br>166FK | Samples | ## PACKAGE OPTION ADDENDUM 9-Mar-2021 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------------------|---------| | SNJ54HC166J | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9050101QE<br>A<br>SNJ54HC166J | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54HC166, SN54HC166-SP, SN74HC166: ## **PACKAGE OPTION ADDENDUM** 9-Mar-2021 ● Catalog: SN74HC166, SN54HC166 Military: SN54HC166 • Space: SN54HC166-SP #### NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application www.ti.com 19-Jun-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC166DBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74HC166DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC166DR | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC166DRG4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC166NSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC166PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 19-Jun-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC166DBR | SSOP | DB | 16 | 2000 | 853.0 | 449.0 | 35.0 | | SN74HC166DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC166DR | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | SN74HC166DRG4 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74HC166NSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 853.0 | 449.0 | 35.0 | | SN74HC166PWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74HC166PWT | TSSOP | PW | 16 | 250 | 853.0 | 449.0 | 35.0 | # FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated