











SN74HCS86

ZHCSKP8-JANUARY 2020

# 具有施密特触发输入的 SN74HCS86四路双输入异或门

### 1 特性

- 宽工作电压范围: 2V 至 6V
- 施密特触发输入可实现慢速或高噪声输入信号
- 低功耗
  - I<sub>CC</sub> 典型值为 100nA
  - 输入泄漏电流典型值为 ±100nA
- 电压为 5V 时,输出驱动为 ±7.8mA
- 工作环境温度范围: -40°C 至 +125°C, TA

# 2 应用

- 检测输入信号中的相位差
- 创建可选的逆变器/缓冲器

# 3 说明

此器件包含四个具有施密特触发输入的独立双输入异或门。每个逻辑门以正逻辑执行布尔函数  $Y = A \oplus B$ 。

#### 器件信息(1)

| 器件型号         | 封装         | 封装尺寸 (标称值)      |
|--------------|------------|-----------------|
| SN74HCS86PWR | TSSOP (14) | 5.00mm × 4.40mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

#### 施密特触发输入的优势









# 目录

| 1 | 特性 1                                 |    | 8.3 Feature Description        | 7  |
|---|--------------------------------------|----|--------------------------------|----|
| 2 | 应用1                                  |    | 8.4 Device Functional Modes    | 8  |
| 3 | 说明 1                                 | 9  | Application and Implementation | 9  |
| 4 | 修订历史记录                               |    | 9.1 Application Information    | 9  |
| 5 | Pin Configuration and Functions      |    | 9.2 Typical Application        | 9  |
| 6 | Specifications                       | 10 | Power Supply Recommendations   | 12 |
| • | 6.1 Absolute Maximum Ratings         | 11 | Layout                         | 12 |
|   | 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines         | 12 |
|   | 6.3 Recommended Operating Conditions |    | 11.2 Layout Example            | 12 |
|   | 6.4 Thermal Information              | 12 | 器件和文档支持                        | 13 |
|   | 6.5 Electrical Characteristics       |    | 12.1 文档支持                      |    |
|   | 6.6 Switching Characteristics        |    | 12.2 相关链接                      | 13 |
|   | 6.7 Typical Characteristics          |    | 12.3 社区资源                      | 13 |
| 7 | Parameter Measurement Information    |    | 12.4 商标                        | 13 |
| 8 | Detailed Description                 |    | 12.5 静电放电警告                    | 13 |
| J | 8.1 Overview                         |    | 12.6 Glossary                  |    |
|   | 8.2 Functional Block Diagram         | 13 | 机械、封装和可订购信息                    |    |
|   |                                      |    |                                |    |

# 4 修订历史记录

| 日期      | 修订版本 | 说明     |
|---------|------|--------|
| 2020年1月 | *    | 初始发行版。 |



www.ti.com.cn

# 5 Pin Configuration and Functions



#### **Pin Functions**

|                 | PIN |        | DECORPTION          |  |  |
|-----------------|-----|--------|---------------------|--|--|
| NAME            | NO. | I/O    | DESCRIPTION         |  |  |
| 1A              | 1   | Input  | Channel 1, Input A  |  |  |
| 1B              | 2   | Input  | Channel 1, Input B  |  |  |
| 1Y              | 3   | Output | Channel 1, Output Y |  |  |
| 2A              | 4   | Input  | Channel 2, Input A  |  |  |
| 2B              | 5   | Input  | Channel 2, Input B  |  |  |
| 2Y              | 6   | Output | Channel 2, Output Y |  |  |
| GND             | 7   | _      | Ground              |  |  |
| 3Y              | 8   | Output | Channel 3, Output Y |  |  |
| ЗА              | 9   | Input  | Channel 3, Input A  |  |  |
| 3B              | 10  | Input  | Channel 3, Input B  |  |  |
| 4Y              | 11  | Output | Channel 4, Output Y |  |  |
| 4A              | 12  | Input  | Channel 4, Input A  |  |  |
| 4B              | 13  | Input  | Channel 4, Input B  |  |  |
| V <sub>CC</sub> | 14  | _      | Positive Supply     |  |  |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                                             | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|-------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                                             | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$                                       |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                                             |      | ±70 | mA   |
| T <sub>J</sub>   | Junction temperature (3)                          |                                                             |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                             | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> Guaranteed by design.



# 6.2 ESD Ratings

|                           |                                                                                           |                                                                                  | VALUE | UNIT |
|---------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|------|
| V Electrostatio discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±4000                                                                            | \/    |      |
| V (ESD)                   |                                                                                           | Charged device model (CDM), per AEC Q100-<br>011 CDM ESD Classification Level C6 | ±1500 | V    |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                     | MIN | NOM | MAX       | UNIT |
|-----------------|-------------------------------------|-----|-----|-----------|------|
| V <sub>CC</sub> | Supply voltage                      | 2   | 5   | 6         | V    |
| $V_{I}$         | Input voltage                       | 0   |     | $V_{CC}$  | V    |
| Vo              | Output voltage                      | 0   |     | $V_{CC}$  | V    |
| Δt/Δν           | Input transition rise and fall rate |     | l   | Jnlimited | ns/V |
| T <sub>A</sub>  | Ambient temperature                 | -40 |     | 125       | °C   |

# 6.4 Thermal Information

|                      |                                              | SN74HCS86  |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC                               | PW (TSSOP) | UNIT |
|                      |                                              | 14 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 151.7      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 79.4       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 94.7       | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 25.2       | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 94.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

### 6.5 Electrical Characteristics

over operating free-air temperature range; typical ratings measured at  $T_A = 25$ °C (unless otherwise noted).

|                 | PARAMETER                                       | TEST CO                    | NDITIONS                   | V <sub>CC</sub> | MIN                   | TYP                     | MAX   | UNIT |
|-----------------|-------------------------------------------------|----------------------------|----------------------------|-----------------|-----------------------|-------------------------|-------|------|
|                 |                                                 |                            |                            | 2 V             | 0.7                   |                         | 1.5   |      |
| $V_{T+}$        | Positive switching threshold                    |                            |                            | 4.5 V           | 1.7                   |                         | 3.15  | V    |
|                 |                                                 |                            |                            | 6 V             | 2.1                   |                         | 4.2   |      |
|                 |                                                 |                            |                            | 2 V             | 0.3                   |                         | 1.0   |      |
| $V_{T-}$        | Negative switching threshold                    |                            |                            | 4.5 V           | 0.9                   |                         | 2.2   | V    |
|                 |                                                 |                            |                            | 6 V             | 1.2                   |                         | 3.0   |      |
|                 |                                                 |                            |                            | 2 V             | 0.2                   |                         | 1.0   |      |
| $\Delta V_{T}$  | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) |                            |                            | 4.5 V           | 0.4                   |                         | 1.4   | V    |
|                 |                                                 |                            |                            | 6 V             | 0.6                   |                         | 1.6   |      |
|                 |                                                 |                            | I <sub>OH</sub> = -20 μA   | 2 V to 6 V      | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 |       |      |
| $V_{OH}$        | High-level output voltage                       | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OH} = -6 \text{ mA}$   | 4.5 V           | 4.0                   | 4.3                     |       | V    |
|                 |                                                 |                            | $I_{OH} = -7.8 \text{ mA}$ | 6 V             | 5.4                   | 5.75                    |       |      |
|                 |                                                 |                            | I <sub>OL</sub> = 20 μA    | 2 V to 6 V      |                       | 0.002                   | 0.1   |      |
| $V_{OL}$        | Low-level output voltage                        | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 6 mA     | 4.5 V           |                       | 0.18                    | 0.30  | V    |
|                 |                                                 |                            | I <sub>OL</sub> = 7.8 mA   | 6 V             |                       | 0.22                    | 0.33  |      |
| I               | Input leakage current                           | $V_I = V_{CC}$ or 0        |                            | 6 V             |                       | ±100                    | ±1000 | nA   |
| I <sub>CC</sub> | Supply current                                  | $V_I = V_{CC}$ or 0, $I_C$ | <sub>0</sub> = 0           | 6 V             |                       | 0.1                     | 2     | μA   |
| Ci              | Input capacitance                               |                            |                            | 2 V to 6 V      |                       |                         | 5     | pF   |



www.ti.com.cn

### **Electrical Characteristics (continued)**

over operating free-air temperature range; typical ratings measured at  $T_A = 25$ °C (unless otherwise noted).

|                 | PARAMETER                              | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| C <sub>pc</sub> | Power dissipation capacitance per gate | No load         | 2 V to 6 V      |     | 10  |     | pF   |

# 6.6 Switching Characteristics

 $C_L$  = 50 pF; over operating free-air temperature range; typical ratings measured at  $T_A$  = 25°C (unless otherwise noted). See Parameter Measurement Information.

|                                | PARAMETER         | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------------------|-------------------|--------------|-------------|-----------------|-----|-----|-----|------|
|                                |                   |              | 2 V         |                 | 15  | 36  |     |      |
| t <sub>pd</sub>                | Propagation delay | A or B       | Υ           | 4.5 V           |     | 7   | 13  | ns   |
|                                |                   |              |             | 6 V             |     | 6   | 12  |      |
|                                |                   |              |             | 2 V             |     | 9   | 16  |      |
| t <sub>t</sub> Transition-time |                   | Υ            | 4.5 V       |                 | 5   | 9   | ns  |      |
|                                |                   |              |             | 6 V             |     | 4   | 8   |      |

# 6.7 Typical Characteristics

 $T_A = 25^{\circ}C$ 



# TEXAS INSTRUMENTS

### 7 Parameter Measurement Information

• Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50~\Omega$ ,  $t_t < 2.5~ns$ .

• The outputs are measured one at a time, with one input transition per measurement.



www.ti.com.cn ZHCSKP8 – JANUARY 2020

### 8 Detailed Description

#### 8.1 Overview

This device contains four independent 2-input XOR Gates with Schmitt-trigger inputs. Each gate performs the Boolean function  $Y = A \oplus B$  in positive logic.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Balanced CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 CMOS Schmitt-Trigger Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law  $(R = V \div I)$ .

The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers.

#### 8.3.3 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in № 8.

#### **CAUTION**

Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

# Feature Description (接下页)



图 8. Electrical Placement of Clamping Diodes for Each Input and Output

# 8.4 Device Functional Modes

表 1. Function Table

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Υ      |
| L   | L   | L      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |

ZHCSKP8-JANUARY 2020 www.ti.com.cn

# **Application and Implementation**

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

In this application, a 2-input XOR gate is used as a phase difference detector as shown in \( \bar{\mathbb{g}} \) 9. The remaining three gates can be used for other applications in the system, or the inputs can be grounded and the channels left unused.

The SN74HCS86 is used to identify phase difference between a reference clock and another input clock. Whenever the clock states are different, the XOR output will pulse HIGH until the clocks return to the same state. The output is fed into a low-pass filter to obtain a DC representation of the phase difference.

Typically, clock signals have fast transition rates, but additional filtering can be added to the clock signals which can lead to slower transitions rates. This makes the SN74HCS86 ideal for the application because it has Schmitttrigger inputs that do not have input transition rate requirements.

### 9.2 Typical Application



图 9. Typical application block diagram

#### 9.2.1 Design Requirements

- All signals in the system operate at 5 V
- The XOR outputs High if any of these conditions apply:
  - Input clock is in a High state while the reference clock is in a LOW state
  - Input clock is in a LOW state while the reference clock is in a HIGH state

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the Recommended Operating Conditions. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS86 plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*. The logic device can only source or sink as much current as it is provided at the supply and ground pins, respectively. Be sure not to exceed the maximum total current through GND or V<sub>CC</sub> listed in the Absolute Maximum Ratings.

The SN74HCS86 can drive a load with a total capacitance less than or equal to 50 pF connected to a highimpedance CMOS input while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 70 pF.

Total power consumption can be calculated using the information provided in CMOS Power Consumption and C<sub>pd</sub> Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

# TEXAS INSTRUMENTS

## Typical Application (接下页)

#### **CAUTION**

The maximum junction temperature, T<sub>J</sub>(max) listed in the *Absolute Maximum Ratings*, is an *additional limitation* to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

### 9.2.1.2 Input Considerations

Input signals must cross  $V_t$  (min) to be considered a logic LOW, and  $V_{t+}$  (max) to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS86, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$  resistor value is often used due to these factors.

The SN74HCS86 has no input signal transition rate requirements because it has Schmitt-trigger inputs.

Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_T$ (min) in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than  $V_{CC}$  or ground is plotted in the *Typical Characteristics*.

Refer to the *Feature Description* for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. Similarly, the ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*. The plots in and provide a typical relationship between output voltage and current for this device.

Unused outputs can be left floating.

Refer to Feature Description for additional information regarding the outputs for this device.

#### 9.2.2 Detailed Design Procedure

- 1. Add a decoupling capacitor from  $V_{CC}$  to GND. The capacitor needs to be placed physically close to the device and electrically close to both the  $V_{CC}$  and GND pins. An example layout is shown in the *Layout*.
- Ensure the capacitive load at the output is ≤ 70 pF. This is not a hard limit, however it will ensure optimal
  performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS86
  to the receiving device.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / 25 \text{ mA}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation



www.ti.com.cn

# Typical Application (接下页)

# 9.2.3 Application Curves



图 10. Application timing diagram

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in 81.

## 11 Layout

### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense for the logic function or is more convenient.

### 11.2 Layout Example



图 11. Example layout for the SN74HCS86



# 12 器件和文档支持

### 12.1 文档支持

www.ti.com.cn

#### 12.1.1 相关文档

请参阅如下相关文档:

- 《HCMOS 设计注意事项》
- 《CMOS 功耗与 CPD 计算》
- 《使用逻辑器件进行设计》

### 12.2 相关链接

下表列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

#### 12.3 社区资源

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。



# **PACKAGE OPTION ADDENDUM**

3-Feb-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| SN74HCS86BQAR    | ACTIVE | WQFN         | BQA                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | HCS86                   | Samples |
| SN74HCS86DR      | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | HCS86                   | Samples |
| SN74HCS86PWR     | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | HCS86                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

3-Feb-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PLASTIC QUAD FLAT PACK-NO LEAD



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司