# STM32F058C8 STM32F058R8 STM32F058T8 Advanced ARM<sup>®</sup>-based 32-bit MCU, 64 KB Flash, 11 timers, ADC, DAC and comm. interfaces, 1.8 V Datasheet - production data ## **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0 CPU, frequency up to 48 MHz - Memories - 64 Kbytes of Flash memory - 8 Kbytes of SRAM with HW parity checking - CRC calculation unit - Power management - Digital and I/O supply: $V_{DD}$ = 1.8 V ± 8% - Analog supply: $V_{DDA}$ = from $V_{DD}$ to 3.6 V - Low power modes: Sleep, Stop - V<sub>BAT</sub> supply for RTC and backup registers - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Up to 54 fast I/Os - All mappable on external interrupt vectors - Up to 35 I/Os with 5 V tolerant capability - 5-channel DMA controller - One 12-bit, 1.0 μs ADC (up to 16 channels) - Conversion range: 0 to 3.6 V - Separate analog supply from 2.4 up to 3.6 - One 12-bit DAC channel - Two fast low-power analog comparators with programmable input and output - Up to 17 capacitive sensing channels supporting touchkey, linear and rotary touch sensors - Up to 11 timers - One 16-bit 7-channel advanced-control timer for 6 channels PWM output, with deadtime generation and emergency stop - One 32-bit and one 16-bit timer, with up to 4 IC/OC, usable for IR control decoding - One 16-bit timer, with 2 IC/OC, 1 OCN, deadtime generation and emergency stop - Two 16-bit timers, each with IC/OC and OCN, deadtime generation, emergency stop and modulator gate for IR control - One 16-bit timer with 1 IC/OC - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - One 16-bit basic timer to drive the DAC - Calendar RTC with alarm and periodic wakeup from Stop - · Communication interfaces - Up to two I<sup>2</sup>C interfaces, one supporting Fast Mode Plus (1 Mbit/s) with extra current sink, SMBus/PMBus and wakeup from Stop mode - Up to two USARTs supporting master synchronous SPI and modem control, one with ISO7816 interface, LIN, IrDA capability, auto baud rate detection and wakeup feature - Up to two SPIs (18 Mbit/s) with 4 to 16 programmable bit frame, one with I<sup>2</sup>S interface multiplexed - HDMI CEC interface, wakeup on header reception - Serial wire debug (SWD) - 96-bit unique ID - All packages ECOPACK<sup>®</sup>2 # **Contents** | 1 | Intro | duction | 8 | |---|-------|----------------------------------------------------------|----| | 2 | Desc | cription | 9 | | 3 | Func | ctional overview | 12 | | | 3.1 | ARM®-Cortex®-M0 core | 12 | | | 3.2 | Memories | 12 | | | 3.3 | Boot modes | 12 | | | 3.4 | Cyclic redundancy check calculation unit (CRC) | 13 | | | 3.5 | Power management | 13 | | | | 3.5.1 Power supply schemes | 13 | | | | 3.5.2 Power-on reset | 13 | | | | 3.5.3 Low-power modes | 13 | | | 3.6 | Clocks and startup | 14 | | | 3.7 | General-purpose inputs/outputs (GPIOs) | 15 | | | 3.8 | Direct memory access controller (DMA) | 16 | | | 3.9 | Interrupts and events | 16 | | | | 3.9.1 Nested vectored interrupt controller (NVIC) | 16 | | | | 3.9.2 Extended interrupt/event controller (EXTI) | 16 | | | 3.10 | Analog-to-digital converter (ADC) | 16 | | | | 3.10.1 Temperature sensor | 17 | | | | 3.10.2 Internal voltage reference (V <sub>REFINT</sub> ) | 17 | | | | 3.10.3 V <sub>BAT</sub> battery voltage monitoring | 18 | | | 3.11 | Digital-to-analog converter (DAC) | 18 | | | 3.12 | Comparators (COMP) | 18 | | | 3.13 | Touch sensing controller (TSC) | 18 | | | 3.14 | Timers and watchdogs | 20 | | | | 3.14.1 Advanced-control timer (TIM1) | 20 | | | | 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17) | 21 | | | | 3.14.3 Basic timer TIM6 | 21 | | | | 3.14.4 Independent watchdog (IWDG) | 21 | | | | 3.14.5 System window watchdog (WWDG) | 22 | | | | 3.14.6 SysTick timer | 22 | | | 3.15 | Real-tir | ne clock (RTC) and backup registers | 22 | |---|--------|----------|------------------------------------------------------------------------------------|------| | | 3.16 | Inter-in | tegrated circuit interface (I <sup>2</sup> C) | 23 | | | 3.17 | Univers | sal synchronous/asynchronous receiver/transmitter (USART) | 24 | | | 3.18 | Serial p | peripheral interface (SPI) / Inter-integrated sound interface (I <sup>2</sup> S) . | 25 | | | 3.19 | High-de | efinition multimedia interface (HDMI) - consumer | | | | | electro | nics control (CEC) | 25 | | | 3.20 | Serial v | vire debug port (SW-DP) | 25 | | 4 | Pino | uts and | pin descriptions | 26 | | 7 | 1 1110 | uts and | pili descriptions | 20 | | 5 | Mem | ory map | pping | 35 | | 6 | Elect | rical ch | aracteristics | . 38 | | | 6.1 | | eter conditions | | | | | 6.1.1 | Minimum and maximum values | . 38 | | | | 6.1.2 | Typical values | . 38 | | | | 6.1.3 | Typical curves | . 38 | | | | 6.1.4 | Loading capacitor | . 38 | | | | 6.1.5 | Pin input voltage | . 38 | | | | 6.1.6 | Power supply scheme | . 39 | | | | 6.1.7 | Current consumption measurement | . 40 | | | 6.2 | Absolut | te maximum ratings | 41 | | | 6.3 | Operati | ing conditions | 43 | | | | 6.3.1 | General operating conditions | . 43 | | | | 6.3.2 | Operating conditions at power-up / power-down | . 43 | | | | 6.3.3 | Embedded reference voltage | . 44 | | | | 6.3.4 | Supply current characteristics | . 44 | | | | 6.3.5 | Wakeup time from low-power mode | . 53 | | | | 6.3.6 | External clock source characteristics | . 53 | | | | 6.3.7 | Internal clock source characteristics | . 57 | | | | 6.3.8 | PLL characteristics | | | | | 6.3.9 | Memory characteristics | . 60 | | | | 6.3.10 | EMC characteristics | | | | | 6.3.11 | Electrical sensitivity characteristics | | | | | 6.3.12 | I/O current injection characteristics | | | | | 6.3.13 | I/O port characteristics | | | | | 6.3.14 | NRST and NPOR pin characteristics | . 69 | | | | | | | | | | 6.3.15 | 12-bit ADC characteristics | . 70 | |---|------|-----------|---------------------------------------------|------| | | | 6.3.16 | DAC electrical specifications | . 74 | | | | 6.3.17 | Comparator characteristics | . 76 | | | | 6.3.18 | Temperature sensor characteristics | . 78 | | | | 6.3.19 | V <sub>BAT</sub> monitoring characteristics | . 78 | | | | 6.3.20 | Timer characteristics | . 78 | | | | 6.3.21 | Communication interfaces | . 79 | | 7 | Pack | age info | ormation | . 85 | | | 7.1 | UFBGA | A64 package information | . 85 | | | 7.2 | LQFP6 | 4 package information | . 88 | | | 7.3 | UFQFF | PN48 package information | . 91 | | | 7.4 | WLCSI | P36 package information | . 94 | | | 7.5 | Therma | al characteristics | . 97 | | | | 7.5.1 | Reference document | 97 | | | | 7.5.2 | Selecting the product temperature range | . 97 | | 8 | Orde | ering inf | ormation | 100 | | 9 | Revi | sion his | story | 101 | # List of tables | Table 1. | STM32F058C8/R8/T8 family device features and peripheral counts | 10 | |-----------|---------------------------------------------------------------------------|----| | Table 2. | Temperature sensor calibration values | 17 | | Table 3. | Internal voltage reference calibration values | | | Table 4. | Capacitive sensing GPIOs available on STM32F058C8/R8/T8 devices | 19 | | Table 5. | No. of capacitive sensing channels available on STM32F058C8/R8/T8 devices | 19 | | Table 6. | Timer feature comparison | 20 | | Table 7. | Comparison of I <sup>2</sup> C analog and digital filters | 23 | | Table 8. | STM32F058C8/R8/T8 I <sup>2</sup> C implementation | 23 | | Table 9. | STM32F058C8/R8/T8 USART implementation | 24 | | Table 10. | STM32F058C8/R8/T8 SPI/I <sup>2</sup> S implementation | 25 | | Table 11. | Legend/abbreviations used in the pinout table | 28 | | Table 12. | Pin definitions | 29 | | Table 13. | Alternate functions selected through GPIOA_AFR registers for port A | 33 | | Table 14. | Alternate functions selected through GPIOB_AFR registers for port B | 34 | | Table 15. | STM32F058C8/R8/T8 peripheral register boundary addresses | 36 | | Table 16. | Voltage characteristics | 41 | | Table 17. | Current characteristics | 42 | | Table 18. | Thermal characteristics | 42 | | Table 19. | General operating conditions | 43 | | Table 20. | Operating conditions at power-up / power-down | 44 | | Table 21. | Embedded internal reference voltage | 44 | | Table 22. | Typical and maximum current consumption from V <sub>DD</sub> at 1.8 V | 45 | | Table 23. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | 46 | | Table 24. | Typical and maximum consumption in Stop mode | 47 | | Table 25. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | 47 | | Table 26. | Typical current consumption, code executing from Flash memory, | | | | running from HSE 8 MHz crystal | 48 | | Table 27. | Switching output I/O current consumption | 50 | | Table 28. | Peripheral current consumption | 51 | | Table 29. | Low-power mode wakeup timings | 53 | | Table 30. | High-speed external user clock characteristics | 53 | | Table 31. | Low-speed external user clock characteristics | 54 | | Table 32. | HSE oscillator characteristics | | | Table 33. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 56 | | Table 34. | HSI oscillator characteristics | | | Table 35. | HSI14 oscillator characteristics | 59 | | Table 36. | LSI oscillator characteristics | | | Table 37. | PLL characteristics | | | Table 38. | Flash memory characteristics | | | Table 39. | Flash memory endurance and data retention | 61 | | Table 40. | EMS characteristics | | | Table 41. | EMI characteristics | | | Table 42. | ESD absolute maximum ratings | 63 | | Table 43. | Electrical sensitivities | | | Table 44. | I/O current injection susceptibility | | | Table 45. | I/O static characteristics | | | Table 46. | Output voltage characteristics | 67 | | Table 47. | I/O AC characteristics | 68 | ## STM32F058C8 STM32F058R8 STM32F058T8 | Table 48. | NRST pin characteristics | 69 | |-----------|----------------------------------------------------|-----| | Table 49. | NPOR pin characteristics | | | Table 50. | ADC characteristics | | | Table 51. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 71 | | Table 52. | ADC accuracy | | | Table 53. | DAC characteristics | 74 | | Table 54. | Comparator characteristics | 76 | | Table 55. | TS characteristics | 78 | | Table 56. | V <sub>BAT</sub> monitoring characteristics | 78 | | Table 57. | TIMx characteristics | 78 | | Table 58. | IWDG min/max timeout period at 40 kHz (LSI) | 79 | | Table 59. | WWDG min/max timeout value at 48 MHz (PCLK) | 79 | | Table 60. | I <sup>2</sup> C analog filter characteristics | 80 | | Table 61. | SPI characteristics | 80 | | Table 62. | I <sup>2</sup> S characteristics | 82 | | Table 63. | UFBGA64 package mechanical data | 85 | | Table 64. | UFBGA64 recommended PCB design rules | | | Table 65. | LQFP64 package mechanical data | | | Table 66. | UFQFPN48 package mechanical data | 92 | | Table 67. | WLCSP36 package mechanical data | 94 | | Table 68. | WLCSP36 recommended PCB design rules | | | Table 69. | Package thermal characteristics | 97 | | Table 70. | Ordering information scheme | 100 | | Table 71. | Document revision history | 101 | | | | | # List of figures | Figure 1. | Block diagram | 11 | |------------|---------------------------------------------------------------------|----| | Figure 2. | Clock tree | 15 | | Figure 3. | UFBGA64 package pinout | 26 | | Figure 4. | LQFP64 package pinout | 27 | | Figure 5. | UFQFPN48 package pinout | 27 | | Figure 6. | WLCSP36 package pinout | 28 | | Figure 7. | STM32F058x8 memory map | 35 | | Figure 8. | Pin loading conditions | 38 | | Figure 9. | Pin input voltage | 38 | | Figure 10. | Power supply scheme | 39 | | Figure 11. | Current consumption measurement scheme | 40 | | Figure 12. | High-speed external clock source AC timing diagram | 54 | | Figure 13. | Low-speed external clock source AC timing diagram | 54 | | Figure 14. | Typical application with an 8 MHz crystal | 56 | | Figure 15. | Typical application with a 32.768 kHz crystal | 57 | | Figure 16. | HSI oscillator accuracy characterization results for soldered parts | 58 | | Figure 17. | HSI14 oscillator accuracy characterization results | 59 | | Figure 18. | TC and TTa I/O input characteristics | | | Figure 19. | Five volt tolerant (FT and FTf) I/O input characteristics | 66 | | Figure 20. | I/O AC characteristics definition | 68 | | Figure 21. | Recommended NRST pin protection | 69 | | Figure 22. | ADC accuracy characteristics | | | Figure 23. | Typical connection diagram using the ADC | | | Figure 24. | 12-bit buffered / non-buffered DAC | | | Figure 25. | Maximum V <sub>REFINT</sub> scaler startup time from power down | | | Figure 26. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 27. | SPI timing diagram - slave mode and CPHA = 1 | 81 | | Figure 28. | SPI timing diagram - master mode | | | Figure 29. | I <sup>2</sup> S slave timing diagram (Philips protocol) | | | Figure 30. | I <sup>2</sup> S master timing diagram (Philips protocol) | | | Figure 31. | UFBGA64 package outline | | | Figure 32. | Recommended footprint for UFBGA64 package | | | Figure 33. | UFBGA64 package marking example | | | Figure 34. | LQFP64 package outline | 88 | | Figure 35. | Recommended footprint for LQFP64 package | | | Figure 36. | LQFP64 package marking example | | | Figure 37. | UFQFPN48 package outline | | | Figure 38. | Recommended footprint for UFQFPN48 package | 92 | | Figure 39. | UFQFPN48 package marking example | | | Figure 40. | WLCSP36 package outline | | | Figure 41. | Recommended pad footprint for WLCSP36 package | | | Figure 42. | WLCSP36 package marking example | | | Figure 43. | LQFP64 $P_D$ max versus $T_\Delta$ | 99 | # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F058C8/R8/T8 microcontrollers. This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website <a href="https://www.st.com">www.st.com</a>. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website. # 2 Description The STM32F058C8/R8/T8 microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at up to 48 MHz frequency, high-speed embedded memories (64 Kbytes of Flash memory and 8 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs, one I<sup>2</sup>S, one HDMI CEC and up to two USARTs), one 12-bit ADC, one 12-bit DAC, six 16-bit timers, one 32-bit timer and an advanced-control PWM timer. The STM32F058C8/R8/T8 microcontrollers operate in the -40 to +85 $^{\circ}$ C and -40 to +105 $^{\circ}$ C temperature ranges at a 1.8 V ± 8% power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F058C8/R8/T8 microcontrollers include devices in four different packages ranging from 36 pins to 64 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included. These features make the STM32F058C8/R8/T8 microcontrollers suitable for a wide range of applications such as application control and user interfaces, hand-held equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms and HVACs. Table 1. STM32F058C8/R8/T8 family device features and peripheral counts | Peripheral | | STM32F058T8 | STM32F058C8 | STM32F058R8 | | |-----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|--| | Flash memory (Kbyte) | | 64 | | | | | SRAM (Kbyte) | | 8 | | | | | | Advanced control | | 1 (16-bit) | | | | Timers | General purpose | | 5 (16-bit)<br>1 (32-bit) | | | | | Basic | | 1 (16-bit) | | | | | SPI [I <sup>2</sup> S] <sup>(1)</sup> | 1 [1] | 2 | [1] | | | Comm. | I <sup>2</sup> C | | 2 | | | | interfaces | USART | 2 | | | | | | CEC | 1 | | | | | | it ADC<br>of channels) | 1<br>(10 ext. + 3 int.) | | 1<br>(16 ext. + 3 int.) | | | | it DAC<br>of channels) | 1<br>(1) | | | | | Analog c | omparator | 2 | | | | | GF | PIOs | 28 | 38 | 54 | | | Capacitive se | nsing channels | 13 | 16 | 17 | | | Max. CPU | J frequency | 48 MHz | | | | | Operating voltage | | $V_{DD}$ = 1.8 V ± 8%, $V_{DDA}$ = from $V_{DD}$ to 3.6 V | | | | | Operating temperature | | Ambient operating temperature: -40°C to 85°C / -40°C to 105°C<br>Junction temperature: -40°C to 105°C / -40°C to 125°C | | | | | Packages | | WLCSP36 UFQFPN48 LQFP64 UFBGA64 | | LQFP64<br>UFBGA64 | | <sup>1.</sup> The SPI1 interface can be used either in SPI mode or in I<sup>2</sup>S audio mode. SWCLK SWDIO as AF Serial Wire V<sub>DD</sub> = 1.8 V ±8% V<sub>SS</sub> Debug POWER $V_{DD18}$ Flash Or memory interface Flash GPL 64 KB 32-bit @ V<sub>DD</sub> CORTEX-M0 CPU $f_{MAX} = 48 \text{ MHz}$ SUPPLY SUPERVISION POR ◀ NPOR SRAM Bus matrix SRAM controller Reset ◀ NRST **NPOR** Int 🗸 $V_{DDA}$ NVIC @ Vnn $V_{SSA}$ HSI14 RC 14 MHz HSI RC 8 MHz @ V<sub>DDA</sub> PLLCLK @ V<sub>DD</sub> PLL LSI XTAL OSC 4-32 MHz GP DMA RC 40 kHz OSC\_IN OSC\_OUT Ind. Window WDG ᢆᠯ. RESET & CLOCK CONTROL POR GPIO port A PA[15:0] < $V_{RAT} = 1.65 \text{ to } 3.6 \text{ V}$ @ VRAT GPIO port B PB[15:0] ↓ System and peripheral XTAL32 kHz OSC32 IN OSC32\_OUT clocks PC[15:0] GPIO port C 2 TAMPER-RTC (ALARM OUT) Backup RTC AHB GPIO port D PD2 RTC interface CRC PF[1:0] PF[7:4] GPIO port F 4 channels 3 compl. channels BRK, ETR input as AF PAD Analog PWM TIMER 1 6 groups of 4 channels Touch switches AHB 4 ch., ETR as AF TIMER 2 32-bit SYNC APB TIMER 3 4 ch., ETR as AF TIMER 14 1 channel as AF EXT. IT WKUP 2 channels 1 compl, BRK as AF TIMER 15 MOSI/SD MISO/MCK SCK/CK 1 channel 1 compl, BRK as AF SPI1/I2S1 TIMER 16 NSS/WS as AF Window WDG 1 channel 1 compl, BRK as AF TIMER 17 MOSI/MISO IR\_OUT as AF DBGMCU SCK/NSS as AF RX, TX,CTS, RTS, CK as AF USART1 RX, TX,CTS, RTS, CK as AF USART2 SYSCFG IF INPUT + INPUT -OUTPUT SCL, SDA, SMBA (extra mA FM+) as AF GP comparator 1 12C1 GP comparator 2 SCL, SDA as AF I2C2 @ V<sub>DDA</sub> Temp. HDMI-CEC CEC as AF sensor IF 12-bit ADC AD input TIMER 6 IF 12-bit DAC → DAC\_OUT1 as AF $V_{SSA}$ @ V<sub>DDA</sub> @ V<sub>DDA</sub> Power domain of analog blocks: V<sub>BAT</sub> V<sub>DD</sub> V<sub>DDA</sub> MSv30921V2 Figure 1. Block diagram ## 3 Functional overview Figure 1 shows the general block diagram of the STM32F058C8/R8/T8 devices. # 3.1 ARM®-Cortex®-M0 core The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 is a generation of ARM 32-bit RISC processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices. The STM32F058C8/R8/T8 devices embed ARM core and are compatible with all ARM tools and software. #### 3.2 Memories The device has the following features: - 8 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications. - The non-volatile memory is divided into two arrays: - 64 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled ## 3.3 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - boot from User Flash memory - boot from System Memory - boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15 or PA9/PA10. # 3.4 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a CRC-32 (Ethernet) polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. # 3.5 Power management ## 3.5.1 Power supply schemes - V<sub>DD</sub> = V<sub>DDIO1</sub> = 1.8 V ± 8%: external power supply for I/Os (V<sub>DDIO1</sub>) and digital logic. It is provided externally through VDD pins. - V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, DAC, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC or DAC are used). It is provided externally through VDDA pin. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be established first. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. For more details on how to connect power pins, refer to Figure 10: Power supply scheme. #### 3.5.2 Power-on reset To guarantee a proper power-on reset, the NPOR pin must be held low until $V_{DD}$ is stable. When $V_{DD}$ is stable, the reset state can be exited either by: - putting the NPOR pin in high impedance (NPOR pin has an internal pull-up), or by - forcing the pin to high level by connecting it to V<sub>DDA</sub> #### 3.5.3 Low-power modes The STM32F058C8/R8/T8 microcontrollers support two low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, RTC, I2C1 USART1, COMPx or the CEC. The CEC, USART1 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop mode. # 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. Figure 2. Clock tree # 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. # 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPIx, I2Sx, I2Cx, USARTx, all TIMx timers (except TIM14), DAC and ADC. # 3.9 Interrupts and events ## 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex -M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ## 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 54 GPIOs can be connected to the 16 external interrupt lines. # 3.10 Analog-to-digital converter (ADC) The 12-bit analog-to-digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. #### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage V<sub>SENSE</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | |------------------------|--------------------------------------------------------------------------------------------------|---------------------------| | TS_CAL1 | TS ADC raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7B8 - 0x1FFF F7B9 | | TS_CAL2 | TS ADC raw data acquired at a temperature of 110 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 | Table 2. Temperature sensor calibration values #### 3.10.2 Internal voltage reference (V<sub>RFFINT</sub>) The internal voltage reference (V<sub>REFINT</sub>) provides a stable (bandgap) voltage output for the ADC and comparators. V<sub>REFINT</sub> is internally connected to the ADC\_IN17 input channel. The precise voltage of V<sub>REFINT</sub> is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 3. Internal voltage reference calibration values | Calibration value name | Description Memory address | | |------------------------|------------------------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB | # 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. # 3.11 Digital-to-analog converter (DAC) The 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration. This digital Interface supports the following features: - Left or right data alignment in 12-bit mode - Synchronized update capability - DMA capability - External triggers for conversion Five DAC trigger inputs are used in the device. The DAC is triggered through the timer trigger outputs and the DAC interface is generating its own DMA requests. # 3.12 Comparators (COMP) The device embeds two fast rail-to-rail low-power comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output pins - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 21: Embedded internal reference voltage* for the value and precision of the internal reference voltage. Both comparators can wake up from STOP mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. # 3.13 Touch sensing controller (TSC) The STM32F058C8/R8/T8 devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 17 capacitive sensing channels distributed over 6 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists in charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. For operation, one capacitive sensing GPIO in each group is connected to an external capacitor and cannot be used as effective touch sensing channel. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 4. Capacitive sensing GPIOs available on STM32F058C8/R8/T8 devices | Group Capacitive sensing signal name | | Pin<br>name | |--------------------------------------|------------|-------------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | ' | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | | TSC_G2_IO1 | PA4 | | 2 | TSC_G2_IO2 | PA5 | | 2 | TSC_G2_IO3 | PA6 | | | TSC_G2_IO4 | PA7 | | | TSC_G3_IO1 | PC5 | | 3 | TSC_G3_IO2 | PB0 | | | TSC_G3_IO3 | PB1 | | Group Capacitive sensing signal name | | Pin<br>name | |--------------------------------------|------------|-------------| | | TSC_G4_IO1 | PA9 | | 4 | TSC_G4_IO2 | PA10 | | 4 | TSC_G4_IO3 | PA11 | | | TSC_G4_IO4 | PA12 | | | TSC_G5_IO1 | PB3 | | 5 | TSC_G5_IO2 | PB4 | | 3 | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | | TSC_G6_IO1 | PB11 | | 6 | TSC_G6_IO2 | PB12 | | 0 | TSC_G6_IO3 | PB13 | | | TSC_G6_IO4 | PB14 | Table 5. No. of capacitive sensing channels available on STM32F058C8/R8/T8 devices | A = a a = 1/0 = = a = = = | Number of capacitive sensing channels | | | | | |---------------------------------------|---------------------------------------|-------------|-------------|--|--| | Analog I/O group | STM32F058R8 | STM32F058C8 | STM32F058T8 | | | | G1 | 3 | 3 | 3 | | | | G2 | 3 | 3 | 3 | | | | G3 | 2 | 1 | 1 | | | | G4 | 3 | 3 | 3 | | | | G5 | 3 | 3 | 3 | | | | G6 | 3 | 3 | 0 | | | | Number of capacitive sensing channels | 17 | 16 | 13 | | | # 3.14 Timers and watchdogs The STM32F058C8/R8/T8 devices include up to six general-purpose timers, one basic timer and an advanced control timer. Table 6 compares the features of the different timers. **DMA** Counter Counter **Prescaler** Capture/compare Complementary **Timer Timer** request resolution factor channels outputs type type generation Advanced integer from Up, down, TIM1 16-bit Yes 4 3 control up/down 1 to 65536 Up. down. integer from TIM2 32-bit Yes 4 up/down 1 to 65536 Up, down, integer from TIM3 16-bit Yes 4 1 to 65536 up/down General integer from TIM14 16-bit Up No 1 purpose 1 to 65536 integer from TIM15 16-bit Yes 2 1 Up 1 to 65536 TIM16 integer from 16-bit Up Yes 1 1 TIM17 1 to 65536 integer from Basic TIM6 16-bit Uр Yes 1 to 65536 Table 6. Timer feature comparison ## 3.14.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - input capture - output compare - PWM generation (edge or center-aligned modes) - · one-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. ## 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17) There are six synchronizable general-purpose timers embedded in the STM32F058C8/R8/T8 devices (see *Table 6* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. ## TIM2, TIM3 STM32F058C8/R8/T8 devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### **TIM14** This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining. TIM15 can be synchronized with TIM16 and TIM17. TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation. Their counters can be frozen in debug mode. ## 3.14.3 Basic timer TIM6 This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base. ## 3.14.4 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop mode. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ## 3.14.5 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. ## 3.14.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - a 24-bit down counter - autoreload capability - maskable system interrupt generation when the counter reaches 0 - programmable clock source (HCLK or HCLK/8) # 3.15 Real-time clock (RTC) and backup registers The RTC and the five backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset. The RTC is an independent BCD timer/counter. Its main features are the following: - calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format - automatic correction for 28, 29 (leap year), 30, and 31 day of the month - programmable alarm with wake up from Stop mode capability - on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock - digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy - two anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop mode on tamper event detection - timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop mode on timestamp event detection - reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision The RTC clock sources can be: - a 32.768 kHz external crystal - a resonator or oscillator - the internal low-power RC oscillator (typical frequency of 40 kHz) - the high-speed external clock divided by 32 # 3.16 Inter-integrated circuit interface (I<sup>2</sup>C) Up to two I<sup>2</sup>C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) and Fast mode (up to 400 kbit/s) and, I2C1 also supports Fast Mode Plus (up to 1 Mbit/s) with extra output drive. Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters. Table 7. Comparison of I<sup>2</sup>C analog and digital filters | Aspect | Analog filter | Digital filter | |-------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | Pulse width of<br>suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2Cx peripheral clocks | | Benefits | Available in Stop mode | <ul><li>–Extra filtering capability vs.</li><li>standard requirements</li><li>–Stable length</li></ul> | | Drawbacks | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. | In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C peripherals can be served by the DMA controller. Refer to *Table 8* for the differences between I2C1 and I2C2. Table 8. STM32F058C8/R8/T8 I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s) with extra output drive I/Os | Х | - | | Independent clock | Х | - | Table 8. STM32F058C8/R8/T8 I<sup>2</sup>C implementation (continued) | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |------------------------------------------|------|------| | SMBus | Х | - | | Wakeup from STOP | Х | - | <sup>1.</sup> X = supported. #### 3.17 Universal synchronous/asynchronous receiver/transmitter (USART) The device embeds up to two universal synchronous/asynchronous receivers/transmitters (USART1, USART2) which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 supports also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and has a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode. The USART interfaces can be served by the DMA controller. Table 9. STM32F058C8/R8/T8 USART implementation | USART modes/features <sup>(1)</sup> | USART1 | USART2 | |---------------------------------------------|--------|--------| | Hardware flow control for modem | Х | X | | Continuous communication using DMA | X | Х | | Multiprocessor communication | X | Х | | Synchronous mode | Х | Х | | Smartcard mode | Х | - | | Single-wire half-duplex communication | X | Х | | IrDA SIR ENDEC block | X | - | | LIN mode | Х | - | | Dual clock domain and wakeup from Stop mode | X | - | | Receiver timeout interrupt | X | - | | Modbus communication | Х | - | | Auto baud rate detection | Х | - | | Driver Enable | Х | Х | <sup>1.</sup> X = supported. DocID023402 Rev 4 24/104 # 3.18 Serial peripheral interface (SPI) / Inter-integrated sound interface (I<sup>2</sup>S) Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. One standard I<sup>2</sup>S interface (multiplexed with SPI1) supporting four different audio standards can operate as master or slave at half-duplex communication mode. It can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, it can output a clock for an external audio component at 256 times the sampling frequency. Table 10. STM32F058C8/R8/T8 SPI/I<sup>2</sup>S implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 | |-----------------------------|------|------| | Hardware CRC calculation | X | Х | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | Х | Х | | I <sup>2</sup> S mode | Х | - | | TI mode | Х | Х | <sup>1.</sup> X = supported. # 3.19 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. # 3.20 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. # 4 Pinouts and pin descriptions Figure 3. UFBGA64 package pinout Top view 8 0 PC14-OSC32 PB9 PA14 Α (PC13) PB4 PB3 PA15 PA13 .PC15-OSC32) VBAT PB8 В воото PD2 PC11 (PC10 (PA12 OSC\_ С PF4 PB7 PB5 PC12 PA10 PA9 PA11 PF1-OSC\_ QUT/ D PF5 PB6 VSS VSS PC9 PF6 PA8 Ε NRST PC1 PC0 VDD VDD PF7 PC7 PC8 F VSSA PC2 PA2 PA5 PB0 PC6 PB15 PB14 G PC3 PA0 PA3 PA6 PB1 NPOR) PB10 PB13 Н VDDA PA1 PA4 PA7 PC4 PC5 PB11 PB12 UFBGA64 MSv32133V2 Top view VBAT □ ☐ PF7 47 D PF6 PC13 □ PC14-OSC32\_IN [ 46 🗆 PA13 PC15-OSC32\_OUT 45 🗆 PA12 PF0-OSC\_IN [ ☐ PA11 PF1-OSC\_OUT [ 43 PA10 NRST [ 42 🗆 PA9 □ PA8 PC0 □ 41 LQFP64 PC1 [ 40 ☐ PC9 PC2 □ 10 39 PC8 PC3 ☐ 11 38 🗆 PC7 VSSA ☐ VDDA ☐ □ PC6 12 37 13 36 □ PB15 PA0 ☐ 14 35 🗆 PB14 PA1 🗆 15 34 🗆 PB13 33 PB12 PA2 □ 16 PA3 | PF4 | PF5 | PF5 | PA4 | PA5 | PA6 | PA7 | PC4 | PC5 | PB0 | PB10 | PB11 MSv30922V2 Figure 4. LQFP64 package pinout Figure 6. WLCSP36 package pinout The above figure shows the package in top view, changing from bottom view in the previous document versions. Table 11. Legend/abbreviations used in the pinout table | | Table 11. Legend/abbreviations used in the pinout table | | | | | | | | | |-----------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Na | me | Abbreviation | Definition | | | | | | | | Pin r | name | | specified in brackets below the pin name, the pin function during and ame as the actual pin name | | | | | | | | | | S | Supply pin | | | | | | | | Pin | type | I | Input-only pin | | | | | | | | | | I/O | Input / output pin | | | | | | | | | | FT | 5 V-tolerant I/O | | | | | | | | | | FTf | 5 V-tolerant I/O, FM+ capable | | | | | | | | | | TTa 3.3 V-tolerant I/O directly connected to ADC | | | | | | | | | I/O str | ucture | POR External power on reset pin with embedded weak pull-up resisto powered from V <sub>DDA</sub> | | | | | | | | | | | TC | Standard 3.3 V I/O | | | | | | | | | | В | Dedicated BOOT0 pin | | | | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | | | No | tes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. | | | | | | | | | Pin | Alternate functions | Functions selected | d through GPIOx_AFR registers | | | | | | | | functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | | | **Table 12. Pin definitions** | Pin number | | ber | | | | | | Pin functi | ons | | |------------|---------|----------|---------|--------------------------------------|----------|---------------|--------|-------------------------------------------------------------------------------------|------------------------------------------------|--| | LQFP64 | UFBGA64 | UFQFPN48 | WLCSP36 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | | 1 | B2 | 1 | - | VBAT | S | - | - | Backup power supply | | | | 2 | A2 | 2 | A6 | PC13 | I/O | TC | (1)(2) | - | RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT,<br>WKUP2 | | | 3 | A1 | 3 | В6 | PC14-OSC32_IN<br>(PC14) | I/O | TC | (1)(2) | - | OSC32_IN | | | 4 | В1 | 4 | C6 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | TC | (1)(2) | - | OSC32_OUT | | | 5 | C1 | 5 | B5 | PF0-OSC_IN<br>(PF0) | I/O | FT | - | - | OSC_IN | | | 6 | D1 | 6 | C5 | PF1-OSC_OUT<br>(PF1) | I/O | FT | - | - | OSC_OUT | | | 7 | E1 | 7 | D5 | NRST | I/O | RST | - | Device reset input / internal reset output (active low | | | | 8 | E3 | - | 1 | PC0 | I/O | TTa | - | EVENTOUT | ADC_IN10 | | | 9 | E2 | - | - | PC1 | I/O | TTa | - | EVENTOUT | ADC_IN11 | | | 10 | F2 | | - | PC2 | I/O | TTa | - | EVENTOUT | ADC_IN12 | | | 11 | G1 | - | - | PC3 | I/O | TTa | - | EVENTOUT | ADC_IN13 | | | 12 | F1 | 8 | D6 | VSSA | S | ı | (3) | Analog gro | und | | | 13 | H1 | 9 | E5 | VDDA | S | ı | - | Analog power | supply | | | 14 | G2 | 10 | F6 | PA0 | I/O | ТТа | - | USART2_CTS,<br>TIM2_CH1_ETR,<br>COMP1_OUT, TSC_G1_IO1 | ADC_IN0,<br>COMP1_INM6,<br>RTC_TAMP2,<br>WKUP1 | | | 15 | H2 | 11 | D4 | PA1 | I/O | TTa | - | USART2_RTS, TIM2_CH2,<br>TSC_G1_IO2, EVENTOUT | ADC_IN1,<br>COMP1_INP | | | 16 | F3 | 12 | E4 | PA2 | I/O | ТТа | - | USART2_TX, TIM2_CH3,<br>TIM15_CH1, COMP2_OUT,<br>TSC_G1_IO3 ADC_IN2,<br>COMP2_INM6 | | | | 17 | G3 | 13 | F5 | PA3 | I/O | TTa | - | USART2_RX, TIM2_CH4, ADC_IN3, TIM15_CH2, TSC_G1_IO4 COMP2_INP | | | | 18 | C2 | - | - | PF4 | I/O | FT | - | EVENTOUT | - | | | 19 | D2 | - | - | PF5 | I/O | FT | - | EVENTOUT | - | | Table 12. Pin definitions (continued) | Pin | num | ber | | | | | | Pin functi | ons | |--------|---------|----------|---------|--------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | LQFP64 | UFBGA64 | UFQFPN48 | WLCSP36 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 20 | Н3 | 14 | C3 | PA4 | I/O | TTa | 1 | SPI1_NSS, I2S1_WS,<br>USART2_CK, TIM14_CH1,<br>TSC_G2_IO1 | ADC_IN4,<br>COMP1_INM4,<br>COMP2_INM4,<br>DAC_OUT1 | | 21 | F4 | 15 | D3 | PA5 | I/O | ТТа | - | SPI1_SCK, I2S1_CK, CEC,<br>TIM2_CH1_ETR,<br>TSC_G2_IO2 | ADC_IN5,<br>COMP1_INM5,<br>COMP2_INM5 | | 22 | G4 | 16 | E3 | PA6 | I/O | ТТа | - | SPI1_MISO, I2S1_MCK,<br>TIM3_CH1, TIM1_BKIN,<br>TIM16_CH1, COMP1_OUT,<br>TSC_G2_IO3, EVENTOUT | ADC_IN6 | | 23 | H4 | 17 | F4 | PA7 | I/O | ТТа | - | SPI1_MOSI, I2S1_SD,<br>TIM3_CH2, TIM14_CH1,<br>TIM1_CH1N, TIM17_CH1,<br>COMP2_OUT, TSC_G2_IO4,<br>EVENTOUT | ADC_IN7 | | 24 | H5 | - | - | PC4 | I/O | TTa | - | EVENTOUT | ADC_IN14 | | 25 | Н6 | - | - | PC5 | I/O | TTa | - | TSC_G3_IO1 | ADC_IN15 | | 26 | F5 | 18 | F3 | PB0 | I/O | TTa | - | TIM3_CH3, TIM1_CH2N,<br>TSC_G3_IO2, EVENTOUT | ADC_IN8 | | 27 | G5 | 19 | D2 | PB1 | I/O | TTa | | TIM3_CH4, TIM14_CH1,<br>TIM1_CH3N,<br>TSC_G3_IO3 | ADC_IN9 | | 28 | G6 | 20 | F2 | NPOR | I | POR | (4) | Device power-on reset i | nput (active low) | | 29 | G7 | 21 | ı | PB10 | I/O | FT | (5) | I2C2_SCL, CEC,<br>TIM2_CH3,<br>TSC_SYNC | - | | 30 | Н7 | 22 | ı | PB11 | I/O | FT | (5) | I2C2_SDA, TIM2_CH4,<br>TSC_G6_IO1,<br>EVENTOUT | - | | 31 | D4 | 23 | F1 | VSS | S | | - | Ground | | | 32 | E4 | 24 | E1 | VDD | S | | - | Digital power | supply | | 33 | Н8 | 25 | - | PB12 | I/O | FT | (5) | SPI2_NSS, TIM1_BKIN,<br>TSC_G6_IO2, EVENTOUT | | | 34 | G8 | 26 | - | PB13 | I/O | FT | (5) | SPI2_SCK, TIM1_CH1N,<br>TSC_G6_IO3 | | | 35 | F8 | 27 | - | PB14 | I/O | FT | (5) | SPI2_MISO, TIM1_CH2N,<br>TIM15_CH1, TSC_G6_IO4 | - | Table 12. Pin definitions (continued) | Pin | num | ber | | | | | | Pin functi | ons | |--------|---------|----------|---------|--------------------------------------|----------|---------------|-------|---------------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | UFQFPN48 | WLCSP36 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 36 | F7 | 28 | 1 | PB15 | I/O | FT | (5) | SPI2_MOSI, TIM1_CH3N,<br>TIM15_CH1N, TIM15_CH2 | RTC_REFIN | | 37 | F6 | - | - | PC6 | I/O | FT | - | TIM3_CH1 | - | | 38 | E7 | - | - | PC7 | I/O | FT | - | TIM3_CH2 | - | | 39 | E8 | - | - | PC8 | I/O | FT | - | TIM3_CH3 | - | | 40 | D8 | - | - | PC9 | I/O | FT | - | TIM3_CH4 | - | | 41 | D7 | 29 | E2 | PA8 | I/O | FT | - | USART1_CK, TIM1_CH1,<br>EVENTOUT, MCO | - | | 42 | C7 | 30 | D1 | PA9 | I/O | FT | - | USART1_TX, TIM1_CH2,<br>TIM15_BKIN, TSC_G4_IO1 | - | | 43 | C6 | 31 | C1 | PA10 | I/O | FT | - | USART1_RX, TIM1_CH3,<br>TIM17_BKIN, TSC_G4_IO2 | - | | 44 | C8 | 32 | C2 | PA11 | I/O | FT | - | USART1_CTS, TIM1_CH4,<br>COMP1_OUT, TSC_G4_IO3,<br>EVENTOUT | - | | 45 | В8 | 33 | A1 | PA12 | I/O | FT | - | USART1_RTS, TIM1_ETR,<br>COMP2_OUT, TSC_G4_IO4,<br>EVENTOUT | - | | 46 | A8 | 34 | В1 | PA13<br>(SWDIO) | I/O | FT | (6) | IR_OUT, SWDIO | - | | 47 | D6 | 35 | - | PF6 | I/O | FT | - | I2C2_SCL | - | | 48 | E6 | 36 | - | PF7 | I/O | FT | - | I2C2_SDA | - | | 49 | A7 | 37 | B2 | PA14<br>(SWCLK) | I/O | FT | (6) | USART2_TX, SWCLK | - | | 50 | A6 | 38 | A2 | PA15 | I/O | FT | - | SPI1_NSS, I2S1_WS,<br>USART2_RX,<br>TIM2_CH1_ETR,<br>EVENTOUT | - | | 51 | В7 | - | - | PC10 | I/O | FT | - | - | - | | 52 | В6 | - | - | PC11 | I/O | FT | - | - | - | | 53 | C5 | - | - | PC12 | I/O | FT | - | - | - | | 54 | B5 | - | - | PD2 | I/O | FT | - | - TIM3_ETR - | | | 55 | A5 | 39 | В3 | PB3 | I/O | FT | - | SPI1_SCK, I2S1_CK,<br>TIM2_CH2, TSC_G5_IO1,<br>EVENTOUT | - | Table 12. Pin definitions (continued) | Pin | num | ber | | | | ø | | Pin functions | | |--------|---------|----------|---------|--------------------------------------|----------|---------------|-------|-----------------------------------------------------------|----------------------| | LQFP64 | UFBGA64 | UFQFPN48 | WLCSP36 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 56 | A4 | 40 | А3 | PB4 | I/O | FT | - | SPI1_MISO, I2S1_MCK,<br>TIM3_CH1, TSC_G5_IO2,<br>EVENTOUT | - | | 57 | C4 | 41 | E6 | PB5 | I/O | FT | - | SPI1_MOSI, I2S1_SD,<br>I2C1_SMBA, TIM16_BKIN,<br>TIM3_CH2 | - | | 58 | D3 | 42 | C4 | PB6 | I/O | FTf | - | I2C1_SCL, USART1_TX,<br>TIM16_CH1N, TSC_G5_IO3 | - | | 59 | СЗ | 43 | A4 | PB7 | I/O | FTf | - | I2C1_SDA, USART1_RX,<br>TIM17_CH1N, TSC_G5_IO4 | - | | 60 | B4 | 44 | B4 | BOOT0 | I | В | - | Boot memory s | election | | 61 | В3 | 45 | 1 | PB8 | I/O | FTf | (5) | I2C1_SCL, CEC,<br>TIM16_CH1, TSC_SYNC | - | | 62 | А3 | 46 | ı | PB9 | I/O | FTf | (5) | I2C1_SDA, IR_OUT,<br>TIM17_CH1, EVENTOUT | - | | 63 | D5 | 47 | D6 | VSS | S | ı | - | Ground | | | 64 | E5 | 48 | A5 | VDD | S | - | - | Digital power supply | | PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. - 4. This pin is powered by $V_{DDA}$ - On the WLCSP36 package, PB8, PB9, PB10, PB11, PB12, PB13, PB14 and PB15 must be set to defined levels by software, as their corresponding pads on the silicon die are left unconnected. Apply the same recommendations as for unconnected pins. - 6. After reset, these pins are configured as SWDIO and SWCLK alternate functions, and the internal pull-up on the SWDIO pin and the internal pull-down on the SWCLK pin are activated. <sup>-</sup> These GPIOs must not be used as current sources (e.g. to drive an LED). <sup>2.</sup> After the first RTC domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the main reset. For details on how to manage these GPIOs, refer to the RTC domain and RTC register descriptions in the reference manual. <sup>3.</sup> Distinct VSSA pin is not available on WLCSP36 package. The pin number corresponds to the VSS pin to which VSSA pad of the silicon die is connected. Table 13. Alternate functions selected through GPIOA AFR registers for port A | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|---------------------|------------|--------------|------------|-----------|-----------|----------|-----------| | PA0 | - | USART2_CTS | TIM2_CH1_ETR | TSC_G1_IO1 | | - | - | COMP1_OUT | | PA1 | EVENTOUT | USART2_RTS | TIM2_CH2 | TSC_G1_IO2 | | | - | - | | PA2 | TIM15_CH1 | USART2_TX | TIM2_CH3 | TSC_G1_IO3 | - | - | - | COMP2_OUT | | PA3 | TIM15_CH2 | USART2_RX | TIM2_CH4 | TSC_G1_IO4 | - | - | - | | | PA4 | SPI1_NSS, I2S1_WS | USART2_CK | - | TSC_G2_IO1 | TIM14_CH1 | - | - | - | | PA5 | SPI1_SCK, I2S1_CK | CEC | TIM2_CH1_ETR | TSC_G2_IO2 | - | - | - | - | | PA6 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | TIM1_BKIN | TSC_G2_IO3 | | TIM16_CH1 | EVENTOUT | COMP1_OUT | | PA7 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM1_CH1N | TSC_G2_IO4 | TIM14_CH1 | TIM17_CH1 | EVENTOUT | COMP2_OUT | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | | - | - | - | | PA9 | TIM15_BKIN | USART1_TX | TIM1_CH2 | TSC_G4_IO1 | - | - | - | - | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | TSC_G4_IO2 | - | - | - | - | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | TSC_G4_IO3 | = | - | - | COMP1_OUT | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | TSC_G4_IO4 | - | - | - | COMP2_OUT | | PA13 | SWDIO | IR_OUT | | - | - | - | - | - | | PA14 | SWCLK | USART2_TX | - | - | - | - | - | - | | PA15 | SPI1_NSS, I2S1_WS | USART2_RX | TIM2_CH1_ETR | EVENTOUT | | - | - | - | Table 14. Alternate functions selected through GPIOB AFR registers for port B | Pin name | AF0 | AF1 | AF2 | AF3 | |----------|---------------------|-----------|------------|------------| | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | TSC_G3_IO2 | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | TSC_G3_IO3 | | PB3 | SPI1_SCK, I2S1_CK | EVENTOUT | TIM2_CH2 | TSC_G5_IO1 | | PB4 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | EVENTOUT | TSC_G5_IO2 | | PB5 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | TSC_G5_IO3 | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | TSC_G5_IO4 | | PB8 | CEC | I2C1_SCL | TIM16_CH1 | TSC_SYNC | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | | PB10 | CEC | I2C2_SCL | TIM2_CH3 | TSC_SYNC | | PB11 | EVENTOUT | I2C2_SDA | TIM2_CH4 | TSC_G6_IO1 | | PB12 | SPI2_NSS | EVENTOUT | TIM1_BKIN | TSC_G6_IO2 | | PB13 | SPI2_SCK | | TIM1_CH1N | TSC_G6_IO3 | | PB14 | SPI2_MISO | TIM15_CH1 | TIM1_CH2N | TSC_G6_IO4 | | PB15 | SPI2_MOSI | TIM15_CH2 | TIM1_CH3N | TIM15_CH1N | # 5 Memory mapping Figure 7. STM32F058x8 memory map Table 15. STM32F058C8/R8/T8 peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |------|---------------------------|---------|------------------------| | | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1 KB | GPIOF | | AHB2 | 0x4800 1000 - 0x4800 13FF | 1 KB | Reserved | | | 0x4800 0C00 - 0x4800 0FFF | 1 KB | GPIOD | | | 0x4800 0800 - 0x4800 0BFF | 1 KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1 KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1 KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | AHB1 | 0x4002 4000 - 0x4002 43FF | 1 KB | TSC | | | 0x4002 3400 - 0x4002 3FFF | 3 KB | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1 KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | 3 KB | Reserved | | | 0x4002 2000 - 0x4002 23FF | 1 KB | Flash memory interface | | | 0x4002 1400 - 0x4002 1FFF | 3 KB | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1 KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | 3 KB | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1 KB | DMA | | | 0x4001 8000 - 0x4001 FFFF | 32 KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9 KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1 KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | 3 KB | Reserved | | APB | 0x4001 4800 - 0x4001 4BFF | 1 KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1 KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1 KB | TIM15 | | | 0x4001 3C00 - 0x4001 3FFF | 1 KB | Reserved | | | 0x4001 3800 - 0x4001 3BFF | 1 KB | USART1 | | | 0x4001 3400 - 0x4001 37FF | 1 KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1 KB | SPI1/I2S1 | | | 0x4001 2C00 - 0x4001 2FFF | 1 KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1 KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1 KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7 KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1 KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1 KB | SYSCFG + COMP | | | 0x4000 8000 - 0x4000 FFFF | 32 KB | Reserved | Table 15. STM32F058C8/R8/T8 peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-------|---------------------------|------|------------| | | 0x4000 7C00 - 0x4000 7FFF | 1 KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC | | | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC | | | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR | | | 0x4000 5C00 - 0x4000 6FFF | 5 KB | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1 KB | 12C2 | | | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1 | | | 0x4000 4800 - 0x4000 53FF | 3 KB | Reserved | | | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2 | | | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved | | APB — | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2 | | AFB _ | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14 | | | 0x4000 1400 - 0x4000 1FFF | 3 KB | Reserved | | | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6 | | | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 | # 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). # 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 1.8 V and $V_{DDA}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. # 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 8*. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 9. 577 # 6.1.6 Power supply scheme $V_{BAT}$ Backup circuitry (LSE, RTC, 1.65 - 3.6 \ Backup registers) Power switch **NPOR** $V_{\text{CORE}}$ $2 \times V_{DD}$ $V_{\text{DDIO1}}$ OUT Kernel logic Ю 2 x 100 nF (CPU, Digital **GPIOs** logic & Memories) +1 x 4.7 µF $2\:x\:V_{\text{SS}}$ $V_{DDA}$ Analog: 10 nF +1 μF ADC/ VREF+ (RCs, PLL, ...) DAC VREF- $V_{SSA}$ MS34945V1 Figure 10. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. # 6.1.7 Current consumption measurement Figure 11. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 16: Voltage characteristics*, *Table 17: Current characteristics* and *Table 18: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 16. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |------------------------------------|-------------------------------------------------------------------|--------------------------------------|-----------------------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage | -0.3 | 1.95 | V | | V <sub>DDA</sub> -V <sub>SS</sub> | External analog supply voltage | - 0.3 | 4.0 | V | | V <sub>DD</sub> –V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | - | 0.4 | V | | V <sub>BAT</sub> -V <sub>SS</sub> | External backup supply voltage | - 0.3 | 4.0 | ٧ | | | Input voltage on FT and FTf pins | V <sub>SS</sub> -0.3 | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V | | | Input voltage on POR pins | V <sub>SS</sub> -0.3 | 4.0 | ٧ | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TTa pins | V <sub>SS</sub> -0.3 | 4.0 | V | | | воото | 0 | 9.0 | V | | | Input voltage on any other pin | V <sub>SS</sub> -0.3 | 4.0 | ٧ | | $ \Delta V_{DDx} $ | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3<br>sensitivity chara | | - | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 17: Current characteristics* for the maximum allowed injected current values. <sup>3.</sup> Valid only if the internal pull-up/pull-down resistors are disabled. If internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V. **Table 17. Current characteristics** | Symbol | Ratings | Max. | Unit | |--------------------------|---------------------------------------------------------------------------------|----------------------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | | | ΣI <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | 71 | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80 | mA | | | Injected current on POR, B, FT and FTf pins | -5/+0 <sup>(4)</sup> | | | $I_{\rm INJ(PIN)}^{(3)}$ | Injected current on TC and RST pin | ± 5 | | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - 3. A positive injection is induced by V<sub>IN</sub> > V<sub>DDIOx</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 16: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 52: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 18. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | $T_J$ | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 19. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------------------------|-----------------|--------------------------------------|--------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 48 | MHz | | f <sub>PCLK</sub> | Internal APB clock frequency | - | 0 | 48 | IVITIZ | | $V_{DD}$ | Standard operating voltage | - | 1.65 | 1.95 | V | | V | Analog operating voltage (ADC and DAC not used) | Must have a potential equal | V <sub>DD</sub> | 3.6 | V | | $V_{\mathrm{DDA}}$ | (ADC and DAC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | V <sub>BAT</sub> | Backup operating voltage | - | 1.65 | 3.6 | V | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | V | I/O input voltage | TTa and POR I/O | -0.3 | V <sub>DDA</sub> +0.3 <sup>(1)</sup> | V | | $V_{IN}$ | I/O input voltage | FT and FTf I/O | -0.3 | 5.2 <sup>(1)</sup> | V | | | | BOOT0 | 0 | 5.2 | | | | | LQFP64 | - | 444 | | | Б | Power dissipation at T <sub>A</sub> = 85 °C | UFBGA64 | - | 308 | \A/ | | $P_{D}$ | for suffix 6 or $T_A = 105$ °C for suffix $7^{(2)}$ | UFQFPN48 | - | 625 | mW | | | | WLCSP36 | - | 333 | | | | Ambient temperature for the | Maximum power dissipation | -40 | 85 | %0 | | т. | suffix 6 version | Low power dissipation <sup>(3)</sup> | -40 | 105 | °C | | TA | Ambient temperature for the | Maximum power dissipation | -40 | 105 | %0 | | | suffix 7 version | Low power dissipation <sup>(3)</sup> | -40 | 125 | °C | | TJ | lunction temperature resea | Suffix 6 version | -40 | 105 | °C | | IJ | Junction temperature range | Suffix 7 version | -40 | 125 | C | <sup>1.</sup> For operation with a voltage higher than $V_{DDIOx}$ + 0.3 V, the internal pull-up resistor must be disabled. # 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 20* are derived from tests performed under the ambient temperature condition summarized in *Table 19*. <sup>2.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . See Section 7.5: Thermal characteristics. In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.5: Thermal characteristics). | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | | 0 | 8 | | | $t_{VDD}$ | V <sub>DD</sub> fall time rate | - | 20 | 8 | υο/\/ | | | V <sub>DDA</sub> rise time rate | | 0 | 8 | μs/V | | t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | - | 20 | 8 | | Table 20. Operating conditions at power-up / power-down # 6.3.3 Embedded reference voltage The parameters given in *Table 21* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------|-----------------------------------|----------------------|------|--------------------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.2 | 1.23 | 1.25 | V | | t <sub>START</sub> | ADC_IN17 buffer startup time | - | - | - | 10 <sup>(1)</sup> | μs | | t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(1)</sup> | - | - | μs | | ΔV <sub>REFINT</sub> | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | ı | 10 <sup>(1)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | - | - 100 <sup>(1)</sup> | - | 100 <sup>(1)</sup> | ppm/°C | | T <sub>VREFINT_RDY</sub> | Internal reference voltage temporization | - | 1.5 | 2.5 | 4.5 | ms | Table 21. Embedded internal reference voltage # 6.3.4 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 11: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. <sup>1.</sup> Guaranteed by design, not tested in production. Guaranteed by design, not tested in production. This parameter is the latency between the time when pin NPOR is set to 1 by the application and the time when the VREFINTRDYF status bit is set to 1 by the hardware. # Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in analog input mode - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 22* to *Table 28* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. Table 22. Typical and maximum current consumption from V<sub>DD</sub> at 1.8 V | | | | | All | periph | erals en | abled | All | periph | erals dis | sabled | | | |-----------------|----------------------------------------------------------|-----------------------|-------------------|--------|-------------------------------------|----------|-------|--------|--------|-----------|--------|--------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Time | N | Unit | | | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | Supply current in | HSE bypass, | HSE | 48 MHz | 20.7 | 22.3 | 22.8 | 23.2 | 11.8 | 12.8 | 13.2 | 13.5 | | | | | | 32 MHz | 14.0 | 14.9 | 15.3 | 15.7 | 7.6 | 8.8 | 9.1 | 9.5 | | | | | | PLL on | 24 MHz | 11.0 | 11.5 | 11.9 | 12.3 | 7.2 | 7.4 | 7.6 | 7.8 | | | | | | HSE | 8 MHz | 3.8 | 4.2 | 4.3 | 4.4 | 2.7 | 2.5 | 2.6 | 2.7 | | | | | Run mode,<br>code | bypass,<br>PLL off | 1 MHz | 0.7 | 0.8 | 0.9 | 1.0 | 0.5 | 0.7 | 0.8 | 0.8 | | | | | executing from Flash | HSI clock,<br>PLL on | 48 MHz | 20.8 | 22.4 | 22.9 | 23.3 | 11.8 | 12.8 | 13.3 | 13.6 | | | | | memory | | 32 MHz | 14.2 | 15.1 | 15.5 | 15.9 | 7.6 | 8.9 | 9.2 | 9.6 | - | | | | | | 24 MHz | 11.2 | 11.7 | 12.1 | 12.4 | 7.1 | 7.5 | 7.7 | 7.9 | | | | | | HSI clock,<br>PLL off | 8 MHz | 4.0 | 4.4 | 4.5 | 4.6 | 2.4 | 2.5 | 2.6 | 2.7 | | | | I <sub>DD</sub> | | HSE | 48 MHz | 19.9 | 21.4 | 21.9 | 22.3 | 11.2 | 12.0 | 12.4 | 12.7 | mA | | | | | bypass, | 32 MHz | 13.5 | 14.3 | 14.6 | 15.0 | 7.5 | 8.0 | 8.4 | 8.7 | | | | | | PLL on | 24 MHz | 10.4 | 10.9 | 11.2 | 11.6 | 6.3 | 6.6 | 6.9 | 7.1 | | | | | Supply | HSE | 8 MHz | 3.4 | 3.7 | 3.8 | 4.0 | 1.8 | 2.1 | 2.1 | 2.2 | | | | | current in<br>Run mode,<br>code<br>executing<br>from RAM | bypass,<br>PLL off | 1 MHz | 0.4 | 0.6 | 0.6 | 0.7 | 0.2 | 0.3 | 0.4 | 0.4 | | | | | | | 48 MHz | 20.0 | 21.6 | 22.1 | 22.4 | 11.3 | 12.0 | 12.5 | 12.8 | | | | | | HSI clock,<br>PLL on | 32 MHz | 13.6 | 14.4 | 14.8 | 15.1 | 7.7 | 8.2 | 8.5 | 8.9 | 1 | | | | | | 24 MHz | 10.6 | 11.1 | 11.4 | 11.8 | 6.4 | 6.7 | 7.0 | 7.2 | | | | | | HSI clock,<br>PLL off | 8 MHz | 3.5 | 3.9 | 4.0 | 4.2 | 1.9 | 2.2 | 2.2 | 2.3 | | | Table 22. Typical and maximum current consumption from V<sub>DD</sub> at 1.8 V (continued) | | | | | All | periph | erals en | abled | All peripherals disabled | | | | | |-----------------|---------------------|-----------------------|-------------------|------|--------|----------|------------------|--------------------------|-------|-------|--------|----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Tun | N | lax @ T | A <sup>(1)</sup> | Тур | N | Unit | | | | | | | | Тур | 25 °C | 85 °C | 105 °C | | 25 °C | 85 °C | 105 °C | | | | | HSE | 48 MHz | 12.5 | 13.7 | 14.4 | 14.9 | 2.7 | 2.9 | 3.0 | 3.2 | | | | | bypass, | 32 MHz | 8.8 | 9.3 | 9.7 | 10.1 | 1.8 | 2.0 | 2.2 | 2.3 | | | | Supply | PLL on | 24 MHz | 6.8 | 7.3 | 7.7 | 8.1 | 1.5 | 1.5 | 1.6 | 1.7 | | | | | I LL UII | 8 MHz | 2.2 | 2.6 | 2.8 | 3.0 | 0.5 | 0.6 | 0.6 | 0.6 | | | I <sub>DD</sub> | current in<br>Sleep | | 1 MHz | 0.3 | 0.4 | 0.4 | 0.5 | 0.1 | 0.2 | 0.2 | 0.2 | mA | | | mode | | 48 MHz | 12.6 | 13.8 | 14.5 | 15.1 | 2.8 | 2.9 | 3.1 | 3.3 | | | | | HSI clock,<br>PLL on | 32 MHz | 8.8 | 9.5 | 9.8 | 10.2 | 1.9 | 2.1 | 2.2 | 2.4 | | | | | | 24 MHz | 6.9 | 7.4 | 7.8 | 8.1 | 1.5 | 1.6 | 1.7 | 1.8 | | | | | HSI clock,<br>PLL off | 8 MHz | 2.3 | 2.7 | 2.9 | 3.1 | 0.5 | 0.6 | 0.7 | 0.8 | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. Table 23. Typical and maximum current consumption from the $V_{DDA}$ supply | | | | | | VDDA | = 2.4 V | | | VDDA | . = 3.6 V | , | | |------------------|-------------------------|------------------------|-------------------|-----|-------|---------|--------|-----|-------|-----------|--------|----| | Symbol | Parameter | Conditions (1) | f <sub>HCLK</sub> | Tim | M | ax @ TA | (2) | Tun | M | ax @ TA | Unit | | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 48 MHz | 148 | 169 | 179 | 183 | 162 | 183 | 195 | 198 | | | Supply | External | 32 MHz | 103 | 121 | 126 | 128 | 111 | 129 | 135 | 138 | | | | | current in<br>Run or | clock (HSE bypass) 8 N | 24 MHz | 81 | 96 | 100 | 103 | 87 | 102 | 106 | 108 | | | | Sleep | | 8 MHz | 1.0 | 3.0 | 3.0 | 3.0 | 2.0 | 3.0 | 3.0 | 4.0 | | | I <sub>DDA</sub> | mode,<br>code | | 1 MHz | 1.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 3.0 | 3.0 | μA | | | executing | | 48 MHz | 218 | 240 | 251 | 255 | 242 | 263 | 275 | 278 | | | | from Flash<br>memory or | emory or Internal | 32 MHz | 172 | 191 | 199 | 202 | 191 | 209 | 215 | 218 | | | | , | | 24 MHz | 150 | 168 | 173 | 175 | 166 | 183 | 190 | 192 | | | | | | 8 MHz | 70 | 80 | 82 | 83 | 82 | 91 | 94 | 95 | | Current consumption from the VDDA supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash memory or RAM. Furthermore, when the PLL is off, IDDA is independent from the frequency. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. Typ. @ $V_{DD} = 1.8 \text{ V}$ Max $V_{DDA} = 1.8 \text{ V}$ $V_{DDA} = 2.0 \text{ V}$ ပွဲ = 3.6 = 2.4 = 2.7 = 3.0 3.3 Symbol | Parameter **Conditions** Unit = 105 T<sub>A</sub> = 25 ° T<sub>A</sub> = 85 V<sub>DDA</sub> V<sub>DDA</sub> VDDA 0.5 Supply 2.3 15 36 $I_{DD}$ current in All oscillators OFF μΑ 8.0 8.0 8.0 0.9 0.9 1.0 1.6 3.6 3.4 $I_{DDA}$ Stop mode Table 24. Typical and maximum consumption in Stop mode Table 25. Typical and maximum current consumption from the V<sub>RAT</sub> supply | | | Conditions | Typ @ V <sub>BAT</sub> | | | | | | | | | | |----------------------|-------------------|----------------------------------------------------------------------------------|------------------------|-------|-------|-------|-------|-------|------------------------|------------------------|-------------------------|------| | Symbol | Parameter | | 1.65 V | 1.8 V | 2.4 V | 2.7 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | I <sub>DD_VBAT</sub> | RTC<br>domain | LSE & RTC ON; "Xtal<br>mode": lower driving<br>capability;<br>LSEDRV[1:0] = '00' | 0.5 | 0.5 | 0.6 | 0.7 | 0.8 | 0.9 | 1.0 | 1.3 | 1.7 | | | | supply<br>current | LSE & RTC ON; "Xtal<br>mode" higher driving<br>capability;<br>LSEDRV[1:0] = '11' | 0.8 | 0.8 | 0.9 | 1.0 | 1.1 | 1.2 | 1.3 | 1.6 | 2.1 | μА | <sup>1.</sup> Data based on characterization results, not tested in production. #### **Typical current consumption** The MCU is placed under the following conditions: - $V_{DD} = V_{DDA} = 1.8 \text{ V}$ - All I/O pins are in analog input configuration - The Flash memory access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively Table 26. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal | Symbol | Parameter | • | | sumption in mode | | sumption in mode | Unit | | |------------------|---------------------------------|-------------------|---------------------|-------------------------|---------------------|----------------------|-------|--| | Symbol | rarameter | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Peripherals enabled | Peripherals disabled | Ollit | | | | | 48 MHz | 21.2 | 12.6 | 12.9 | 2.8 | | | | | | 36 MHz | 16.3 | 9.7 | 9.8 | 2.2 | | | | | | 32 MHz | 14.6 | 8.7 | 8.8 | 2.0 | | | | | Current | 24 MHz | 11.3 | 6.8 | 6.8 | 1.6 | | | | 1 | consumption | 16 MHz | 7.8 | 4.7 | 4.7 | 1.2 | mA | | | I <sub>DD</sub> | from V <sub>DD</sub><br>supply | 8 MHz | 4.1 | 2.6 | 2.4 | 0.7 | ША | | | | Supply | 4 MHz | 2.5 | 1.6 | 1.6 | 0.6 | | | | | | 2 MHz | 1.5 | 1.1 | 1.1 | 0.5 | | | | | | 1 MHz | 1.0 | 0.8 | 0.8 | 0.5 | | | | | | 500 kHz | 0.8 | 0.7 | 0.7 | 0.5 | | | | | | 48 MHz | | 13 | 32 | | | | | | | 36 MHz | | 10 | 02 | | | | | | | 32 MHz | | 9 | 2 | | | | | | Current | 24 MHz | | 7 | 3 | | | | | I <sub>DDA</sub> | consumption | 16 MHz | | 5 | 3 | | μA | | | DDA | from V <sub>DDA</sub><br>supply | 8 MHz | | • | 1 | | μΛ | | | | оцрыу | 4 MHz | | • | 1 | | | | | | | 2 MHz | | • | 1 | | | | | | | 1 MHz | | | 1 | | | | | | | 500 kHz | | • | 1 | | | | ### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 45: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 28: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$ where $I_{\mbox{\scriptsize SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load V<sub>DDIOx</sub> is the I/O supply voltage $f_{SW}$ is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 27. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | | | | | | | |-----------------|-------------|--------------------------------------------------------------------------------------|----------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-------|------| | | | | 2 MHz | 0.09 | | | | | | | | | | | | 4 MHz 0.17 | 0.17 | | | | | | | | | | | $V_{DDIOX} = 1.8 \text{ V}$ $C_{EXT} = 0 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | 8 MHz | 0.34 | | | | | | | | | | | | 18 MHz | 0.79 | | | | | | | | | | | INT EXT 5 | 36 MHz | 1.50 | | | | | | | | | | | | 48 MHz | 2.06 | | | | | | | | | | | | 2 MHz | 0.13 | | | | | | | | | | | | 4 MHz | 0.26 | | | | | | | | | | | $V_{DDIOx} = 1.8 \text{ V}$ | 8 MHz | 0.50 | | | | | | | | | | | $C_{EXT} = 10 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 1.18 | | | | | | | | | | I/O current | - INI LAI -3 | - JINI JEXI J | 36 MHz | 2.27 | | | | | | | | | | | 48 MHz | 3.03 | | | | | | | | | | | | 2 MHz | 0.18 | mA | | | | | | | | I <sub>SW</sub> | | consumption V <sub>DD</sub> | V <sub>DDIOx</sub> = 1.8 V 4 MHz | 0.36 | | | | C <sub>EXT</sub> = 22 pF | 8 MHz | 0.69 | | | | | | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 1.60 | | | | | | | | | | | | 36 MHz | 3.27 | | | | | | | | | | | | 2 MHz | 0.23 | | | | | | | | | | | V <sub>DDIOx</sub> = 1.8 V | 4 MHz | 0.45 | | | | | | | | | | | C <sub>EXT</sub> = 33 pF | 8 MHz | 0.87 | | | | | | | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 18 MHz | 2.0 | | | | | | | | | | | 36 MHz | 36 MHz | 3.7 | | | | | | | | | | | | 2 MHz | 0.29 | | | | | | | | | | | $V_{DDIOx} = 1.8 \text{ V}$ | 4 MHz | 0.55 | 1 | | | | | | | | | | $C_{EXT} = 47 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 8 MHz | 1.09 | | | | | | | | | | | IIII EXI O | 18 MHz | 2.43 | | | | | | | | <sup>1.</sup> $C_S = 5 pF$ (estimated value). # On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 28*. The MCU is placed under the following conditions: - All I/O pins are in analog mode - All peripherals are disabled unless otherwise mentioned - The given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature and supply voltage conditions summarized in *Table 16: Voltage characteristics* Table 28. Peripheral current consumption | | Peripheral | Typical consumption at 25 °C | Unit | |-----|--------------------------|------------------------------|----------| | | BusMatrix <sup>(1)</sup> | 5 | | | | DMA1 | 7 | | | | SRAM | 1 | | | | Flash memory interface | 14 | | | | CRC | 2 | | | AHB | GPIOA | 9 | μΑ/MHz | | АПБ | GPIOB | 12 | μΑνίνιπΖ | | | GPIOC | 2 | | | | GPIOD | 1 | | | | GPIOF | 1 | | | | TSC | 6 | | | | All AHB peripherals | 55 | | Table 28. Peripheral current consumption (continued) | | Peripheral | Typical consumption at 25 °C | Unit | |-----|---------------------------|------------------------------|--------| | | APB-Bridge <sup>(2)</sup> | 3 | | | | SYSCFG | 3 | | | | ADC <sup>(3)</sup> | 5 | | | | TIM1 | 17 | | | | SPI1 | 10 | | | | USART1 | 19 | | | | TIM15 | 11 | | | | TIM16 | 8 | | | | TIM17 | 8 | | | | DBG (MCU Debug Support) | 0.5 | | | | TIM2 | 17 | | | APB | TIM3 | 13 | μΑ/MHz | | | TIM6 | 3 | | | | TIM14 | 6 | | | | WWDG | 1 | | | | SPI2 | 7 | | | | USART2 | 7 | | | | I2C1 | 4 | | | | I2C2 | 5 | | | | DAC | 2 | | | | PWR | 1 | | | | CEC | 2 | | | | All APB peripherals | 149 | | <sup>1.</sup> The BusMatrix automatically is active when at least one master is ON (CPU or DMA1) <sup>2.</sup> The APBx Bridge is automatically active when at least one peripheral is ON on the same Bus. The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC is not included. Refer to the tables of characteristics in the subsequent sections. # 6.3.5 Wakeup time from low-power mode The wakeup times given in *Table 29* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode. All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. | | | - | | | | |----------------------|------------------------|------------------------|----------|-------|-------| | Symbol | Parameter | Typ @ V <sub>DDA</sub> | | Max | Unit | | | raiametei | = 1.8 V | = 3.3 V | IVIAA | Oiiit | | t <sub>WUSTOP</sub> | Wakeup from Stop mode | 3.5 | 2.8 | 5.3 | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | 4 SYSCI | K cycles | - | μs | Table 29. Low-power mode wakeup timings #### 6.3.6 External clock source characteristics #### High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.13. However, the recommended clock input waveform is shown in Figure 12: High-speed external clock source AC timing diagram. | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | | |-------------------------------------------|--------------------------------------|------------------------|-----|------------------------|------|--| | f <sub>HSE_ext</sub> | User external clock source frequency | - | 8 | 32 | MHz | | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | | $t_{w(\text{HSEH})} \ t_{w(\text{HSEL})}$ | OSC_IN high or low time | 15 | ı | - | ns | | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time | - | - | 20 | 113 | | Table 30. High-speed external user clock characteristics <sup>1.</sup> Guaranteed by design, not tested in production. Figure 12. High-speed external clock source AC timing diagram #### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.13. However, the recommended clock input waveform is shown in Figure 13. | | • | | | | | |------------------------------------------------------------------------|---------------------------------------|------------------------|--------|------------------------|------| | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | | f <sub>LSE_ext</sub> | User external clock source frequency | - | 32.768 | 1000 | kHz | | $V_{LSEH}$ | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | $V_{LSEL}$ | OSC32_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | ٧ | | $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time | 450 | 1 | - | ns | | t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time | - | - | 50 | 113 | Table 31. Low-speed external user clock characteristics <sup>1.</sup> Guaranteed by design, not tested in production. Figure 13. Low-speed external clock source AC timing diagram ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 32*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|--------------------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 32 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | | | During startup <sup>(3)</sup> | - | - | 8.5 | | | | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.4 | - | | | | | $V_{DD}$ = 1.8 V,<br>Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz | - | 0.5 | - | | | I <sub>DD</sub> | HSE current consumption | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 5 pF@32 MHz | - | 0.8 | - | mA | | | | $V_{DD}$ = 1.8 V,<br>Rm = 30 $\Omega$ ,<br>CL = 10 pF@32 MHz | - | 1 | - | | | | | V <sub>DD</sub> = 1.8 V,<br>Rm = 30 Ω,<br>CL = 20 pF@32 MHz | - | 1.5 | - | | | g <sub>m</sub> | Oscillator transconductance | Startup | 10 | - | - | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 32. HSE oscillator characteristics For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 14*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> This consumption level occurs during the first 2/3 of the $t_{\text{SU(HSE)}}$ startup time <sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Figure 14. Typical application with an 8 MHz crystal 1. $R_{\text{EXT}}$ value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 33*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | rameter Conditions <sup>(1)</sup> | | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-------------------------|-----------------------------------|----|-----|--------------------|------| | | | low drive capability | - | 0.5 | 0.9 | | | | LCE ourrent consumption | medium-low drive capability | - | - | 1 | | | I <sub>DD</sub> | LSE current consumption | medium-high drive capability | - | - | 1.3 | μA | | | | high drive capability | - | - | 1.6 | | | | | low drive capability | 5 | - | - | | | _ | Oscillator | medium-low drive capability | 8 | - | - | µA/V | | 9 <sub>m</sub> | transconductance | medium-high drive capability | 15 | - | - | μΑνν | | | | high drive capability | 25 | - | - | | | t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time | V <sub>DDIOx</sub> is stabilized | - | 2 | - | S | Table 33. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 15. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. #### 6.3.7 Internal clock source characteristics The parameters given in *Table 34* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. The provided curves are characterization results, not tested in production. # High-speed internal (HSI) RC oscillator Table 34. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|---------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI | $T_A = -40 \text{ to } 105^{\circ}\text{C}$ | -2.8 <sup>(3)</sup> | - | 3.8 <sup>(3)</sup> | | | | | T <sub>A</sub> = -10 to 85°C | -1.9 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | | | ACC | | T <sub>A</sub> = 0 to 85°C | -1.9 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | oscillator | T <sub>A</sub> = 0 to 70°C | -1.3 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | 70 | | | | T <sub>A</sub> = 0 to 55°C | -1 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | $T_A = 25^{\circ}C^{(4)}$ | -1 | - | 1 | | | t <sub>su(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105^{\circ}\text{C}$ unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. - 4. Factory calibrated, parts not soldered. Figure 16. HSI oscillator accuracy characterization results for soldered parts # High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 35. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------------|----------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI14</sub> | Frequency | - | - | 14 | - | MHz | | TRIM | HSI14 user-trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -4.2 <sup>(3)</sup> | - | 5.1 <sup>(3)</sup> | % | | ۸۵۵ | Accuracy of the HSI14 | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}$ | $-3.2^{(3)}$ | - | 3.1 <sup>(3)</sup> | % | | ACC <sub>HSI14</sub> | oscillator (factory calibrated) | T <sub>A</sub> = 0 to 70 °C | -2.5 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | - | 1 | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | - | - | 100 | 150 <sup>(2)</sup> | μΑ | - 1. $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. Figure 17. HSI14 oscillator accuracy characterization results ### Low-speed internal (LSI) RC oscillator Table 36. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | | - | - | 85 | μs | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. #### 6.3.8 PLL characteristics The parameters given in *Table 37* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. Table 37. PLL characteristics | Symbol | Parameter | | Unit | | | |-----------------------|--------------------------------|-------------------|------|--------------------|-------| | Symbol | Farameter | Min | Тур | Max | Offic | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL OUT</sub>. # 6.3.9 Memory characteristics #### Flash memory The characteristics are given at $T_A$ = -40 to 105 °C unless otherwise specified. Table 38. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------------------|-------------------------|----------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | T <sub>A</sub> = - 40 to +105 °C | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | T <sub>A</sub> = - 40 to +105 °C | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | T <sub>A</sub> = - 40 to +105 °C | 20 | - | 40 | ms | | I <sub>DD</sub> Supply current | Supply current | Write mode | - | - | 10 | mA | | | Supply current | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|---------------------------------|----------------------------------------------------|--------------------|--------| | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 10 | kcycle | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | t <sub>RET</sub> Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Year | | | | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | Table 39. Flash memory endurance and data retention #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 40*. They are based on the EMS levels and classes defined in application note AN1709. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | | $V_{DD}$ = 1.8 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 1.8 V, LQFP64, $T_A$ = +25°C, $f_{HCLK}$ = 48 MHz, conforming to IEC 61000-4-4 | 4B | Table 40. EMS characteristics # Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (for example control registers) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Max vs. [fHSE/fHCLK] Monitored Conditions Unit Symbol Parameter frequency band 8/48 MHz 0.1 to 30 MHz 0 $V_{DD} = 1.8 \text{ V}, T_A = 25 ^{\circ}\text{C},$ 30 to 130 MHz 22 dBuV LQFP64 package Peak level $S_{EMI}$ compliant with 130 MHz to 1 GHz 16 IEC 61967-2 **EMI Level** 3.5 Table 41. EMI characteristics #### 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | Packages | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------------|----------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | All | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to ANSI/ESD STM5.3.1 | All | C3 | 250 | V | Table 42. ESD absolute maximum ratings #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 43. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | # 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DDIOX}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. # Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A/+0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in Table 44. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. <sup>1.</sup> Data based on characterization results, not tested in production. | | | Func | tional | | |------------------|------------------------------------------------|--------------------|--------------------|------| | Symbol | Symbol Description | suscep | otibility | Unit | | - Cymbol | | Negative injection | Positive injection | | | | Injected current on BOOT0 | -0 | NA | | | I <sub>INJ</sub> | Injected current on all FT, FTf and POR pins | <b>–</b> 5 | NA | mA | | | Injected current on all TTa, TC and RESET pins | <b>-</b> 5 | +5 | | Table 44. I/O current injection susceptibility #### 6.3.13 I/O port characteristics # General input/output characteristics Unless otherwise specified, the parameters given in *Table 45* are derived from tests performed under the conditions summarized in Table 19: General operating conditions. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0). Symbol Conditions Tvp Unit Parameter Min Table 45. I/O static characteristics | Symbol | Parameter | Conditions | IVIIN | тур | IVIAX | Unit | |------------------|-----------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------|--------------------|----------------------------------------------|------| | | | TC and TTa I/O | - | - | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup> | | | | Low level input | FT and FTf I/O | - | - | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> | | | V <sub>IL</sub> | voltage | воото | - | - | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup> | V | | | | All I/Os except<br>BOOT0 pin | - | - | 0.3 V <sub>DDIOx</sub> | | | | | TC and TTa I/O | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | - | - | | | | High level input | FT and FTf I/O | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup> | - | - | | | $V_{IH}$ | voltage | воото | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup> | - | - | V | | | | All I/Os except<br>BOOT0 pin | 0.7 V <sub>DDIOx</sub> | - | - | | | | | TC and TTa I/O | - | 200 <sup>(1)</sup> | - | | | V <sub>hys</sub> | Schmitt trigger hysteresis | FT and FTf I/O | - | 100 <sup>(1)</sup> | - | mV | | | , , , , , , , , , , , , , , , , , , , , | воото | - | 300 <sup>(1)</sup> | - | | | | | TC, FT and FTf I/O<br>TTa in digital mode<br>$V_{SS} \le V_{IN} \le V_{DDIOX}$ | - | - | ± 0.1 | | | I <sub>lkg</sub> | Input leakage current <sup>(2)</sup> | TTa in digital mode $V_{DDIOx} \le V_{IN} \le V_{DDA}$ | - | ı | 1 | μA | | G | Current | TTa in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$ | - | - | ± 0.2 | | | | | FT and FTf I/O<br>V <sub>DDIOx</sub> ≤ V <sub>IN</sub> ≤ 5 V | - | - | 10 | | DocID023402 Rev 4 64/104 Table 45. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------|----------------------------------------|-----|-----|-----|------| | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor<br>(3) | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(3)</sup> | V <sub>IN</sub> = - V <sub>DDIOx</sub> | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | - 1. Data based on design simulation only. Not tested in production. - 2. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to *Table 44: I/O current injection susceptibility*. - 3. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 18* for standard I/Os, and in *Figure 19* for 5 V-tolerant I/Os. The following curves are design simulation results, not tested in production. Figure 18. TC and TTa I/O input characteristics # **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 16: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 16: Voltage characteristics). ### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). Table 46. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------|---------------------------|-------------------------|-----|------| | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | II . I = 4 mA | - | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 4 mA | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OLFm+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in Fm+ mode | I <sub>IO</sub> = 10 mA | - | 0.4 | V | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 16: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. - 2. Data based on characterization results. Not tested in production. - 3. Data based on design simulation only. Not tested in production. ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in Figure 20 and Table 47, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 19: General operating conditions. | OSPEEDRy | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------|-------------------------|-----------------------------------------------------------------|------------------------|-----|------|-------| | [1:0] value <sup>(1)</sup> | Cy.iiboi | i didilictor | Conditions | | ax | J'iii | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | 1 | 1 | MHz | | x0 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | - | 125 | ns | | | t <sub>r(IO)out</sub> | Output rise time | | - | 125 | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 4 | MHz | | 01 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | - | 62.5 | ns | | | t <sub>r(IO)out</sub> | Output rise time | | - | 62.5 | 115 | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 10 | MHz | | 11 | t <sub>f(IO)out</sub> | Output fall time | C <sub>L</sub> = 50 pF | - | 25 | ns | | | t <sub>r(IO)out</sub> | Output rise time | | - | 25 | 113 | | Fm+ | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | | - | 0.5 | MHz | | configuration (4) | t <sub>f(IO)out</sub> | Output fall time | CL = 50 pF | - | 16 | ns | | (4) | t <sub>r(IO)out</sub> | Output rise time | | - | 44 | 115 | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 10 | - | ns | Table 47. I/O AC characteristics<sup>(1)(2)</sup> - 2. Guaranteed by design, not tested in production. - 3. The maximum frequency is defined in Figure 20. - When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of Fm+ I/O configuration. Figure 20. I/O AC characteristics definition DocID023402 Rev 4 68/104 The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register. # 6.3.14 NRST and NPOR pin characteristics #### **NRST** pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PLI</sub>. Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-----------------------------------|---------------------------------------------|-----|------------------------------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | - | - | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | - | - | v | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | ı | 100 <sup>(1)</sup> | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | - | 700 <sup>(1)</sup> | - | - | ns | Table 48. NRST pin characteristics The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). Figure 21. Recommended NRST pin protection - 1. The external capacitor protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 48: NRST pin characteristics*. Otherwise the reset will not be taken into account by the device. #### **NPOR** pin characteristics The NPOR pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor to the $V_{DDA}$ , $R_{PU}$ . Unless otherwise specified, the parameters given in *Table 49* below are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19: General operating conditions*. <sup>1.</sup> Data based on design simulation only. Not tested in production. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-------------------|-------------------------------------------|--------------------|---------------------------------------------|------| | V <sub>IL(NPOR)</sub> | NPOR Input low level voltage | - | - | - | 0.475 V <sub>DDA</sub> - 0.2 <sup>(1)</sup> | | | V <sub>IH(NPOR)</sub> | NPOR Input high level voltage | - | 0.5 V <sub>DDA</sub> + 0.2 <sup>(1)</sup> | - | - | V | | V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage hysteresis | - | - | 100 <sup>(1)</sup> | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25 | 40 | 55 | kΩ | Table 49. NPOR pin characteristics # 6.3.15 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 50* are derived from tests performed under the conditions summarized in *Table 19: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 50. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|-----------------------------------------------|-------------------------------------------------|-------|-----|-----------|--------------------| | $V_{DDA}$ | Analog supply voltage for ADC ON | - | 2.4 | - | 3.6 | V | | I <sub>DDA (ADC)</sub> | Current consumption of the ADC <sup>(1)</sup> | V <sub>DDA</sub> = 3.3 V | - | 0.9 | - | mA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | 12-bit resolution | 0.043 | - | 1 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution | - | - | 823 | kHz | | | | 12-bit resolution | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range | - | 0 | - | $V_{DDA}$ | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 51 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | + (2)(3) | Calibration time | f <sub>ADC</sub> = 14 MHz | | 5.9 | | μs | | t <sub>CAL</sub> <sup>(2)(3)</sup> | | - | 83 | | | 1/f <sub>ADC</sub> | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|-----|---------------------------------------------------|----------------------------| | W <sub>LATENCY</sub> (2)(4) | ADC_DR register ready latency | ADC clock = HSI14 | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | - | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | - | | | | ADC clock = PCLK/2 | - | 4.5 | - | f <sub>PCLK</sub><br>cycle | | | | ADC clock = PCLK/4 | - | 8.5 | - | f <sub>PCLK</sub><br>cycle | | t <sub>latr</sub> <sup>(2)</sup> | Trigger conversion latency | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$ | 0.196 | | | μs | | | | $f_{ADC} = f_{PCLK}/2$ | 5.5 | | | 1/f <sub>PCLK</sub> | | | | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$ | 0.219 | | | μs | | | | $f_{ADC} = f_{PCLK}/4$ | 10.5 | | 1/f <sub>PCLK</sub> | | | | | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz | 0.179 | - | 0.250 | μs | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | - | 1 | - | 1/f <sub>HSI14</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | ls'- | | - | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> (2) | Stabilization time | - | 14 | | 1/f <sub>ADC</sub> | | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution | 1 | | 18 | μs | | | | 12-bit resolution | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | | 1/f <sub>ADC</sub> | Table 50. ADC characteristics (continued) - 2. Guaranteed by design, not tested in production. - 3. Specified value includes only ADC timing. It does not include the latency of the register access. - 4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time. # Equation 1: $R_{AIN}$ max formula $$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 51. $R_{AIN}$ max for $f_{ADC} = 14$ MHz | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | $R_{AIN}$ max $(k\Omega)^{(1)}$ | | | |-------------------------|---------------------|---------------------------------|--|--| | 1.5 | 0.11 | 0.4 | | | | 7.5 | 0.54 | 5.9 | | | | 13.5 | 0.96 | 11.4 | | | <sup>1.</sup> During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100 $\mu$ A on IDD should be taken into account. | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> | |-------------------------|---------------------|------------------------------------------| | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | Table 51. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz (continued) Table 52. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±2 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1 | ±1.5 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 3 V to 3.6 V | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | | ET | Total unadjusted error | $f_{PCLK}$ = 48 MHz,<br>$f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.7 V to 3.6 V<br>$T_{A}$ = - 40 to 105 °C | ±3.3 | ±4 | | | EO | Offset error | | ±1.9 | ±2.8 | | | EG | Gain error | | ±2.8 | ±3 | LSB | | ED | Differential linearity error | | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | | ET | Total unadjusted error | $f_{PCLK}$ = 48 MHz,<br>$f_{ADC}$ = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>$V_{DDA}$ = 2.4 V to 3.6 V<br>$T_{A}$ = 25 °C | ±3.3 | ±4 | | | EO | Offset error | | ±1.9 | ±2.8 | | | EG | Gain error | | ±2.8 | ±3 | LSB | | ED | Differential linearity error | | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. accuracy. - 3. Better performance may be achieved in restricted $V_{\text{DDA}}$ , frequency and temperature ranges. - 4. Data based on characterization results, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy. Figure 22. ADC accuracy characteristics - Refer to Table 50: ADC characteristics for the values of RAIN, RADC and CADC. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### **General PCB design guidelines** Power supply decoupling should be performed as shown in Figure 10: Power supply scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. # 6.3.16 DAC electrical specifications Table 53. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply voltage for DAC ON | 2.4 | - | 3.6 | ٧ | - | | R <sub>LOAD</sub> <sup>(1)</sup> | Resistive load with buffer | 5 | - | - | kΩ | Load connected to V <sub>SSA</sub> | | NLOAD. | ON | 25 | - | - | kΩ | Load connected to V <sub>DDA</sub> | | R <sub>O</sub> <sup>(1)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 $M\Omega$ | | C <sub>LOAD</sub> <sup>(1)</sup> | Capacitive load | ı | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | ٧ | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | V | $V_{\rm DDA}$ = 3.6 V and (0x155) and (0xEAB) at $V_{\rm DDA}$ = 2.4 V | | DAC_OUT min <sup>(1)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | - | mV | It gives the maximum output | | DAC_OUT max <sup>(1)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>DDA</sub> – 1LSB | ٧ | excursion of the DAC. | | I <sub>DDA</sub> <sup>(1)</sup> | DAC DC current consumption in quiescent | - | - | 600 | μA | With no load, middle code (0x800) on the input | | ·DDA | mode <sup>(2)</sup> | - | - | 700 | μA | With no load, worst code (0xF1C) on the input | | DNL <sup>(3)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration | | | Integral non linearity<br>(difference between | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration | | INL <sup>(3)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration | | | Offset error | - | - | ±10 | mV | - | | Offset <sup>(3)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for the DAC in 10-bit at V <sub>DDA</sub> = 3.6 V | | | (0x800) and the ideal value<br>= V <sub>DDA</sub> /2) | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>DDA</sub> = 3.6 V | | | | | | | | | | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|------|------|--------------------------------------------------------------------------------------------------------| | Gain error <sup>(3)</sup> | Gain error | - | ı | ±0.5 | % | Given for the DAC in 12-bit configuration | | t <sub>SETTLING</sub> (3) | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | 1 | 3 | 4 | μs | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ | | Update rate <sup>(3)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ | | t <sub>WAKEUP</sub> (3) | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | - | 6.5 | 10 | μs | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (1) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement | - | <b>–</b> 67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | Table 53. DAC characteristics (continued) - 1. Guaranteed by design, not tested in production. - 2. The DAC is in "quiescent mode" when it keeps the value steady on the output so no dynamic consumption is involved. - 3. Data based on characterization results, not tested in production. Figure 24. 12-bit buffered / non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. ## 6.3.17 Comparator characteristics **Table 54. Comparator characteristics** | Symbol | Parameter | Conditi | ons | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |--------------------------|-------------------------------------------|-------------------------------------------------------|--------------------------|--------------------|-----------|--------------------|-------| | V | Analog supply voltage | V <sub>REFINT</sub> scaler not in us | е | 1.65 | | 3.6 | V | | $V_{DDA}$ | Analog supply voltage | V <sub>REFINT</sub> scaler in use | | 2 | _ | 3.0 | V | | V <sub>IN</sub> | Comparator input voltage range | - | 0 | - | $V_{DDA}$ | 1 | | | V <sub>SC</sub> | V <sub>REFINT</sub> scaler offset voltage | - | | - | ±5 | ±10 | mV | | t <sub>S_SC</sub> | V <sub>REFINT</sub> scaler startup | First V <sub>REFINT</sub> scaler acti power on | vation after device | - | - | 1000<br>(2) | ms | | 0_00 | time from power down | Next activations | | - | - | 0.2 | | | t <sub>START</sub> | Comparator startup time | Startup time to reach propagation delay specification | | - | - | 60 | μs | | | Ultra-low power mode | | - | 2 | 4.5 | | | | | Propagation delay for 200 mV step with | Low power mode | | - | 0.7 | 1.5 | μs | | | | Medium power mode | | - | 0.3 | 0.6 | | | | 100 mV overdrive | High anod mode | V <sub>DDA</sub> ≥ 2.7 V | - | 50 | 100 | 20 | | 4 | | High speed mode | V <sub>DDA</sub> < 2.7 V | - | 100 | 240 | ns | | t <sub>D</sub> | | Ultra-low power mode | • | - | 2 | 7 | | | | Propagation delay for | Low power mode | | - | 0.7 | 2.1 | μs | | | full range step with | Medium power mode | | - | 0.3 | 1.2 | | | | 100 mV overdrive | High speed mode | V <sub>DDA</sub> ≥ 2.7 V | - | 90 | 180 | no | | | | High speed mode | V <sub>DDA</sub> < 2.7 V | - | 110 | 300 | ns | | V <sub>offset</sub> | Comparator offset error | - | | - | ±4 | ±10 | mV | | dV <sub>offset</sub> /dT | Offset error temperature coefficient | - | | - | 18 | - | μV/°C | | | | Ultra-low power mode | | - | 1.2 | 1.5 | | | l | COMP current | Low power mode | | - | 3 | 5 | | | I <sub>DD(COMP)</sub> | consumption | Medium power mode | | - | 10 | 15 µA | | | | | High speed mode | | - | 75 | 100 | | Min<sup>(1)</sup> Max<sup>(1)</sup> **Symbol** Тур Unit **Parameter Conditions** No hysteresis 0 (COMPxHYST[1:0]=00) High speed mode 3 13 Low hysteresis 8 All other power (COMPxHYST[1:0]=01) 5 10 modes Comparator hysteresis High speed mode 7 26 mV $V_{hys}$ Medium hysteresis 15 All other power (COMPxHYST[1:0]=10) 9 19 modes High speed mode 18 49 High hysteresis 31 All other power (COMPxHYST[1:0]=11) 19 40 modes Table 54. Comparator characteristics (continued) - 1. Data based on characterization results, not tested in production. - 2. For more details and conditions see Figure 25: Maximum V<sub>REFINT</sub> scaler startup time from power down. ### 6.3.18 Temperature sensor characteristics Table 55. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ± 1 | ± 2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>30</sub> | Voltage at 30 °C (± 5 °C) <sup>(2)</sup> | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | ADC_IN16 buffer startup time | - | - | 10 | μs | | t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. ### 6.3.19 V<sub>BAT</sub> monitoring characteristics Table 56. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | | Тур | Max | Unit | |------------------------------------|-----------------------------------------------------|------------|--------|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 2 x 50 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | | 2 | - | - | | Er <sup>(1)</sup> | Error on Q | <b>–</b> 1 | - | +1 | % | | t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the V <sub>BAT</sub> | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. #### 6.3.20 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 57. TIMx characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------------------|-------------------------------|-----|-------------------------|-----|----------------------| | t <sub>res(TIM)</sub> | Timer resolution time | - | - | 1 | - | t <sub>TIMxCLK</sub> | | res(TIM) | Time resolution time | f <sub>TIMxCLK</sub> = 48 MHz | ı | 20.8 | ı | ns | | f=> | Timer external clock | - | ı | f <sub>TIMxCLK</sub> /2 | ı | MHz | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 48 MHz | - | 24 | - | MHz | | | 16-bit timer maximum | - | - | 2 <sup>16</sup> | - | t <sub>TIMxCLK</sub> | | tuan count | period | f <sub>TIMxCLK</sub> = 48 MHz | ı | 1365 | ı | μs | | MAX_COUNT | t <sub>MAX_COUNT</sub> 32-bit counter | - | | 2 <sup>32</sup> | | t <sub>TIMxCLK</sub> | | | maximum period | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | - | s | Measured at V<sub>DDA</sub> = 3.3 V ± 10 mV. The V<sub>30</sub> ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 2: Temperature sensor calibration values. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | Table 58. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | | abic 05. WID | 5 mm/max timeout van | de at 40 Miliz (i OLIV) | | |-----------|--------------|----------------------|-------------------------|------| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | 1 | 0 | 0.0853 | 5.4613 | | | 2 | 1 | 0.1706 | 10.9226 | ms | | 4 | 2 | 0.3413 | 21.8453 | 1115 | | 8 | 3 | 0.6826 | 43.6906 | | Table 59. WWDG min/max timeout value at 48 MHz (PCLK) ### 6.3.21 Communication interfaces ### I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I<sup>2</sup>C timings requirements are guaranteed by design when the I2Cx peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.13: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics. All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 60. I<sup>2</sup>C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by design, not tested in production. - 2. Spikes with widths below t<sub>AF(min)</sub> are filtered. - 3. Spikes with widths above $t_{\text{AF}(\text{max})}$ are not filtered ### SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 61* for SPI or in *Table 62* for I<sup>2</sup>S are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 19: General operating conditions*. Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 61. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 18 | MHz | | 1/t <sub>c(SCK)</sub> | Slave mode | = | 18 | IVIIIZ | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | - | 6 | ns | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 4Tpclk | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode | 2Tpclk + 10 | - | | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | | | t <sub>su(SI)</sub> | | Slave mode | 5 | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 4 | - | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 5 | - | ns | | t <sub>a(SO)</sub> <sup>(2)</sup> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | t <sub>dis(SO)</sub> (3) | Data output disable time | Slave mode | 0 | 18 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode (after enable edge) | - | 22.5 | | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 6 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 11.5 | - | | | t <sub>h(MO)</sub> | Data output noid tille | Master mode (after enable edge) | 2 | - | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | - 1. Data based on characterization results, not tested in production. - 2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. - 3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 26. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . Figure 28. SPI timing diagram - master mode 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . Table 62. I<sup>2</sup>S characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------------|-----------------------------------------------|-------------------------------------------------------|-------|-------|------| | f <sub>CK</sub><br>1/t <sub>c(CK)</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | 1.597 | 1.601 | MHz | | <sup>1/l</sup> c(CK) | | Slave mode | 0 | 6.5 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise time | Canaditive load C = 15 pc | - | 10 | | | t <sub>f(CK)</sub> | I <sup>2</sup> S clock fall time | - Capacitive load C <sub>L</sub> = 15 pF | - | 12 | | | t <sub>w(CKH)</sub> | I <sup>2</sup> S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio | 306 | - | | | t <sub>w(CKL)</sub> | I <sup>2</sup> S clock low time | frequency = 48 kHz | 312 | - | | | t <sub>v(WS)</sub> | WS valid time | Master mode | 2 | - | ns | | t <sub>h(WS)</sub> | WS hold time | Master mode | 2 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 7 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 0 | - | | | DuCy(SCK) | I <sup>2</sup> S slave input clock duty cycle | Slave mode | 25 | 75 | % | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|------------------------|--------------------|-----|-----|------| | t <sub>su(SD_MR)</sub> | | Master receiver | 6 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2 | - | | | t <sub>h(SD_MR)</sub> <sup>(2)</sup> | Data input hold time | Master receiver | 4 | - | | | t <sub>h(SD_SR)</sub> (2) | Data input hold time | Slave receiver | 0.5 | - | | | t <sub>v(SD_MT)</sub> <sup>(2)</sup> | Data output valid time | Master transmitter | - | 4 | ns | | t <sub>v(SD_ST)</sub> <sup>(2)</sup> | Data output valid time | Slave transmitter | - | 31 | | | t <sub>h(SD_MT)</sub> | | Master transmitter | 0 | - | | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter | 13 | - | | Table 62. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued) - 1. Data based on design simulation and/or characterization results, not tested in production. - 2. Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ = 8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ = 125 ns. Figure 29. I<sup>2</sup>S slave timing diagram (Philips protocol) - 1. Measurement points are done at CMOS levels: 0.3 × $V_{DDIOx}$ and 0.7 × $V_{DDIOx}$ - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 30. I<sup>2</sup>S master timing diagram (Philips protocol) - 1. Data based on characterization results, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. 47/ ## 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. ### 7.1 UFBGA64 package information UFBGA64 is a 64-ball, 5 x 5 mm, 0.5 mm pitch ultra-fine-profile ball grid array package. Figure 31. UFBGA64 package outline 1. Drawing is not to scale. Table 63. UFBGA64 package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | A3 | 0.080 | 0.130 | 0.180 | 0.0031 | 0.0051 | 0.0071 | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | | | • | • | • | , | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | b | 0.170 | 0.280 | 0.330 | 0.0067 | 0.0110 | 0.0130 | | D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | D1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | Е | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | E1 | 3.450 | 3.500 | 3.550 | 0.1358 | 0.1378 | 0.1398 | | е | - | 0.500 | - | - | 0.0197 | - | | F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | | ddd | | | 0.080 | | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | Table 63. UFBGA64 package mechanical data (continued) Figure 32. Recommended footprint for UFBGA64 package Table 64. UFBGA64 recommended PCB design rules | | <u> </u> | |-------------------|------------------------------------------------------------------| | Dimension | Recommended values | | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | | Pad trace width | 0.100 mm | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. ### **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 33. UFBGA64 package marking example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. # 7.2 LQFP64 package information LQFP64 is a 64-pin, 10 x 10 mm low-profile quad flat package. Figure 34. LQFP64 package outline 1. Drawing is not to scale. Table 65. LQFP64 package mechanical data | rabio ooi zai i oq paokago moonamoar aata | | | | | | | |-------------------------------------------|-------------|--------|-------|-----------------------|--------|--------| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | - | 12.000 | - | - | 0.4724 | - | | D1 | - | 10.000 | - | - | 0.3937 | - | | D3 | - | 7.500 | - | - | 0.2953 | - | | E | - | 12.000 | - | - | 0.4724 | - | | E1 | - | 10.000 | - | - | 0.3937 | - | inches<sup>(1)</sup> millimeters **Symbol** Min Тур Max Min Тур Max 7.500 0.2953 E3 0.500 0.0197 е 0° 7° 0° 7° K $3.5^{\circ}$ $3.5^{\circ}$ L 0.450 0.600 0.750 0.0177 0.0236 0.0295 L1 1.000 0.0394 0.080 0.0031 CCC Table 65. LQFP64 package mechanical data (continued) <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Dimensions are expressed in millimeters. ### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 36. LQFP64 package marking example 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. ## 7.3 UFQFPN48 package information UFQFPN48 is a 48-lead, 7x7 mm, 0.5 mm pitch, ultra-thin fine-pitch quad flat package. Figure 37. UFQFPN48 package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. Table 66. UFQFPN48 package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | E | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | Т | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | е | - | 0.500 | - | - | 0.0197 | - | | ddd | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 7.30 1. Dimensions are expressed in millimeters. ### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 39. UFQFPN48 package marking example <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. ## 7.4 WLCSP36 package information WLCSP36 is a 36-ball, 2.605 x 2.703 mm, 0.4 mm pitch wafer-level chip-scale package. Figure 40. WLCSP36 package outline 1. Drawing is not to scale. Table 67. WLCSP36 package mechanical data | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |-------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 | | A1 | - | 0.175 | - | - | 0.0069 | - | | A2 | - | 0.380 | - | - | 0.0150 | - | | A3 <sup>(2)</sup> | - | 0.025 | - | - | 0.0010 | - | | b <sup>(3)</sup> | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 | | D | 2.570 | 2.605 | 2.640 | 0.1012 | 0.1026 | 0.1039 | | E | 2.668 | 2.703 | 2.738 | 0.1050 | 0.1064 | 0.1078 | | е | - | 0.400 | - | - | 0.0157 | - | | e1 | - | 2.000 | - | - | 0.0787 | - | | e2 | - | 2.000 | - | - | 0.0787 | - | 0.0020 | | | • | | • | , | | |--------|-----|-------------|-------|-----------------------|--------|--------| | Cumbal | | millimeters | | inches <sup>(1)</sup> | | | | Symbol | Min | Тур | Max | Min | Тур | Max | | F | - | 0.3025 | - | - | 0.0119 | - | | G | - | 0.3515 | - | - | 0.0138 | - | | aaa | - | - | 0.100 | - | - | 0.0039 | | bbb | - | - | 0.100 | - | - | 0.0039 | | ccc | - | - | 0.100 | - | - | 0.0039 | | ddd | - | - | 0.050 | - | - | 0.0020 | 0.050 Table 67. WLCSP36 package mechanical data (continued) - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - Back side coating. eee 3. Dimension is measured at the maximum bump diameter parallel to primary datum Z. Dpad Dsm MS18965V2 Figure 41. Recommended pad footprint for WLCSP36 package Table 68. WLCSP36 recommended PCB design rules | Dimension | Recommended values | |----------------|-----------------------------------------------| | Pitch | 0.4 mm | | Dpad | 260 µm max. (circular)<br>220 µm recommended | | Dsm | 300 μm min. (for 260 μm diameter pad) | | PCB pad design | Non-solder mask defined via underbump allowed | ### **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 42. WLCSP36 package marking example 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. ### 7.5 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 19: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O}$$ max = $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DDIOx} - V_{OH}) \times I_{OH})$ , taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | | | 0 | Thermal resistance junction-ambient<br>UFBGA64 - 5 × 5 mm | 65 | °C/W | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient UFQFPN48 - 7 × 7 mm | 32 | C/VV | | | Thermal resistance junction-ambient WLCSP36 - 2.6 × 2.7 mm | 60 | | Table 69. Package thermal characteristics #### 7.5.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ### 7.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Ordering information*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F058C8/R8/T8 at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax}$ = 50 mA × 3.5 V= 175 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Using the values obtained in *Table 69* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 45 °C/W $$T_{\text{lmax}}$$ = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.115 °C = 102.115 °C This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C) see *Table 19: General operating conditions*. In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 8: Ordering information*). Note: With this given $P_{Dmax}$ we can find the $T_{Amax}$ allowed for a given device temperature range (order code suffix 6 or 7). Suffix 6: $$T_{Amax} = T_{Jmax}$$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 105\text{-}20.115 = 84.885 ^{\circ}\text{C}$ Suffix 7: $T_{Amax} = T_{Jmax}$ - $(45^{\circ}\text{C/W} \times 447 \text{ mW}) = 125\text{-}20.115 = 104.885 ^{\circ}\text{C}$ #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 100 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OI}$ = 8 mA, $V_{OI}$ = 0.4 V $P_{INTmax}$ = 20 mA × 3.5 V= 70 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in *Table 69* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 45 °C/W $$T_{\text{Jmax}} = 100 \,^{\circ}\text{C} + (45 \,^{\circ}\text{C/W} \times 134 \,^{\circ}\text{mW}) = 100 \,^{\circ}\text{C} + 6.03 \,^{\circ}\text{C} = 106.03 \,^{\circ}\text{C}$$ This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8: Ordering information) unless we reduce the power dissipation in order to be able to use suffix 6 parts. 57 Refer to *Figure 43* to select the required temperature range (suffix 6 or 7) according to your ambient temperature or power requirements. # 8 Ordering information blank = tray packing For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. DocID023402 Rev 4 # 9 Revision history Table 71. Document revision history | Date | Revision | Changes | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 06-June-2014 | 1 | Initial release | | 29-Sep-2015 | 2 | Updated the following: DAC and power management feature descriptions in Features Table 1: STM32F058C8/R8/T8 family device features and peripheral counts the position of PC3 in UFBGA64 package in Table 12: Pin definitions. Section 3.5.1: Power supply schemes Figure 13: Power supply scheme Table 17: Voltage characteristics Table 20: General operating conditions: updated the footnote for V <sub>IN</sub> parameter Table 28: Typical and maximum current consumption from the V <sub>BAT</sub> supply Table 52: ADC characteristics Table 33: High-speed external user clock characteristics: replaced V <sub>DD</sub> with V <sub>DDIOX</sub> Replaced TBD occurrences with values in Table 22: Typical and maximum current consumption from VDD at 1.8 V, Replaced TBD occurrences with values in Table 23: Typical and maximum current consumption from the VDDA supply, Table 34: Low-speed external user clock characteristics: replaced V <sub>DD</sub> with V <sub>DDIOX</sub> Table 37: HSI oscillator characteristics and Figure 19: HSI oscillator accuracy characteristics and Figure 19: HSI oscillator accuracy characteristics: changed the min value for ACC <sub>HSI14</sub> Table 41: Flash memory characteristics: changed the values for t <sub>ME</sub> and l <sub>DD</sub> in write mode Table 43: EMS characteristics: changed the value of V <sub>EFTB</sub> Table 45: ESD absolute maximum ratings Figure 20: Five volt tolerant (FT and FTf) I/O input characteristics Figure 22: Five volt tolerant (FT and FTf) I/O input characteristics Figure 23: I/O AC characteristics definition t <sub>START</sub> definition in Table 24: Embedded internal reference voltage t <sub>STAB</sub> characteristics in Table 52: ADC characteristics Table 56: Comparator characteristics: changed the description and values for V <sub>SC</sub> , V <sub>DDA</sub> and V <sub>REFINT</sub> parameters. Added Figure 28: Maximum V <sub>REFINT</sub> scaler startup time from power down | Table 71. Document revision history (continued) | Date | Revision | Changes | |-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | - Table 57: TS characteristics: changed the min value for T <sub>S-</sub> | | | | temp - Table 58: V <sub>BAT</sub> monitoring characteristics: changed the min value for T <sub>S-vbat</sub> and the typical value for R parameters - Section 6.3.22: Communication interfaces: updated the description and features in the subsection I <sup>2</sup> C interface characteristics | | | | <ul> <li>Table 64: f<sup>2</sup>S characteristics: updated the min values for data input hold time (master and slave receiver)</li> </ul> | | | | - Table 31: Peripheral current consumption | | | | Addition of WLCSP36 package. Updates in: | | | 2 | - Section 2: Description | | 29-Sep-2015 | (continued) | <ul> <li>Table 1: STM32F058C8/R8/T8 family device features and<br/>peripheral counts, Table 5: No. of capacitive sensing channels<br/>available on STM32F058C8/R8/T8 devices,</li> </ul> | | | | <ul> <li>Section 4: Pinouts and pin descriptions with the addition of<br/>Figure 6: WLCSP36 package pinout</li> </ul> | | | | - Table 12: Pin definitions, | | | | - Table 20: General operating conditions | | | | <ul> <li>Section 7: Package information with the addition of<br/>Section 7.5: WLCSP36 package information</li> </ul> | | | | - Table 74: Package thermal characteristics | | | | - Section 8: Part numbering | | | | Update of the device marking examples in Section 7: Package information. | | | | Section 2: Description: | | | | <ul> <li>Table 1: STM32F058C8/R8/T8 family device features and<br/>peripheral counts - number of SPIs corrected for 36-pin<br/>package</li> </ul> | | | | - Figure 1: Block diagram modified | | | | Section 3: Functional overview: | | | | - Figure 2: Clock tree modified; divider for CEC corrected | | | | <ul> <li>Table 7: Comparison of l<sup>2</sup>C analog and digital filters - adding<br/>"extra" information for FastPlus mode output</li> </ul> | | | | Section 4: Pinouts and pin descriptions: | | | | <ul> <li>Package pinout figures updated (look and feel)</li> </ul> | | 16-Dec-2015 | 3 | <ul> <li>Figure 6: WLCSP36 package pinout - now presented in top view</li> </ul> | | | | <ul> <li>Table 12: Pin definitions - note 3 and 5 added; previous note<br/>for PB8 removed;</li> </ul> | | | | Section 6: Electrical characteristics: | | | | <ul> <li>Table 21: Embedded internal reference voltage - removed - 40°C-85°C temperature range line and the associated note</li> <li>Table 45: I/O static characteristics - removed note</li> </ul> | | | | - Section 6.3.15: 12-bit ADC characteristics - changed | | | | introductory sentence | | | | <ul> <li>Table 50: ADC characteristics updated and table footnotes 3<br/>and 4 added</li> </ul> | Table 71. Document revision history (continued) | Date | Revision | Changes | |-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-Dec-2015 | 3<br>(continued) | <ul> <li>Table 54: Comparator characteristics - VDDA min modified</li> <li>Table 57: TIMx characteristics modified</li> <li>Table 62: PS characteristics reorganized</li> </ul> | | 6-Jan-2017 | 4 | Section 6: Electrical characteristics: - Table 33: LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) - information on configuring different drive capabilities removed. See the corresponding reference manual. - Table 21: Embedded internal reference voltage - V <sub>REFINT</sub> values - Table 53: DAC characteristics - min. R <sub>LOAD</sub> to V <sub>DDA</sub> defined - Figure 26: SPI timing diagram - slave mode and CPHA = 0 and Figure 27: SPI timing diagram - slave mode and CPHA = 1 enhanced and corrected | | | | Section 8: Ordering information: The name of the section changed from the previous "Part numbering" | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved