# N-channel 800 V, 0.80 Ω typ., 4.5 A Zener-protected SuperMESH<sup>™</sup> 5 Power MOSFET in a PowerFLAT<sup>™</sup> 5x6 VHV package Datasheet - production data Figure 1. Internal schematic diagram #### **Features** | Order code | V <sub>DS</sub> | R <sub>DS(on)max</sub> . | I <sub>D</sub> | |------------|-----------------|--------------------------|----------------| | STL8N80K5 | 800 V | $0.95~\Omega$ | 4.5 A | - Outstanding R<sub>DS(on)</sub>\*area - Worldwide best FOM (figure of merit) - Ultra low gate charge - 100% avalanche tested - Zener protected #### **Applications** · Switching applications #### **Description** This N-channel Zener-protected Power MOSFET is designed using ST's revolutionary avalancherugged very high voltage SuperMESH™ 5 technology, based on an innovative proprietary vertical structure. The result is a dramatic reduction in on-resistance, and ultra-low gate charge for applications which require superior power density and high efficiency. **Table 1. Device summary** | Order code | Marking | Package | Packaging | |------------|---------|--------------------------------|-----------| | STL8N80K5 | 8N80K5 | PowerFLAT™ 5x6 VHV Tape and re | | Contents STL8N80K5 ## **Contents** | 1 | Electrical ratings | 3 | |---|----------------------------|----| | 2 | Electrical characteristics | | | 3 | Test circuits | | | 4 | Package mechanical data | 10 | | 5 | Packaging mechanical data | 14 | | 6 | Revision history | 16 | STL8N80K5 Electrical ratings ## 1 Electrical ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|-------------------------------------------------------------------------------------------------|-------------|------| | V <sub>GS</sub> | Gate-source voltage | ± 30 | V | | I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 25 °C | 4.5 | А | | I <sub>D</sub> <sup>(1)</sup> | Drain current (continuous) at T <sub>C</sub> = 100 °C | 3 | А | | I <sub>DM</sub> (1),(2) | Drain current (pulsed) | 18 | А | | P <sub>TOT</sub> <sup>(1)</sup> | Total dissipation at T <sub>C</sub> = 25 °C | 42 | W | | I <sub>AR</sub> <sup>(3)</sup> | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by T <sub>j</sub> max) | 2 | А | | E <sub>AS</sub> <sup>(4)</sup> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 114 | mJ | | dv/dt (5) | Peak diode recovery voltage slope | 4.5 | V/ns | | dv/dt (6) | t <sup>(6)</sup> MOSFET dv/dt ruggedness 50 | | V/ns | | T <sub>stg</sub> | Storage temperature - 55 to 150 | | °C | | T <sub>j</sub> | Max. operating junction temperature | - 33 to 130 | °C | - 1. The value is rated according to $\rm R_{\mbox{\scriptsize thj-case}}$ and limited by package. - 2. Pulse width limited by safe operating area. - 3. Pulse width limited by $T_{jmax}$ - 4. Starting $T_j$ =25 °C, $I_D$ = $I_{AR}$ , $V_{DD}$ =50 V - 5. $I_{SD} \le 4.5 \text{ A, di/dt} \le 100 \text{ A/µs, } V_{DS(peak)} \le V_{(BR)DSS}$ - 6. $V_{DS} \le 640 \text{ V}$ Table 3. Thermal data | Symbol | Parameter | Value | Unit | |-------------------------------------|--------------------------------------|-------|------| | R <sub>thj-case</sub> | Thermal resistance junction-case max | 3 | °C/W | | R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-amb max | 59 | °C/W | 1. When mounted on 1inch<sup>2</sup> FR-4 board, 2 oz Cu. Electrical characteristics STL8N80K5 ## 2 Electrical characteristics (T<sub>C</sub> = 25 °C unless otherwise specified) Table 4. On /off states | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------------------------------------------|-------------------------------------------------|------|------|------|------| | V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage<br>(V <sub>GS</sub> = 0) | I <sub>D</sub> = 1 mA | 800 | | | V | | lana | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 800 V | | | 1 | μA | | I <sub>DSS</sub> | | V <sub>DS</sub> = 800 V, T <sub>C</sub> =125 °C | | | 50 | μΑ | | I <sub>GSS</sub> | Gate-body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 20 V | | | ± 10 | μΑ | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS} = V_{GS}, I_{D} = 100 \mu A$ | 3 | 4 | 5 | V | | R <sub>DS(on)</sub> | Static drain-source on-<br>resistance | $V_{GS} = 10 \text{ V}, I_D = 3 \text{ A}$ | | 0.80 | 0.95 | Ω | Table 5. Dynamic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|---------------------------------------|------------------------------------------------|------|------|------|------| | C <sub>iss</sub> | Input capacitance | | - | 450 | - | pF | | C <sub>oss</sub> | Output capacitance | V <sub>DS</sub> = 100 V, f = 1 MHz, | - | 50 | - | pF | | C <sub>rss</sub> | Reverse transfer capacitance | $V_{GS} = 0$ | - | 1 | - | pF | | C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related | $V_{DS} = 0$ to 640 V, $V_{GS} = 0$ | - | 57 | - | pF | | C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related | | - | 24 | - | pF | | R <sub>G</sub> | Intrinsic gate resistance | f = 1 MHz, I <sub>D</sub> =0 | - | 6 | - | Ω | | $Q_g$ | Total gate charge | V <sub>DD</sub> = 640 V, I <sub>D</sub> = 6 A, | - | 16.5 | - | nC | | Q <sub>gs</sub> | Gate-source charge | V <sub>GS</sub> = 10 V | - | 3.2 | - | nC | | Q <sub>gd</sub> | Gate-drain charge | (see Figure 16) | - | 11 | - | nC | <sup>1.</sup> $C_{oss\ eq.}$ time related is defined as a constant equivalent capacitance giving the same charging time as $C_{oss}$ when $V_{DS}$ increases from 0 to 80% $V_{DSS}$ <sup>2.</sup> $C_{oss\ eq.}$ energy related is defined as a constant equivalent capacitance giving the same stored energy as $C_{oss}$ when $V_{DS}$ increases from 0 to 80% $V_{DSS}$ Table 6. Switching times | Symbol | Parameter | Test conditions | Min. | Тур. | Max | Unit | |---------------------|---------------------|--------------------------------------------------------------------------|------|------|-----|------| | t <sub>d(on)</sub> | Turn-on delay time | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 3 A, | - | 12 | - | ns | | t <sub>r</sub> | Rise time | $R_G = 4.7 \text{ W}, V_{GS} = 10 \text{ V}$<br>(see <i>Figure 15</i> ), | - | 14 | - | ns | | t <sub>d(off)</sub> | Turn-off delay time | | - | 32 | - | ns | | t <sub>f</sub> | Fall time | (see Figure 20) | - | 20 | - | ns | Table 7. Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------------|-------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>SD</sub> | Source-drain current | | - | | 4.5 | Α | | I <sub>SDM</sub> | Source-drain current (pulsed) | | - | | 18 | Α | | V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage | $I_{SD} = 6 \text{ A}, V_{GS} = 0$ | - | | 1.5 | V | | t <sub>rr</sub> | Reverse recovery time | 0.4 17/14 400.4/ | - | 300 | | ns | | Q <sub>rr</sub> | Reverse recovery charge | I <sub>SD</sub> = 6 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 60 V (see <i>Figure 17</i> ) | - | 3 | | μC | | I <sub>RRM</sub> | Reverse recovery current | TOD = SS T (SSS Tigal STT) | - | 20 | | Α | | t <sub>rr</sub> | Reverse recovery time | I <sub>SD</sub> = 6 A, di/dt = 100 A/μs | - | 415 | | ns | | Q <sub>rr</sub> | Reverse recovery charge | $V_{DD} = 60 \text{ V}, T_j = 150 \text{ °C}$ | - | 3.8 | | μC | | I <sub>RRM</sub> | Reverse recovery current | (see Figure 17) | - | 18 | | Α | <sup>1.</sup> Pulsed: pulse duration = $300 \mu s$ , duty cycle 1.5% Table 8. Gate-source Zener diode | Symbol | Parameter | Test conditions | Min | Тур. | Max | Unit | |----------------------|-------------------------------|------------------------------|-----|------|-----|------| | V <sub>(BR)GSO</sub> | Gate-source breakdown voltage | $I_{GS}$ = ± 1mA, $I_{D}$ =0 | 30 | ı | - | V | The built-in back-to-back Zener diodes have been specifically designed to enhance not only the device's ESD capability, but also to make them capable of safely absorbing any voltage transients that may occasionally be applied from gate to source. In this respect, the Zener voltage is appropriate to achieve efficient and cost-effective protection of device integrity. The integrated Zener diodes thus eliminate the need for external components. Electrical characteristics STL8N80K5 ### 2.1 Electrical characteristics (curves) Figure 2. Safe operating area Figure 3. Thermal impedance Figure 4. Output characteristics 100 VDS(V) 0.01 0.1 Figure 5. Transfer characteristics Figure 6. Gate charge vs gate-source voltage Figure 7. Static drain-source on-resistance Figure 8. Capacitance variations Figure 9. Output capacitance stored energy Figure 10. Normalized gate threshold voltage vs. temperature Figure 11. Normalized on-resistance vs. temperature Figure 12. Drain-source diode forward characteristics Figure 13. Normalized $V_{DS}$ vs. temperature Electrical characteristics STL8N80K5 Figure 14. Maximum avalanche energy vs. starting ${\sf T}_{\sf J}$ STL8N80K5 Test circuits ## 3 Test circuits Figure 15. Switching times test circuit for resistive load Figure 16. Gate charge test circuit Figure 17. Test circuit for inductive load switching and diode recovery times Figure 18. Unclamped inductive load test circuit Figure 19. Unclamped inductive waveform Figure 20. Switching time waveform # 4 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. 10/17 DocID024079 Rev 3 Table 9. PowerFLAT™ 5x6 VHV mechanical data | DIM | | mm. | | |-------|------|------|------| | Dilvi | min. | typ. | max. | | А | 0.80 | | 1.00 | | A1 | 0.02 | | 0.05 | | A2 | | 0.25 | | | b | 0.30 | | 0.50 | | D | 5.00 | 5.20 | 5.40 | | E | 5.95 | 6.15 | 6.35 | | D2 | 4.30 | 4.40 | 4.50 | | E2 | 2.40 | 2.50 | 2.60 | | е | | 1.27 | | | L | 0.50 | 0.55 | 0.60 | | К | 2.60 | 2.70 | 2.80 | | aaa | | 0.15 | | | bbb | | 0.15 | | | ccc | | 0.10 | | | eee | | 0.10 | | Figure 21. PowerFLAT™ 5x6 VHV Figure 22. PowerFLAT™ 5x6 VHV (dimensions are in mm) #### 5 Packaging mechanical data P<sub>0</sub> 4.0±0.1 (II) T (0.30±0.05) E<sub>1</sub> -- 1.75±0.1 Do Ø1.55±0.05 F(5.50±0.1)(III) W(12.00±0.3) P1(8.00±0.1) Ko (1.20±0.1) SECTION Y-Y (I) Measured from centerline of sprocket hole to centerline of pocket. Base and bulk quantity 3000 pcs All dimensions are in millimeters (II) Cumulative tolerance of 10 sprocket holes is $\pm\ 0.20$ . (III) Measured from centerline of sprocket hole to centerline of pocket. 8234350\_Tape\_rev\_C Figure 23. PowerFLAT™ 5x6 tape Figure 24. PowerFLAT™ 5x6 package orientation in carrier tape. PRET NO. 13.00 All dimensions are in millimeters 8234350\_Reel\_rev\_C Figure 25. PowerFLAT™ 5x6 reel Revision history STL8N80K5 # 6 Revision history Table 10. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Dec-2012 | 1 | First release. | | 22-Apr-2013 | 2 | <ul> <li>Deleted: V<sub>DS</sub>, drain current (continuous) at T<sub>amb</sub> = 25 °C and T<sub>amb</sub> = 100 °C, total dissipation at T<sub>amb</sub> = 25 °C in <i>Table 2</i></li> <li>Modified: P<sub>TOT</sub>, I<sub>AR</sub> and E<sub>AS</sub> values in <i>Table 2</i></li> <li>Added: MOSFET dv/dt ruggedness parameter and note 6 in <i>Table 2</i></li> <li>Modified: values in <i>Table 3</i>, R<sub>DS(on)</sub> typ in <i>Table 4</i>, the entire typical values in <i>Table 5</i>, 6 and 7</li> <li>Inserted: Section 2.1: Electrical characteristics (curves)</li> </ul> | | 19-Nov-2013 | 3 | <ul><li>Modified: Figure 3, 15, 16, 17 and 18</li><li>Minor text changes</li></ul> | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com