- Members of the Texas Instruments Widebus™ Family - B-Port Outputs Have Equivalent 25- $\Omega$ Series Resistors, So No External Resistors Are Required - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - UBT<sup>™</sup> (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Impedance State During Power Up and Power Down - Flow-Through Architecture Optimizes PCB Layout - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Package Options Include Plastic Shrink Small-Outline (DL) Package and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings #### description These 18-bit universal bus transceivers combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. SN54ABT162500 . . . WD PACKAGE SN74ABT162500 . . . DL PACKAGE (TOP VIEW) For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the high-to-low transition of CLKAB. Output-enable OEAB is active high. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high-impedance state. Data flow for B to A is similar to that of A to B but uses $\overline{\text{OEBA}}$ , LEBA, and $\overline{\text{CLKBA}}$ . The output enables are complementary (OEAB is active high and $\overline{\text{OEBA}}$ is active low). The B-port outputs, which are designed to source or sink up to 12 mA, include equivalent 25- $\Omega$ series resistors to reduce overshoot and undershoot. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus, EPIC-IIB, and UBT are trademarks of Texas Instruments Incorporated. ## SN54ABT162500, SN74ABT162500 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS242E – JUNE 1992 – REVISED FEBRUARY 1999 ### description (continued) When $V_{CC}$ is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver. The SN54ABT162500 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ABT162500 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLET** | | INPUTS | | | | | | | | | |------|--------|--------------|---|--------------------------------------|--|--|--|--|--| | OEAB | LEAB | CLKAB | Α | В | | | | | | | L | Х | Х | Χ | Z | | | | | | | Н | Н | Χ | L | L | | | | | | | Н | Н | Χ | Н | Н | | | | | | | Н | L | $\downarrow$ | L | L | | | | | | | Н | L | $\downarrow$ | Н | Н | | | | | | | Н | L | Н | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> § | | | | | | | Н | L | L | Χ | В <sub>0</sub> § | | | | | | <sup>†</sup> A-to-B data flow is shown: B-to-A flow is similar but uses OEBA, LEBA, and CLKBA. <sup>‡</sup> Output level before the indicated steady-state input conditions were established <sup>§</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) To 17 Other Channels ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |------------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V | | Current into any output in the low state, IO: SN54ABT162500 (A port) | 96 mA | | SN74ABT162500 (A port) | 128 mA | | B port | 30 mA | | Input clamp current, $I_{ K }(V_{ I } < 0)$ | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): DL package | 74°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51. ## recommended operating conditions (see Note 3) | | | SN54ABT | 162500 | SN74ABT | UNIT | | | | |---------------------|------------------------------------|-----------------|--------|---------|------|-----|------|--| | | | | MIN | MAX | MIN | MAX | UNIT | | | VCC | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | | | VIH | High-level input voltage | | 2 | | 2 | | V | | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | | | VI | Input voltage | 0 | Vcc | 0 | Vcc | V | | | | la | High lovel output ourrent | A port | 4 | -24 | | -32 | mA | | | ЮН | High-level output current | B port | 4 | -12 | | -12 | IIIA | | | la. | Low level output ourrent | A port | 22 | 48 | | 64 | mA | | | lOL | Low-level output current | B port | 12 | | | 12 | IIIA | | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | Q" | 10 | | 10 | ns/V | | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | 200 | | μs/V | | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | | | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN54ABT162500, SN74ABT162500 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS242E – JUNE 1992 – REVISED FEBRUARY 1999 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | Т | A = 25°C | ; | SN54ABT162500 | | SN74ABT162500 | | UNIT | | |--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|----------|-------|---------------|------|---------------|------|------|--| | PAI | RAWEIER | I EST COI | ADITIONS | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | 2.5 | | | 2.5 | | 2.5 | | | | | | A port | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | 3 | | | 3 | | 3 | | | | | | A port | V00 - 4 5 V | I <sub>OH</sub> = -24 mA | 2 | | | 2 | | | | | | | \ \/~ | | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -32 mA | 2* | | | | | 2 | | ., | | | VOH | | $V_{CC} = 4.5 \text{ V},$ | I <sub>OH</sub> = -1 mA | 3.35 | | | 3.3 | | 3.35 | | ٧ | | | | B port | V <sub>CC</sub> = 5 V, | I <sub>OH</sub> = -1 mA | 3.85 | | | 3.8 | | 3.85 | | | | | | Б роп | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -3 mA | 3.1 | | | 3 | | 3.1 | | | | | | | VCC = 4.5 V | I <sub>OH</sub> = -12 mA | 2.6 | | | | | 2.6 | | | | | | A port | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 48 mA | | | 0.55 | | 0.55 | | | | | | VOL | A port | VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | | 0.55* | | | | 0.55 | V | | | | B port | $V_{CC} = 4.5 \text{ V},$ | | | | 0.8 | | 0.8 | | 0.8 | | | | V <sub>hys</sub> | | | | | 100 | | | | | | mV | | | | Control inputs | $V_{CC} = 0 \text{ to } 5.5 \text{ V}, \text{ V}$ | | | ±1 | | <u>‡</u> 1 | | ±1 | | | | | l <sub>l</sub> | A or B ports | $V_{CC} = 2.1 \text{ V to } 5.5$<br>$V_{I} = V_{CC} \text{ or GND}$ | | | ±20 | | ±20 | | ±20 | μΑ | | | | lozpu | l | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$<br>$V_{O} = 0.5 \text{ V to } 2.7 \text{ V}$ | | | ±50 | | ±50 | | ±50 | μА | | | | lozpd | 1 | $V_{CC} = 2.1 \text{ V to 0},$<br>$V_{O} = 0.5 \text{ V to 2.7 V}, \overline{OE} \text{ or OE} = X$ § | | | | ±50 | PAO | ±50 | | ±50 | μА | | | lozh‡ | | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$<br>$V_{O} = 2.7 \text{ V}, \overline{OE} \ge 2 \text{ V or } OE \le 0.8 \text{ V}$ | | | | 10 | | 10 | | 10 | μА | | | l <sub>OZL</sub> ‡ | | $V_{CC} = 2.1 \text{ V} \text{ to } 5.5$<br>$V_{O} = 0.5 \text{ V}, \overline{OE} \ge 2$ | | | | -10 | | -10 | | -10 | μА | | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | | | | ±100 | μΑ | | | ICEX | | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μΑ | | | . ¶ | A port | V <sub>CC</sub> = 5.5 V, | Vo - 25 V | -50 | -110 | -180 | -50 | -180 | -50 | -180 | mA | | | Io¶ | B port | vCC = 5.5 v, | V <sub>O</sub> = 2.5 V | -25 | -55 | -90 | -25 | -90 | -25 | -90 | IIIA | | | | | V <sub>CC</sub> = 5.5 V, | Outputs high | | | 3 | | 3 | | 3 | | | | Icc | A or B ports | $I_{O} = 0$ , | Outputs low | | | 36 | | 36 | | 36 | mA | | | | | VI = VCC or GND Outputs disabled | | | | 3 | | 3 | | 3 | | | | ∆l <sub>CC</sub> # | | V <sub>CC</sub> = 5.5 V, One i<br>Other inputs at V <sub>C</sub> | nput at 3.4 V,<br>or GND | | | 50 | | 50 | | 50 | μА | | | Ci | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V | | | 3 | | | | | | pF | | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = 2.5 V or 0.5 V | ′ | | 9 | | | | | | pF | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup> The parameters IOZH and IOZL include the input leakage current. <sup>§</sup> For V<sub>CC</sub> between 2.1 V and 4 V, OE should be less than or equal to 0.5 V to ensure a low state. Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | | | SN54ABT | 162500 | SN74ABT | 162500 | UNIT | | |-----------------|-----------------|----------------------------------|--------------------------------|---------|--------|---------|--------|------|--| | | | | | MIN | MAX | MIN | MAX | UNIT | | | fclock | Clock frequency | | 150 | | 150 | MHz | | | | | | Pulse duration | LEAB or LEBA high | | 2.5 | 3 | 2.5 | | no | | | t <sub>W</sub> | Pulse duration | CLKAB or CLKBA high or low | 3 | 77 | 3 | | ns | | | | | | A before CLKAB↓ | 3.3 | 27 | 3.3 | | | | | | ١. | Catum time | B before CLKBA↓ | 3.3 | ζ | 3.3 | | | | | | t <sub>su</sub> | Setup time | A before LEAB↓ or B before LEBA↓ | | 3 | | 1 | | ns | | | | | A before LEAB of B before LEBA | CLK low | 2.5 | | 2.5 | | | | | <b>.</b> | Hold time | A after CLKAB↓ or B after CLKBA↓ | 0 | | 0 | | | | | | t <sub>h</sub> | HOIU IIIIIE | A after LEAB↓ or B after LEBA↓ | A after LEAB↓ or B after LEBA↓ | | | 2 | | ns | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT162500 | | SN74ABT162500 | | UNIT | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|---------------|-----|---------------|-----|------| | | (INFOT) | (001F01) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 150 | 200 | | 150 | | 150 | | MHz | | <sup>t</sup> PLH | A or B | B or A | 1.5 | 2.6 | 4 | 1.5 | 5.1 | 1.5 | 4.8 | ns | | <sup>t</sup> PHL | AOIB | BOIA | 2 | 3.4 | 5.2 | 2 | 6.1 | 2 | 5.7 | 115 | | <sup>t</sup> PLH | LEAB or LEBA | B or A | 2 | 3.3 | 4.8 | 2 | 6.1 | 2 | 5.6 | no | | <sup>t</sup> PHL | LEAD OF LEBA | BULA | 2 | 3.8 | 5.2 | 2 2 | 6.4 | 2 | 5.9 | ns | | <sup>t</sup> PLH | <u> </u> | B or A | 1.5 | 3.7 | 4.9 | 1.5 | 6.4 | 1.5 | 5.9 | ns | | <sup>t</sup> PHL | CLKAB or CLKBA | BOIA | 1.5 | 3.8 | 5.2 | 1.5 | 6.4 | 1.5 | 6 | 115 | | <sup>t</sup> PZH | 054B 05B4 | B or A | 1.5 | 3.4 | 4.6 | 1.5 | 5.6 | 1.5 | 5.3 | | | t <sub>PZL</sub> | OEAB or OEBA | BULA | 2 | 3.8 | 4.7 | 2 | 5.6 | 2 | 5.4 | ns | | <sup>t</sup> PHZ | 054B 05B4 | B or A | 2 | 4.5 | 5.7 | 2 | 6.9 | 2 | 6.5 | no | | <sup>t</sup> PLZ | OEAB or OEBA | BULA | 1.5 | 3.8 | 5.3 | 1.5 | 6.3 | 1.5 | 5.8 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{Q}$ = 50 $\Omega$ , $t_{f} \leq$ 2.5 ns, $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN74ABT162500DL | ACTIVE | SSOP | DL | 56 | 20 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ABT162500 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated