# STM32WB55xx STM32WB35xx # Multiprotocol wireless 32-bit MCU Arm<sup>®</sup>-based Cortex<sup>®</sup>-M4 with FPU, Bluetooth<sup>®</sup> 5.2 and 802.15.4 radio solution Datasheet - production data ### **Features** - Include ST state-of-the-art patented technology - Radio - 2.4 GHz - RF transceiver supporting Bluetooth<sup>®</sup> 5.2 specification, IEEE 802.15.4-2011 PHY and MAC, supporting Thread and Zigbee<sup>®</sup> 3.0 - RX sensitivity: -96 dBm (Bluetooth<sup>®</sup> Low Energy at 1 Mbps), -100 dBm (802.15.4) - Programmable output power up to +6 dBm with 1 dB steps - Integrated balun to reduce BOM - Support for 2 Mbps - Dedicated Arm<sup>®</sup> 32-bit Cortex<sup>®</sup> M0+ CPU for real-time Radio layer - Accurate RSSI to enable power control - Suitable for systems requiring compliance with radio frequency regulations ETSI EN 300 328, EN 300 440, FCC CFR47 Part 15 and ARIB STD-T66 - Support for external PA - Available integrated passive device (IPD) companion chip for optimized matching solution (MLPF-WB-01E3 or MLPF-WB-02E3) - Ultra-low-power platform - 1.71 to 3.6 V power supply - - 40 °C to 85 / 105 °C temperature ranges - 13 nA shutdown mode - 600 nA Standby mode + RTC + 32 KB RAM - 2.1 μA Stop mode + RTC + 256 KB RAM - Active-mode MCU: < 53 μA / MHz when RF and SMPS on - Radio: Rx 4.5 mA / Tx at 0 dBm 5.2 mA - Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, adaptive real-time accelerator (ART Accelerator) allowing 0-wait-state execution from Flash memory, frequency up to 64 MHz, MPU, 80 DMIPS and DSP instructions - Performance benchmark - 1.25 DMIPS/MHz (Drystone 2.1) - 219.48 CoreMark<sup>®</sup> (3.43 CoreMark/MHz at 64 MHz) - Energy benckmark - 303 ULPMark™ CP score - · Supply and reset management - High efficiency embedded SMPS step-down converter with intelligent bypass mode - Ultra-safe, low-power BOR (brownout reset) with five selectable thresholds - Ultra-low-power POR/PDR - Programmable voltage detector (PVD) - V<sub>BAT</sub> mode with RTC and backup registers - Clock sources - 32 MHz crystal oscillator with integrated trimming capacitors (Radio and CPU clock) - 32 kHz crystal oscillator for RTC (LSE) - Internal low-power 32 kHz (±5%) RC (LSI1) - Internal low-power 32 kHz (stability ±500 ppm) RC (LSI2) - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25% accuracy) - High speed internal 16 MHz factory trimmed RC (±1%) - 2x PLL for system clock, USB, SAI and ADC #### Memories - Up to 1 MB Flash memory with sector protection (PCROP) against R/W operations, enabling radio stack and application - Up to 256 KB SRAM, including 64 KB with hardware parity check - 20x32-bit backup register - Boot loader supporting USART, SPI, I2C and USB interfaces - OTA (over the air) Bluetooth<sup>®</sup> Low Energy and 802.15.4 update - Quad SPI memory interface with XIP - 1 Kbyte (128 double words) OTP - Rich analog peripherals (down to 1.62 V) - 12-bit ADC 4.26 Msps, up to 16-bit with hardware oversampling, 200 μA/Msps - 2x ultra-low-power comparator - Accurate 2.5 V or 2.048 V reference voltage buffered output # System peripherals - Inter processor communication controller (IPCC) for communication with Bluetooth<sup>®</sup> Low Energy and 802.15.4 - HW semaphores for resources sharing between CPUs - 2x DMA controllers (7x channels each) supporting ADC, SPI, I2C, USART, QSPI, SAI, AES, timers - 1x USART (ISO 7816, IrDA, SPI Master, Modbus and Smartcard mode) - 1x LPUART (low power) - 2x SPI 32 Mbit/s - 2x I2C (SMBus/PMBus) - 1x SAI (dual channel high quality audio) - 1x USB 2.0 FS device, crystal-less, BCD and LPM - Touch sensing controller, up to 18 sensors - LCD 8x40 with step-up converter - 1x 16-bit, four channels advanced timer - 2x 16-bit, two channels timer - 1x 32-bit, four channels timer - 2x 16-bit ultra-low-power timer - 1x independent Systick - 1x independent watchdog - 1x window watchdog #### · Security and ID - Secure firmware installation (SFI) for Bluetooth<sup>®</sup> Low Energy and 802.15.4 SW stack - 3x hardware encryption AES maximum 256-bit for the application, the Bluetooth<sup>®</sup> Low Energy and IEEE802.15.4 - Customer key storage / key manager services - HW public key authority (PKA) - Cryptographic algorithms: RSA, Diffie-Helman, ECC over GF(p) - True random number generator (RNG) - Sector protection against R/W operation (PCROP) - CRC calculation unit - Die information: 96-bit unique ID - IEEE 64-bit unique ID. Possibility to derive 802.15.4 64-bit and Bluetooth<sup>®</sup> Low Energy 48-bit EUI - Up to 72 fast I/Os, 70 of them 5 V-tolerant - Development support - Serial wire debug (SWD), JTAG for the application processor - Application cross trigger with input / output - Embedded Trace Macrocell™ for application - All packages are ECOPACK2 compliant #### **Table 1. Device summary** | Reference | Part numbers | |-------------|----------------------------------------------------------------------------------------------------------------------------------| | STM32WB55xx | STM32WB55CC, STM32WB55CE, STM32WB55CG, STM32WB55RC, STM32WB55RE, STM32WB55RG, STM32WB55VC, STM32WB55VE, STM32WB55VG, STM32WB55VY | | STM32WB35xx | STM32WB35CC, STM32WB35CE | # **Contents** | 1 | Intro | duction | 1 | 12 | |---|-------|------------------|---------------------------------------------------------|----| | 2 | Desc | ription | | 13 | | 3 | Fund | tional o | overview | 18 | | | 3.1 | Archite | ecture | 18 | | | 3.2 | Arm <sup>®</sup> | Cortex <sup>®</sup> -M4 core with FPU | 18 | | | 3.3 | Memo | ries | 19 | | | | 3.3.1 | Adaptive real-time memory accelerator (ART Accelerator) | 19 | | | | 3.3.2 | Memory protection unit | 19 | | | | 3.3.3 | Embedded Flash memory | 19 | | | | 3.3.4 | Embedded SRAM | 21 | | | 3.4 | Securi | ity and safety | 21 | | | 3.5 | Boot n | nodes and FW update | 22 | | | 3.6 | RF sul | bsystem | 22 | | | | 3.6.1 | RF front-end block diagram | 22 | | | | 3.6.2 | BLE general description | 23 | | | | 3.6.3 | 802.15.4 general description | 25 | | | | 3.6.4 | RF pin description | 25 | | | | 3.6.5 | Typical RF application schematic | 25 | | | 3.7 | Power | supply management | 26 | | | | 3.7.1 | Power supply distribution | 26 | | 2 | | 3.7.2 | Power supply schemes | 27 | | | | 3.7.3 | Linear voltage regulator | 31 | | | | 3.7.4 | Power supply supervisor | 31 | | | | 3.7.5 | Low-power modes | 31 | | | | 3.7.6 | Reset mode | 39 | | | 3.8 | VBAT | operation | 39 | | | 3.9 | Interco | onnect matrix | 39 | | | 3.10 | Clocks | s and startup | 41 | | | 3.11 | Gener | ral-purpose inputs/outputs (GPIOs) | 43 | | | 3.12 | Direct | memory access controller (DMA) | 44 | | | 3.13 | | ipts and events | | | | | | F | | | | | 3.13.1 | Nested vectored interrupt controller (NVIC) | 44 | |---|-------|-----------|----------------------------------------------------------|------| | | | 3.13.2 | Extended interrupts and events controller (EXTI) | 45 | | | 3.14 | Analog | to digital converter (ADC) | . 45 | | | | 3.14.1 | Temperature sensor | 46 | | | | 3.14.2 | Internal voltage reference (VREFINT) | 46 | | | 3.15 | Voltage | reference buffer (VREFBUF) | . 47 | | | 3.16 | Compa | rators (COMP) | . 47 | | | 3.17 | Touch s | ensing controller (TSC) | . 47 | | | 3.18 | Liquid o | rystal display controller (LCD) | . 49 | | | 3.19 | True rai | ndom number generator (RNG) | . 49 | | | 3.20 | Timers | and watchdogs | . 50 | | | | 3.20.1 | Advanced-control timer (TIM1) | 50 | | | | 3.20.2 | General-purpose timers (TIM2, TIM16, TIM17) | 50 | | | | 3.20.3 | Low-power timer (LPTIM1 and LPTIM2) | 51 | | | | 3.20.4 | Independent watchdog (IWDG) | 51 | | | | 3.20.5 | System window watchdog (WWDG) | 52 | | | | 3.20.6 | SysTick timer | 52 | | | 3.21 | Real-tin | ne clock (RTC) and backup registers | . 52 | | | 3.22 | Inter-int | regrated circuit interface (I <sup>2</sup> C) | . 53 | | | 3.23 | Univers | al synchronous/asynchronous receiver transmitter (USART) | . 54 | | | 3.24 | Low-po | wer universal asynchronous receiver transmitter (LPUART) | . 54 | | | 3.25 | Serial p | eripheral interface (SPI1, SPI2) | . 55 | | | 3.26 | Serial a | udio interfaces (SAI1) | . 55 | | | 3.27 | Quad-S | PI memory interface (QUADSPI) | . 56 | | | 3.28 | Develop | oment support | . 57 | | | | 3.28.1 | Serial wire JTAG debug port (SWJ-DP) | | | | | 3.28.2 | Embedded Trace Macrocell™ | 57 | | 4 | Pinou | ıts and | pin description | . 58 | | 5 | Memo | ory map | pping | . 80 | | 6 | Elect | rical cha | aracteristics | . 81 | | | 6.1 | Parame | eter conditions | . 81 | | | | 6.1.1 | Minimum and maximum values | 81 | | | | | | | | | 6.1.2 | Typical values81 | |-----|---------|-----------------------------------------------------------------------| | | 6.1.3 | Typical curves | | | 6.1.4 | Loading capacitor | | | 6.1.5 | Pin input voltage81 | | | 6.1.6 | Power supply scheme82 | | | 6.1.7 | Current consumption measurement84 | | 6.2 | Absolut | e maximum ratings | | 6.3 | Operati | ng conditions | | | 6.3.1 | Summary of main performance | | | 6.3.2 | General operating conditions | | | 6.3.3 | RF BLE characteristics | | | 6.3.4 | RF 802.15.4 characteristics | | | 6.3.5 | Operating conditions at power-up / power-down | | | 6.3.6 | Embedded reset and power control block characteristics 96 | | | 6.3.7 | Embedded voltage reference | | | 6.3.8 | Supply current characteristics | | | 6.3.9 | Wakeup time from Low-power modes and voltage scaling transition times | | | 6.3.10 | External clock source characteristics | | | 6.3.11 | Internal clock source characteristics | | | 6.3.12 | PLL characteristics | | | 6.3.13 | Flash memory characteristics | | | 6.3.14 | EMC characteristics | | | 6.3.15 | Electrical sensitivity characteristics | | | 6.3.16 | I/O current injection characteristics | | | 6.3.17 | I/O port characteristics | | | 6.3.18 | NRST pin characteristics | | | 6.3.19 | Analog switches booster | | | 6.3.20 | Analog-to-Digital converter characteristics | | | 6.3.21 | Voltage reference buffer characteristics | | | 6.3.22 | Comparator characteristics | | | 6.3.23 | Temperature sensor characteristics | | | 6.3.24 | V <sub>BAT</sub> monitoring characteristics | | | 6.3.25 | SMPS step-down converter characteristics | | | 6.3.26 | LCD controller characteristics | | | 6.3.27 | Timer characteristics | | | 6.3.28 | Clock recovery system (CRS) 158 | | | | 6.3.29 | Communication interfaces characteristics | 158 | |---|------|----------|------------------------------------------|-----| | 7 | Pack | kage inf | formation | 170 | | | 7.1 | UFBG | A129 package information | 170 | | | 7.2 | WLCS | P100 package information | 173 | | | 7.3 | VFQFI | PN68 package information | 177 | | | 7.4 | UFQF | PN48 package information | 180 | | | 7.5 | Therm | al characteristics | 183 | | | | 7.5.1 | Reference document | 184 | | | | 7.5.2 | Selecting the product temperature range | 184 | | 8 | Orde | ering in | formation | 186 | | a | Rovi | eion hid | story | 187 | # List of tables | Table 1. | Device summary | 2 | |-----------|----------------------------------------------------------------------------------|-----| | Table 2. | STM32WB55xx and STM32WB35xx devices features and peripheral counts | | | Table 3. | Access status vs. readout protection level and execution modes | | | Table 4. | RF pin list | | | Table 5. | Typical external components | | | Table 6. | Power supply typical components | | | Table 7. | Features over all modes | | | Table 8. | STM32WB55xx and STM32WB35xx modes overview | 37 | | Table 9. | STM32WB55xx and STM32WB35xx CPU1 peripherals interconnect matrix | 39 | | Table 10. | DMA implementation | | | Table 11. | Temperature sensor calibration values | | | Table 12. | Internal voltage reference calibration values | | | Table 13. | Timer features | | | Table 14. | I2C implementation | | | Table 15. | Legend/abbreviations used in the pinout table | | | Table 16. | STM32WB55xx pin and ball definitions | | | Table 17. | STM32WB35xx pin and ball definitions | | | Table 18. | Alternate functions (STM32WB55xx) | | | Table 19. | Alternate functions (STM32WB35xx) | | | Table 20. | Voltage characteristics | | | Table 21. | Current characteristics | | | Table 22. | Thermal characteristics | | | Table 23. | Main performance at VDD = 3.3 V | | | Table 24. | General operating conditions | | | Table 25. | RF transmitter BLE characteristics | | | Table 26. | RF transmitter BLE characteristics (1 Mbps) | | | Table 27. | RF transmitter BLE characteristics (2 Mbps) | | | Table 28. | RF receiver BLE characteristics (1 Mbps) | | | Table 29. | RF receiver BLE characteristics (2 Mbps) | | | Table 30. | RF BLE power consumption for VDD = 3.3 V | | | Table 31. | RF transmitter 802.15.4 characteristics | | | Table 32. | RF receiver 802.15.4 characteristics | | | Table 33. | RF 802.15.4 power consumption for VDD = 3.3 V | | | Table 34. | Operating conditions at power-up / power-down | 96 | | Table 35. | Embedded reset and power control block characteristics | | | Table 36. | Embedded internal voltage reference | | | Table 37. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from Flash, ART enable (Cache ON Prefetch OFF), VDD = 3.3 V | 100 | | Table 38. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from SRAM1, VDD = 3.3 V | 101 | | Table 39. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART enable (Cache ON Prefetch OFF), VDD= 3.3 V | 102 | | Table 40. | Typical current consumption in Run and Low-power run modes, | | | | with different codes running from SRAM1, VDD = 3.3 V | | | Table 41. | Current consumption in Sleep and Low-power sleep modes, Flash memory ON | 104 | | Table 42. | Current consumption in Low-power sleep modes, Flash memory in Power down | | | Table 43. | Current consumption in Stop 2 mode | | | Table 44. | Current consumption in Stop 1 mode | 107 | | Table 45. | Current consumption in Stop 0 mode | | |-----------|-------------------------------------------------------------|-----| | Table 46. | Current consumption in Standby mode | | | Table 47. | Current consumption in Shutdown mode | | | Table 48. | Current consumption in VBAT mode | | | Table 49. | Current under Reset condition | | | Table 50. | Peripheral current consumption | | | Table 51. | Low-power mode wakeup timings | | | Table 52. | Regulator modes transition times | | | Table 53. | Wakeup time using USART/LPUART | | | Table 54. | HSE crystal requirements | | | Table 55. | HSE clock source requirements | | | Table 56. | HSE oscillator characteristics | | | Table 57. | Low-speed external user clock characteristics | | | Table 58. | Low-speed external user clock characteristics – Bypass mode | | | Table 59. | HSI16 oscillator characteristics | | | Table 60. | MSI oscillator characteristics | | | Table 61. | HSI48 oscillator characteristics | | | Table 62. | LSI1 oscillator characteristics | | | Table 63. | LSI2 oscillator characteristics | | | Table 64. | PLL, PLLSAI1 characteristics | | | Table 65. | Flash memory characteristics | | | Table 66. | Flash memory endurance and data retention | | | Table 67. | EMS characteristics | | | Table 68. | EMI characteristics | | | Table 69. | ESD absolute maximum ratings | | | Table 70. | Electrical sensitivity | | | Table 71. | I/O current injection susceptibility | | | Table 72. | I/O static characteristics | | | Table 73. | Output voltage characteristics | | | Table 74. | I/O AC characteristics | | | Table 75. | NRST pin characteristics | | | Table 76. | Analog switches booster characteristics | | | Table 77. | ADC characteristics | | | Table 78. | ADC sampling time | | | Table 79. | ADC accuracy - Limited test conditions 1 | | | Table 80. | ADC accuracy - Limited test conditions 2 | | | Table 81. | ADC accuracy - Limited test conditions 3 | | | Table 82. | ADC accuracy - Limited test conditions 4 | | | Table 83. | VREFBUF characteristics | | | Table 84. | COMP characteristics | | | Table 85. | TS characteristics | | | Table 86. | V <sub>BAT</sub> monitoring characteristics | | | Table 87. | V <sub>BAT</sub> charging characteristics | | | Table 88. | LCD controller characteristics | | | Table 89. | TIMx characteristics | | | Table 90. | IWDG min/max timeout period at 32 kHz (LSI1) | | | Table 91. | Minimum I2CCLK frequency in all I2C modes | | | Table 92. | I2C analog filter characteristics | | | Table 93. | SPI characteristics | | | Table 94. | Quad-SPI characteristics in SDR mode | | | Table 95. | Quad-SPI characteristics in DDR mode | | | Table 96 | SAI characteristics | 166 | # STM32WB55xx STM32WB35xx # List of tables | Table 97. | USB electrical characteristics | . 168 | |------------|---------------------------------------|-------| | Table 98. | JTAG characteristics | . 168 | | Table 99. | SWD characteristics | . 169 | | Table 100. | UFBGA129 mechanical data | . 170 | | Table 101. | UFBGA129 recommended PCB design rules | . 172 | | Table 102. | WLCSP100 mechanical data | . 174 | | Table 103. | WLCSP100 recommended PCB design rules | . 175 | | Table 104. | VFQFPN68 mechanical data | . 177 | | Table 105. | UFQFPN48 mechanical data | . 181 | | Table 106. | Package thermal characteristics | . 183 | | Table 107 | Document revision history | 187 | # **List of figures** | Figure 1. | STM32WB55xx block diagram | 16 | |------------|-----------------------------------------------------------------|-----| | Figure 2. | STM32WB35xx block diagram | 17 | | Figure 3. | STM32WB55xx and STM32WB35xx RF front-end block diagram | 23 | | Figure 4. | External components for the RF part | 26 | | Figure 5. | Power distribution | 27 | | Figure 6. | Power-up/down sequence | 28 | | Figure 7. | STM32WB55xx - Power supply overview | 29 | | Figure 8. | STM32WB35xx - Power supply overview | 30 | | Figure 9. | Clock tree | 43 | | Figure 10. | Clock tree | 58 | | Figure 11. | STM32WB55Rx VFQFPN68 pinout <sup>(1)</sup> (2) | 58 | | Figure 12. | STM32WB55Vx WLCSP100 ballout <sup>(1)</sup> | 59 | | Figure 13. | STM32WB55Vx UFBGA129 ballout <sup>(1)</sup> | 59 | | Figure 14. | Pin loading conditions | | | Figure 15. | Pin input voltage | | | Figure 16. | Power supply scheme (all packages except UFBGA129 and WLCSP100) | 82 | | Figure 17. | Power supply scheme (UFBGA129 and WLCSP100 packages) | | | Figure 18. | Current consumption measurement scheme | | | Figure 19. | Typical link quality indicator code vs. Rx level | | | Figure 20. | Typical energy detection (T = 27°C, VDD = 3.3 V) | | | Figure 21. | VREFINT vs. temperature | | | Figure 22. | Typical application with a 32.768 kHz crystal | | | Figure 23. | Low-speed external clock source AC timing diagram | | | Figure 24. | HSI16 frequency vs. temperature | | | Figure 25. | Typical current consumption vs. MSI frequency | | | Figure 26. | HSI48 frequency vs. temperature | | | Figure 27. | I/O input characteristics | | | Figure 28. | Recommended NRST pin protection | | | Figure 29. | ADC accuracy characteristics | | | Figure 30. | Typical connection diagram using the ADC | | | Figure 31. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 32. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 33. | SPI timing diagram - master mode | | | Figure 34. | Quad-SPI timing diagram - SDR mode | | | Figure 35. | Quad-SPI timing diagram - DDR mode | | | Figure 36. | SAI master timing waveforms | | | Figure 37. | SAI slave timing waveforms | | | Figure 38. | UFBGA129 package outline | 170 | | Figure 39. | UFBGA129 recommended footprint | | | Figure 40. | UFBGA129 marking example (package top view) | | | Figure 41. | WLCSP100 outline | | | Figure 42. | WLCSP100 recommended footprint | | | Figure 43. | WLCSP100 marking example (package top view) | | | Figure 44. | VFQFPN68 package outline | | | Figure 45. | VFQFPN68 recommended footprint | | | Figure 46. | VFQFPN68 marking example (package top view) | | | Figure 47. | UFQFPN48 outline | | | Figure 48 | LIEOEDNIA8 recommended footprint | 191 | | CTI | 12211 | B55xx | CTM | 271// | 22Evv | |-----|-------|-------|-----------|---------|-------| | 211 | いろとVV | BOOXX | 20 I IVI. | 32 VV C | SSSXX | # List of figures | Figure 49. | STM32WB55xx UFQFPN48 marking example (package top view) | . 182 | |------------|---------------------------------------------------------|-------| | Figure 50. | STM32WB35xx UFQFPN48 marking example (package top view) | . 182 | # 1 Introduction This document provides the ordering information and mechanical device characteristics of the STM32WB55xx and STM32WB35xx microcontrollers, based on Arm<sup>®</sup> cores<sup>(a)</sup>. This document must be read in conjunction with the reference manual (RM0434), available from the STMicroelectronics website *www.st.com*. For information on the device errata with respect to the datasheet and reference manual refer to the STM32WB55xx and STM32WB35xx errata sheet (ES0394), available from the STMicroelectronics website *www.st.com*. For information on the Arm<sup>®</sup> Cortex<sup>®</sup>-M4 and Cortex<sup>®</sup>-M0+ cores, refer, respectively, to the Cortex<sup>®</sup>-M4 Technical Reference Manual and to the Cortex<sup>®</sup>-M0+ Technical Reference Manual, both available on the www.arm.com website. For information on 802.15.4 refer to the IEEE website (www.ieee.org). For information on Bluetooth® refer to www.bluetooth.com. 12/193 DS11929 Rev 11 . a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. # 2 Description The STM32WB55xx and STM32WB35xx multiprotocol wireless and ultra-low-power devices embed a powerful and ultra-low-power radio compliant with the Bluetooth<sup>®</sup> Low Energy SIG specification 5.2 and with IEEE 802.15.4-2011. They contain a dedicated Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ for performing all the real-time low layer operation. The devices are designed to be extremely low-power and are based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 64 MHz. This core features a Floating point unit (FPU) single precision that supports all Arm<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) that enhances application security. Enhanced inter-processor communication is provided by the IPCC with six bidirectional channels. The HSEM provides hardware semaphores used to share common resources between the two processors. The devices embed high-speed memories (up to 1 Mbyte of Flash memory for STM32WB55xx, up to 512 Kbytes for STM32WB35xx, up to 256 Kbytes of SRAM for STM32WB55xx, 96 Kbytes for STM32WB35xx), a Quad-SPI Flash memory interface (available on all packages) and an extensive range of enhanced I/Os and peripherals. Direct data transfer between memory and peripherals and from memory to memory is supported by fourteen DMA channels with a full flexible channel mapping by the DMAMUX peripheral. The devices feature several mechanisms for embedded Flash memory and SRAM: readout protection, write protection and proprietary code readout protection. Portions of the memory can be secured for Cortex<sup>®</sup> -M0+ exclusive access. The two AES encryption engines, PKA and RNG enable lower layer MAC and upper layer cryptography. A customer key storage feature may be used to keep the keys hidden. The devices offer a fast 12-bit ADC and two ultra-low-power comparators associated with a high accuracy reference voltage generator. These devices embed a low-power RTC, one advanced 16-bit timer, one general-purpose 32-bit timer, two general-purpose 16-bit timers, and two 16-bit low-power timers. In addition, up to 18 capacitive sensing channels are available for STM32WB55xx (not on UFQFPN48 package). The STM32WB55xx also embed an integrated LCD driver up to 8x40 or 4x44, with internal step-up converter. The STM32WB55xx and STM32WB35xx also feature standard and advanced communication interfaces, namely one USART (ISO 7816, IrDA, Modbus and Smartcard mode), one low- power UART (LPUART), two I2Cs (SMBus/PMBus), two SPIs (one for STM32WB35xx) up to 32 MHz, one serial audio interface (SAI) with two channels and three PDMs, one USB 2.0 FS device with embedded crystal-less oscillator, supporting BCD and LPM and one Quad-SPI with execute-in-place (XIP) capability. The STM32WB55xx and STM32WB35xx operate in the -40 to +105 °C (+125 °C junction) and -40 to +85 °C (+105 °C junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes enables the design of low-power applications. The devices include independent power supplies for analog input for ADC. DS11929 Rev 11 13/193 The STM32WB55xx and STM32WB35xx integrate a high efficiency SMPS step-down converter with automatic bypass mode capability when the $V_{DD}$ falls below $V_{BORx}$ (x=1, 2, 3, 4) voltage level (default is 2.0 V). It includes independent power supplies for analog input for ADC and comparators, as well as a 3.3 V dedicated supply input for USB. A $V_{BAT}$ dedicated supply allows the devices to back up the LSE 32.768 kHz oscillator, the RTC and the backup registers, thus enabling the STM32WB55xx and STM32WB35xx to supply these functions even if the main $V_{DD}$ is not present through a CR2032-like battery, a Supercap or a small rechargeable battery. The STM32WB55xx offer four packages, from 48 to 129 pins. The STM32WB35xx offer one package, 48 pins. Table 2. STM32WB55xx and STM32WB35xx devices features and peripheral counts | Feature | | STM32WB55Cx | | | STM32WB55Rx | | STM32WB55Vx | | | | STM32WB35Cx | | | |----------------------------------|----------------------|-------------|---------------------------------------------------------------------------------------|-------|-------------|---------|-------------|---------|----------|--------|-------------|-------|-------| | | Flash | 256 K | 512 K | 1 M | 256 K | 512 K | 1 M | 256 K | 512 K | 1 M | 640 K | 256 K | 512 K | | Memory density | SRAM | 128 K | 256 K | 256 K | 128 K | 256 K | 256 K | 128 K | 256 K | 25 | 6 K | 96 K | | | (bytes) | SRAM1 | 64 K | 64 K 192 K 64 K 192 K 64 K 192 K 32 KB | | | | | | | | | KB | | | | SRAM2 | | | | | | 6 | 4 K | | | | | | | BLE | | | | | | | 5.2 (2 | Mbps) | | | | | | | 802.15.4 | | | | | | | ١ | ⁄es | | | | | | | | Advanced | | | | | | 1 (1 | 6 bits) | | | | | | | Timers | General purpose | | 2 (16 bits) + 1 (32 bits) | | | | | | | | | | | | | Low power | | 2 (16 bits) | | | | | | | | | | | | | SysTick | | | | | | | 1 | | | | | | | se | SPI | | 1 2 1 | | | | | | | | 1 | | | | rface | I2C | | 2 | | | | | | | | | | | | inte | USART <sup>(1)</sup> | | 1 | | | | | | | | | | | | Communication interfaces | LPUART | | 1 | | | | | | | | | | | | ınic | SAI | | 2 channels | | | | | | | | | | | | l lil | USB FS | | | | | | ١ | ⁄es | | | | | | | | QSPI | | 1 | | | | | | | | | | | | RTC | | | | | | | | 1 | | | | | | | Tamper p | oin | | 1 | | | | | 3 | | | | | 1 | | Wakeup | pin | | 2 | | | | | 5 | | | | 2 | 2 | | LCD, CO | MxSEG | ١ | es, 4x1 | 3 | Υ | es, 4x2 | 8 | Y | es, 8x40 | or 4x4 | 4 | N | lo | | GPIOs | | | 30 | | | 49 | 49 72 | | | 3 | 0 | | | | Capacitiv | e sensing | | No | | | 6 | | | 18 | 8 | | N | lo | | 12-bit ADC<br>Number of channels | | | 13 channels 19 channels 13 channels (incl. 3 internal) 13 channels (incl. 3 internal) | | | | | | | | | | | | Internal \ | / <sub>ref</sub> | | Yes | | | | | | | | | | | Table 2. STM32WB55xx and STM32WB35xx devices features and peripheral counts (continued) | Fe | ature | STM32WB55Cx | STM32WB55Rx | STM32WB55V | STM32WB35Cx | | | | | | | |-----------------------|-------------|--------------------------------|-----------------------------|-----------------------------------|---------------------|-----------------------------------|--|--|--|--|--| | Analog comparator | | 2 | | | | | | | | | | | Max CPU | J frequency | | 64 MHz | | | | | | | | | | Operating temperature | Ambient | -40 | to +85 and -40 to +105 | °C | -40 to<br>+85<br>°C | -40 to +85 and -<br>40 to +105 °C | | | | | | | | Junction | -40 | -40 to<br>+105<br>°C | -40 to +105 and<br>-40 to +125 °C | | | | | | | | | Operatin | g voltage | 1.71 to 3.6 V | | | | | | | | | | | Package | | UFQFPN48 VF<br>7 mm x 7 mm 8 m | | WLCSP100<br>0.4 mm pitch | | UFQFPN48<br>7 mm x 7 mm | | | | | | | ackage | | 0.5 mm pitch,<br>solder pad | 0.4 mm pitch,<br>solder pad | UFBGA129<br>0.5 mm pitch | - | 0.5 mm pitch,<br>solder pad | | | | | | <sup>1.</sup> USART peripheral can be used as SPI. Figure 1. STM32WB55xx block diagram Figure 2. STM32WB35xx block diagram # 3 Functional overview ### 3.1 Architecture The STM32WB55xx and STM32WB35xx multiprotocol wireless devices embed a BLE and an 802.15.4 RF subsystem that interfaces with a generic microcontroller subsystem using an Arm<sup>®</sup> Cortex<sup>®</sup>-M4 CPU (called CPU1) on which the host application resides. The RF subsystem is composed of an RF analog front end, BLE and 802.15.4 digital MAC blocks as well as of a dedicated Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ microcontroller (called CPU2), plus proprietary peripherals. The RF subsystem performs all of the BLE and 802.15.4 low layer stack, reducing the interaction with the CPU1 to high level exchanges. Some functions are shared between the RF subsystem CPU (CPU2) and the Host CPU (CPU1): - Flash memories - SRAM1, SRAM2a and SRAM2b (SRAM2a can be retained in Standby mode) - Security peripherals (RNG, AES1, PKA) - Clock RCC - Power control (PWR) The communication and the sharing of peripherals between the RF subsystem and the Cortex<sup>®</sup>-M4 CPU is performed through a dedicated inter processor communication controller (IPCC) and semaphore mechanism (HSEM). # 3.2 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU is a processor for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an Arm<sup>®</sup> core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions enabling efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded $\rm Arm^{\it l\! B}$ core, the STM32WB55xx and STM32WB35xx are compatible with all $\rm Arm^{\it l\! B}$ tools and software. *Figure 1* and *Figure 2* show the general block diagram of, respectively, the STM32WB55xx and STM32WB35xx devices. # 3.3 Memories # 3.3.1 Adaptive real-time memory accelerator (ART Accelerator) The ART Accelerator is a memory accelerator optimized for STM32 industry-standard Arm<sup>®</sup> Cortex<sup>®</sup>-M4 processors. It balances the inherent performance advantage of the Arm<sup>®</sup> Cortex<sup>®</sup>-M4 over Flash memory technologies, which normally require the processor to wait for the Flash memory at higher frequencies. To release the processor near 80 DMIPS performance at 64 MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 64 MHz. # 3.3.2 Memory protection unit The memory protection unit (MPU) is used to manage the CPU1 accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to eight protected areas, which can be divided up into eight subareas. The protection area sizes are between 32 bytes and the whole 4 Gbytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code must be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location prohibited by the MPU, the RTOS detects it and takes action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. #### 3.3.3 Embedded Flash memory The STM32WB55xx and STM32WB35xx devices feature, respectively, up to 1 Mbyte and 512 Kbytes of embedded Flash memory available for storing programs and data, as well as some customer keys. Flexible protections can be configured thanks to option bytes: - Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in SRAM or bootloader is selected - Level 2: chip readout protection: debug features (Cortex<sup>®</sup>-M4 and Cortex<sup>®</sup>-M0+ JTAG and serial wire), boot in SRAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible. | Area | Protection level | U | ser executio | on | • | ug, boot from SRAM or boot<br>m system memory (loader) | | | | | • | | | | | |---------------|------------------|------|-------------------|--------------------|------|--------------------------------------------------------|--------------------|--|--|--|---|--|--|--|--| | | levei | Read | Write | Erase | Read | Write | Erase | | | | | | | | | | Main | 1 | Yes | Yes | Yes | No | No | No | | | | | | | | | | memory | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | | | | | | | | System memory | 1 | Yes | No | No | Yes | No | No | | | | | | | | | | | 2 | Yes | No | No | N/A | N/A | N/A | | | | | | | | | | Option | 1 | Yes | Yes | Yes | Yes | Yes | Yes | | | | | | | | | | bytes | 2 | Yes | No <sup>(1)</sup> | No <sup>(1)</sup> | N/A | N/A | N/A | | | | | | | | | | Backup | 1 | Yes | Yes | N/A <sup>(2)</sup> | No | No | N/A <sup>(2)</sup> | | | | | | | | | | registers | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | | | | | | | | SRAM2a | 1 | Yes | Yes | Yes <sup>(2)</sup> | No | No | No <sup>(2)</sup> | | | | | | | | | | SRAM2b | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | | | | | | | Table 3. Access status vs. readout protection level and execution modes - 1. The option byte can be modified by the RF subsystem. - 2. Erased when RDP changes from Level 1 to Level 0. - Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 4-Kbyte granularity. - Proprietary code readout protection (PCROP): two parts of the Flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. Two areas can be selected, with 2-Kbyte granularity. An additional option bit (PCROP\_RDP) makes possible to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0. A section of the Flash memory is secured for the RF subsystem CPU2, and cannot be accessed by the host CPU1. The whole non-volatile memory embeds the error correction code (ECC) feature supporting: - single error detection and correction - double error detection - the address of the ECC fail can be read in the ECC register The embedded Flash memory is shared between CPU1 and CPU2 on a time sharing basis. A dedicated HW mechanism allows both CPUs to perform Write/Erase operations. #### 3.3.4 Embedded SRAM The STM32WB55xx devices feature up to 256 Kbytes of embedded SRAM, split in three blocks: - SRAM1: up to 192 Kbytes mapped at address 0x2000 0000 - **SRAM2a**: 32 Kbytes located at address 0x2003 0000 also mirrored at 0x1000 0000, with hardware parity check (this SRAM can be retained in Standby mode) - **SRAM2b**: 32 Kbytes located at address 0x2003 8000 (contiguous with SRAM2a) and mirrored at 0x1000 8000 with hardware parity check The STM32WB35xx devices feature 96 Kbytes of embedded SRAM, split in three blocks: - SRAM1: 32 Kbytes mapped at address 0x2000 0000 - **SRAM2a**: 32 Kbytes located at address 0x2003 0000 also mirrored at 0x1000 0000, with hardware parity check (this SRAM can be retained in Standby mode) - SRAM2b: 32 Kbytes located at address 0x2003 8000 (contiguous with SRAM2a) and mirrored at 0x1000 8000 with hardware parity check SRAM2a and SRAM2b can be write-protected, with 1-Kbyte granularity. A section of the SRAM2a and SRAM2b is secured for the RF sub-system and cannot be accessed by the host CPU1. The SRAMs can be accessed in read/write with 0 wait states for all CPU1 and CPU2 clock speeds. # 3.4 Security and safety The STM32WB55xx and STM32WB35xx contain many security blocks both for the BLE or IEEE 802.15.4 and the Host application. #### It includes: - Customer storage of the BLE and 802.15.4 keys - Secure Flash memory partition for RF subsystem-only access - Secure SRAM partition, that can be accessed only by the RF subsystem - True random number generator (RNG) - Advance encryption standard hardware accelerators (AES-128bit and AES-256bit, supporting chaining modes ECB, CBC, CTR, GCM, GMAC, CCM) - Private key acceleration (PKA) including: - Modular arithmetic including exponentiation with maximum modulo size of 3136 bits - Elliptic curves over prime field scalar multiplication, ECDSA signature, ECDSA verification with maximum modulo size of 521 bits - Cyclic redundancy check calculation unit (CRC) A specific mechanism is in place to ensure that all the code executed by the RF subsystem CPU2 can be secure, whatever the Host application. For the AES1 a customer key can be managed by the CPU2 and used by the CPU1 to encrypt/decrypt data. 4 DS11929 Rev 11 21/193 #### 3.5 **Boot modes and FW update** At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM The devices always boot on CPU1 core. The embedded bootloader code makes it possible to boot from various peripherals: - **USB** - **UART** - 12C - SPI Secure Firmware update (especially BLE and 802.15.4) from system boot and over the air is provided. #### 3.6 RF subsystem The STM32WB55xx and STM32WB35xx embed an ultra-low power multi-standard radio Bluetooth® Low Energy (BLE) and 802.15.4 network processor, compliant with Bluetooth® specification 5.2 and IEEE® 802.15.4-2011. The BLE features 1 Mbps and 2 Mbps transfer rates, supports multiple roles simultaneously acting at the same time as BLE sensor and hub device, embeds Elliptic Curve Diffie-Hellman (ECDH) key agreement protocol, thus ensuring a secure connection. The BLE stack and 802.15.4 Low Level layer run on an embedded Arm® Cortex®-M0+ core (CPU2). The stack is stored on the embedded Flash memory, which is also shared with the Arm® Cortex®-M4 (CPU1) application, making it possible in-field stack update. #### 3.6.1 RF front-end block diagram The RF front-end is based on a direct modulation of the carrier in Tx, and uses a low IF architecture in Rx mode. Thanks to an internal transformer at RF pins, the circuit directly interfaces the antenna (single ended connection, impedance close to 50 $\Omega$ ). The natural bandpass behavior of the internal transformer, simplifies outside circuitry aimed for harmonic filtering and out of band interferer rejection. In Transmit mode, the maximum output power is user selectable through the programmable LDO voltage of the power amplifier. A linearized, smoothed analog control offers clean power ramp-up. In receive mode the circuit can be used in standard high performance or in reduced power consumption (user programmable). The Automatic gain control (AGC) is able to reduce the chain gain at both RF and IF locations, for optimized interference rejection. Thanks to the use of complex filtering and highly accurate I/Q architecture, high sensitivity and excellent linearity can be achieved. The bill of material is reduced thanks to the high degree of integration. The radio frequency source is synthesized form an external 32 MHz crystal that does not need any external trimming capacitor network thanks to a dual network of user programmable integrated capacitors. Figure 3. STM32WB55xx and STM32WB35xx RF front-end block diagram # 3.6.2 BLE general description The BLE block is a master/slave processor, compliant with Bluetooth specification 5.2 standard (2 Mbps). It integrates a 2.4 GHz RF transceiver and a powerful Cortex<sup>®</sup>-M0+ core, on which a complete power-optimized stack for Bluetooth Low Energy protocol runs, providing master / slave role support - GAP: central, peripheral, observer or broadcaster roles - ATT/GATT: client and server - SM: privacy, authentication and authorization - L2CAP - Link layer: AES-128 encryption and decryption In addition, according to Bluetooth specification 5.2, the BLE block provides: - Multiple roles simultaneous support - Master/slave and multiple roles simultaneously - LE data packet length extension (making it possible to reach 800 kbps at application level) - LE privacy 1.2 - LE secure connections - Flexible Internet connectivity options - High data rate (2 Mbps) The device allows the applications to meet the tight peak current requirements imposed by the use of standard coin cell batteries. When the high efficiency embedded SMPS step-down converter is used, the RF front end consumption ( $I_{tmax}$ ) is only 8.1 mA at the highest output power (+6 dBm). The power efficiency of the subsystem is optimized: while running with the radio and the applicative cores simultaneously using the SMPS, the Cortex $^{\text{\tiny B}}$ -M4 core consumption reaches 53 $\mu\text{A}$ / MHz in active mode. Ultra-low-power sleep modes and very short transition time between operating modes result in very low average current consumption during real operating conditions, resulting in longer battery life. The BLE block integrates a full bandpass balun, thus reducing the need for external components. The link between the Cortex<sup>®</sup>-M4 application processor (CPU1) running the application, and the BLE stack running on the dedicated Cortex<sup>®</sup>-M0+ (CPU2) is performed through a normalized API, using a dedicated IPCC. # 3.6.3 802.15.4 general description The STM32WB55xx and STM32WB35xx embed a dedicated 802.15.4 hardware MAC: - Support for 802.15.4 release 2011 - Advanced MAC frame filtering; hardwired firewall: Programmable filters based on source/destination addresses, frame version, security enabled, frame type - 256-byte RX FIFO; Up to 8 frames capacity, additional frame information (timing, mean RSSI, LQI) - 128-byte TX FIFO with retention - Content not lost, retransmissions possible under CPU2 control - Automatic frame acknowledgment, with programmable delay - Advanced channel access features - Full CSMA-CA support - Superframe timer - Beaconing support (require LSE) - Flexible TX control with programmable delay - Configuration registers with retention available down to Standby mode for software/auto-restore - Autonomous sniffer, Wakeup based on timer or CPU2 request - Automatic frame transmission/reception/sleep periods, Interrupt to the CPU2 on particular events # 3.6.4 RF pin description The RF block contains dedicated pins, listed in Table 4. Table 4. RF pin list | Name | Туре | Description | |----------------------|-----------------|---------------------------------------------------------------------------------------| | RF1 | | RF Input/output, must be connected to the antenna through a low-pass matching network | | OSC_OUT | | 32 MHz main oscillator, also used as HSE source | | OSC_IN | I/O | 32 MITZ Main Oscillator, also used as FISE source | | RF_TX_<br>MOD_EXT_PA | | External PA transmit control | | VDDRF | $V_{DD}$ | Dedicated supply, must be connected to V <sub>DD</sub> | | VSSRF <sup>(1)</sup> | V <sub>SS</sub> | To be connected to GND | <sup>1.</sup> On packages with exposed pad, this pad must be connected to GND plane for correct RF operation. # 3.6.5 Typical RF application schematic The schematic in *Figure 4* and the external components listed in *Table 4* are purely indicative. For more details refer to the "Reference design" provided in separate documents. DS11929 Rev 11 25/193 Figure 4. External components for the RF part Table 5. Typical external components | Component | Description | Value | |----------------|-------------------------------------|--------------------------------| | C1 | Decoupling capacitance for RF | 100 nF // 100 pF | | X1 | 32 MHz crystal <sup>(1)</sup> | 32 MHz | | Antenna filter | Antenna filter and matching network | Refer to AN5165, on www.st.com | | Antenna | 2.4 GHz band antenna | - | <sup>1.</sup> e.g. NDK reference: NX2016SA 32 MHz EXS00A-CS06654. For more details refer to AN5165 "Development of RF hardware using STM32WB microcontrollers" available on www.st.com. # 3.7 Power supply management # 3.7.1 Power supply distribution Note: The device integrate an SMPS step-down converter to improve low power performance when the $V_{DD}$ voltage is high enough. This converter has an intelligent mode that automatically enters in bypass mode when the $V_{DD}$ voltage falls below a specific BORx (x = 1, 2, 3 or 4) voltage. By default, at Reset the SMPS is in bypass mode. The device can be operated without the SMPS by just wiring its output to $V_{DD}$ . This is the case for applications where the voltage is low, or where the power consumption is not critical. Figure 5. Power distribution Table 6. Power supply typical components | Component | Descript | Value | | |-------------------|--------------------------------------|--------------------------|--------| | C2 | SMPS output capacitor <sup>(1)</sup> | | 4.7 μF | | L1 <sup>(2)</sup> | SMPS inductance | For 8 MHz <sup>(3)</sup> | 2.2 μΗ | | | SWIF S IIIUUCIAIICE | For 4 MHz <sup>(4)</sup> | 10 µH | - 1. e.g. GRM155R60J475KE19. - An extra 10 nH inductor in series with L1 is needed to improve the receiver performance, e.g Murata LQG15WZ10NJ02D - 3. e.g. Wurth 74479774222. - 4. e.g. Murata LQM21FN100M70L. The SMPS can also be switched on or set in bypass mode at any time by the application software, for example when very accurate ADC measurement are needed. # 3.7.2 Power supply schemes The devices have different voltage supplies (see *Figure 7* and *Figure 8*) and can operate within the following voltage ranges: - V<sub>DD</sub> = 1.71 to 3.6 V: external power supply for I/Os (V<sub>DDIO</sub>), the internal regulator and system functions such as RF, SMPS, reset, power management and internal clocks. It is provided externally through VDD pins. V<sub>DDRF</sub> and V<sub>DDSMPS</sub> must be always connected to VDD pins. - V<sub>DDA</sub> = 1.62 (ADC/COMPs) to 3.6 V: external analog power supply for ADC, comparators and voltage reference buffer. The V<sub>DDA</sub> voltage level can be independent from the V<sub>DD</sub> voltage. When not used V<sub>DDA</sub> must be connected to V<sub>DD</sub>. - $V_{DDUSB}$ = 3.0 to 3.6 V: external independent power supply for USB transceivers. When not used $V_{DDUSB}$ must be connected to $V_{DD}$ . - V<sub>LCD</sub> = 2.5 to 3.6 V: the LCD controller can be powered either externally through the VLCD pin, or internally from an internal voltage generated by the embedded step-up converter. This converter can generate a V<sub>LCD</sub> voltage up to 3.6 V if V<sub>DD</sub> is higher than 2.0 V. Note that the LCD is available only on STM32WB55xx devices. 4 During power up/down, the following power sequence requirements must be respected: - When $V_{DD}$ is below 1 V the other power supplies ( $V_{DDA}$ , $V_{DDUSB}$ , $V_{LCD}$ ), must remain below $V_{DD}$ + 300 mV - When V<sub>DD</sub> is above 1 V all power supplies are independent. Figure 6. Power-up/down sequence 1. $V_{DDX}$ refers to any power supply among $V_{DDA}$ , $V_{DDUSB}$ and $V_{LCD}$ . During the power down phase, $V_{DD}$ can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ. This allows the external decoupling capacitors to be discharged with different time constants during the power down transient phase. Note: $V_{DD}$ , $V_{DDRF}$ and $V_{DDSMPS}$ must be wired together, so they can follow the same voltage sequence. Figure 7. STM32WB55xx - Power supply overview 4 The USB transceiver is powered by V<sub>DDUSB</sub>, and the GPIOs associated with USB are powered by V<sub>DDUSB</sub> when USB alternate function (PA11 and PA12) is selected. When USB alternate function is not selected the GPIOs associated with USB are powered as standard GPIOs. Figure 8. STM32WB35xx - Power supply overview 4 The USB transceiver is powered by V<sub>DDUSB</sub>, and the GPIOs associated with USB are powered by V<sub>DDUSB</sub> when USB alternate function (PA11 and PA12) is selected. When USB alternate function is not selected the GPIOs associated with USB are powered as standard GPIOs. # 3.7.3 Linear voltage regulator Three embedded linear voltage regulators supply most of the digital and RF circuitries, the main regulator (MR), the low-power regulator (LPR) and the RF regulator (RFR). - The MR is used in the Run and Sleep modes and in the Stop 0 mode. - The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the SRAM2a in Standby with retention. - The RFR is used to supply the RF analog part, its activity is automatically managed by the RF subsystem. All the regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down, inducing zero consumption. The ultralow-power STM32WB55xx and STM32WB35xx support dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the main regulator that supplies the logic (VCORE) can be adjusted according to the system's maximum operating frequency. There are two voltage and frequency ranges: - Range 1, with the CPU running up to 64 MHz - Range 2, with a maximum CPU frequency of 16 MHz (note that HSE can be active in this mode). All peripheral clocks are also limited to 16 MHz. VCORE can also be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. In this case the CPU is running at up to 2 MHz, and peripherals with independent clock can be clocked by HSI16 (in this mode the RF subsystem is not available). # 3.7.4 Power supply supervisor An integrated ultra-low-power brown-out reset (BOR) is active in all modes except Shutdown ensuring proper operation after power-on and during power down. The devices remain in reset mode when the monitored supply voltage $V_{DD}$ is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71 V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it with the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the devices embed a peripheral voltage monitor (PVM) that compares the independent supply voltage V<sub>DDA</sub> with a fixed threshold to ensure that the peripheral is in its functional supply range. Any BOR level can also be used to automatically switch the SMPS step-down converter in bypass mode when the V<sub>DD</sub> voltage drops below a given voltage level. The mode of operation is selectable by register bit, the BOR level is selectable by option byte. ### 3.7.5 Low-power modes These ultra-low-power devices support several low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources. DS11929 Rev 11 31/193 By default, the microcontroller is in Run mode, Range 1, after a system or a power on Reset. It is up to the user to select one of the low-power modes described below: #### Sleep In Sleep mode, only the CPU1 is stopped. All peripherals, including the RF subsystem, continue to operate and can wake up the CPU when an interrupt/event occurs. #### • Low-power run This mode is achieved with VCORE supplied by the low-power regulator to minimize the regulator operating current. The code can be executed from SRAM or from the Flash memory, and the CPU1 frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16. The RF subsystem is not available in this mode and must be OFF. #### Low-power sleep This mode is entered from the low-power run mode. Only the CPU1 clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the low-power run mode. The RF subsystem is not available in this mode and must be OFF. #### Stop 0, Stop 1 and Stop 2 Stop modes achieve the lowest power consumption while retaining the content of all the SRAM and registers. The LSE (or LSI) is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals with wakeup capability can enable the HSI16 RC during Stop modes to detect their wakeup condition. Three modes are available: Stop 0, Stop 1 and Stop 2. In Stop 2 mode, most of the VCORE domain is put in a lower leakage mode. Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode the main regulator remains ON, allowing a very fast wakeup time but with higher consumption. In these modes the RF subsystem can wait for incoming events in all Stop modes. The system clock when exiting from Stop 0, Stop1 or Stop2 modes can be either MSI up to 48 MHz or HSI16 if the RF subsystem is disabled. If the RF subsystem or the SMPS is used the exits must be set to HSI16 only. If used, the SMPS is restarted automatically. #### Standby The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the VCORE domain is powered off. The RTC can remain active (Standby mode with RTC). The brown-out reset (BOR) always remains active in Standby mode. The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAM1, SRAM2b and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2a can be retained in Standby mode, supplied by the low-power regulator (Standby with 32 KB SRAM2a retention mode). The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE, or from the RF system wakeup). The system clock after wakeup is 16 MHz, derived from the HSI16. If used, the SMPS is restarted automatically. In this mode the RF can be used. #### Shutdown The Shutdown mode allows to achieve the ultimate lowest power consumption. The internal regulator is switched off so that the VCORE domain is powered off. The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC). The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported. SRAM1, SRAM2a, SRAM2b and register contents are lost except for registers in the Backup domain. The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper). The system clock after wakeup is 4 MHz, derived from the MSI. In this mode the RF is no longer operational. When the RF subsystem is active, it changes the power state according to its needs (Run, Stop, Standby). This operation is transparent for the CPU1 host application and managed by a dedicated HW state machine. At any given time the effective power state reached is the higher one needed by both the CPU1 and RF sub-system. *Table 7* summarizes the peripheral features over all available modes. Wakeup capability is detailed in gray cells. Stop0/Stop1 Stop 2 Standby **Shutdown** -ow-power sleep Low-power run Run Range 2 Run Range 1 Wakeup capability Wakeup capability Wakeup capability Wakeup capability Sleep **VBAT** Peripheral<sup>(2)</sup> CPU1 Υ Υ CPU2 Υ Υ \_ \_ Radio system Y<sup>(3)</sup> Y<sup>(4)</sup> $Y^{(4)}$ Υ Υ Υ Υ Υ Υ (BLE, 802.15.4) $O^{(6)}$ $O^{(6)}$ $Y^{(5)}$ Υ R R R Flash memory R R **Y**(7) **Y**(7) SRAM1 Υ Υ R R $\gamma(7)$ $\gamma(7)$ $R^{(8)}$ SRAM2a Υ Υ R R \_ $Y^{(7)}$ $Y^{(7)}$ SRAM2b Υ Υ R R Quad-SPI 0 0 0 0 \_ Υ Υ Υ Υ Backup registers R R R \_ R R Υ Υ Υ Υ Υ Υ Υ Υ Υ Υ Brown-out reset (BOR) Table 7. Features over all modes<sup>(1)</sup> Table 7. Features over all modes<sup>(1)</sup> (continued) | | | | | | | Stop0 | /Stop1 | Sto | p 2 | Star | idby | Shut | down | | |--------------------------------------------|-------------|-------------|-------|---------------|-----------------|-------------------|-------------------|-------------------|-------------------|------|-------------------|------|-------------------|------| | Peripheral <sup>(2)</sup> | Run Range 1 | Run Range 2 | deelS | Low-power run | Low-power sleep | - | Wakeup capability | - | Wakeup capability | 1 | Wakeup capability | - | Wakeup capability | VBAT | | Programmable voltage detector (PVD) | C | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ı | - | - | 1 | - | | Peripheral voltage monitor PVMx (x=1, 3) | ( | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ı | - | - | 1 | - | | SMPS | ( | ) | 0 | 0 | 0 | O <sup>(9)</sup> | - | - | - | - | - | - | - | - | | DMAx (x = 1, 2) | ( | ) | 0 | 0 | 0 | - | - | - | - | 1 | - | - | - | - | | High speed internal (HSI16) | C | ) | 0 | 0 | 0 | O <sup>(10)</sup> | - | O <sup>(10)</sup> | - | - | - | - | - | - | | Oscillator HSI48 | ( | ) | 0 | - | - | - | - | - | - | - | - | - | - | - | | High speed external (HSE) <sup>(11)</sup> | 0 | | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Low speed internal (LSI1 or LSI2) | 0 | | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | - | - | - | | Low speed external (LSE) | 0 | | 0 | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | | Multi-speed internal (MSI) <sup>(12)</sup> | 48 | 24 | 0 | 48 | 0 | - | - | - | - | - | - | - | - | - | | PLLx VCO maximum frequency | 344 | 128 | 0 | - | - | - | - | - | - | - | - | - | - | - | | Clock security system (CSS) | C | ) | 0 | 0 | 0 | 0 | O <sup>(13)</sup> | 0 | O <sup>(13)</sup> | - | - | - | - | - | | Clock security system on LSE | C | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | RTC / Auto wakeup | ( | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Number of RTC tamper pins | 3 | 3 | 3 | 3 | 3 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | | LCD | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | | USB FS | 0 - | | 0 | - | - | - | 0 | - | - | - | - | - | - | - | | USART1 | 0 | | 0 | 0 | 0 | O <sup>(14)</sup> | O <sup>(14)</sup> | - | - | ı | - | - | - | - | | Low-power UART<br>(LPUART1) | 0 | | 0 | 0 | 0 | O <sup>(14)</sup> | O <sup>(14)</sup> | O <sup>(14)</sup> | O <sup>(14)</sup> | - | - | - | - | _ | | I2C1 | 0 | | 0 | 0 | 0 | O <sup>(15)</sup> | O <sup>(15)</sup> | - | - | ı | - | - | - | - | | I2C3 | 0 | | 0 | 0 | 0 | O <sup>(15)</sup> | O <sup>(15)</sup> | O <sup>(15)</sup> | O <sup>(15)</sup> | ı | - | - | - | - | | SPIx (x=1, 2) | | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SAI1 | C | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | Table 7. Features over all modes<sup>(1)</sup> (continued) | | | | | | | Stop0 | | Sto | p 2 | Star | ndby | Shut | down | | |------------------------------------|-------------|-------------|-------|---------------|-----------------|-------|-------------------|-----|-------------------|------|-------------------|------|-------------------|------| | Peripheral <sup>(2)</sup> | Run Range 1 | Run Range 2 | Sleep | Low-power run | Low-power sleep | - | Wakeup capability | | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT | | ADC1 | ( | ) | 0 | 0 | 0 | - | 1 | - | - | - | - | - | 1 | - | | VREFBUF | ( | ) | 0 | 0 | 0 | 0 | | - | - | - | - | - | | - | | COMPx (x=1, 2) | ( | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | - | | Temperature sensor | ( | ) | 0 | 0 | 0 | - | | - | - | - | - | - | | - | | Timers TIMx<br>(x=1, 2, 16, 17) | 0 | | 0 | 0 | 0 | - | - | 1 | - | - | - | - | - | - | | Low-power Timer 1 (LPTIM1) | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | , | - | | Low-power Timer 2 (LPTIM2) | 0 | | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | 1 | - | | Independent watchdog (IWDG) | C | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | , | - | | Window watchdog<br>(WWDG) | 0 | | 0 | 0 | 0 | - | - | - | - | - | - | - | 1 | - | | SysTick timer | ( | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Touch sensing controller (TSC) | C | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | , | - | | True random number generator (RNG) | 0 | - | 0 | - | - | - | - | - | - | - | - | - | 1 | - | | AES2 hardware accelerator | ( | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | CRC calculation unit | ( | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | IPCC | ( | ) | - | 0 | 1 | - | - | - | - | - | - | - | - | - | | HSEM | ( | ) | - | 0 | - | - | - | - | - | - | - | - | - | - | | PKA | ( | ) | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | GPIOs | ( | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (16) | 5<br>pins | (17) | 5<br>pins | - | Legend: Y = Yes (Enabled), O = Optional (Disabled by default, can be enabled by software), R = Data retained, - = Not available. - 3. Bluetooth<sup>®</sup> Low Energy not possible in this mode. - 4. Standby with SRAM2a retention mode only. - 5. Flash memory programming only possible in Range 1 voltage, not in Range 2 and not in Low Power mode. - 6. The Flash memory can be configured in Power-down mode. By default, it is not in Power-down mode. - 7. The SRAM clock can be gated on or off. DS11929 Rev 11 35/193 <sup>2.</sup> Available peripherals depend upon package, STM32WB35xx features one SPI, no LCD, no TSC and two wakeup pins. See *Table 2: STM32WB55xx and STM32WB35xx devices features and peripheral counts* for more details. - 8. SRAM2a content is preserved when the bit RRS is set in PWR\_CR3 register. - 9. Stop 0 only. SMPS is automatically switched to Bypass or Open mode during Low power operation. - 10. Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore. - 11. The HSE can be used by the RF subsystem according with the need to perform RF operation (Tx or Rx). - 12. MSI maximum frequency. - 13. In case RF will be used and HSE will fail. - 14. UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. - 15. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 16. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode. - 17. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. ## Table 8. STM32WB55xx and STM32WB35xx modes overview | Mode | Regulator | CPU1 | Flash | SRAM | Clocks | DMA and peripherals <sup>(1)</sup> | Wakeup source | Consumption <sup>(2)</sup> | Wakeup time | | |---------|-----------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|--| | Run | Range 1 | Yes | ON <sup>(3)(4)</sup> | ON | Any | All | N/A | 107 μA/MHz | N/A | | | Kuii | Range 2 | 165 | OIN A 7 | ON | Ally | All except RNG and USB-FS | IV/A | 100 μA/MHz | 14/1 | | | LPRun | LPR | Yes | ON <sup>(3)</sup> | ON | Any<br>except<br>PLL | All except RF, RNG and USB-FS | N/A | 103 μA/MHz | 15.33 μs | | | Sleep | Range 1 | No | ON <sup>(3)</sup> | ON <sup>(5)</sup> | Any | All | Any interrupt | 41 µA/MHz | 9 cycles | | | Sieep | Range 2 | INO | ON | ON | Ally | All except RNG and USB-FS | or event | 46 μA/MHz | 9 Cycles | | | LPSleep | LPR | No | ON <sup>(3)</sup> | ON <sup>(5)</sup> | Any<br>except<br>PLL | All except RF, RNG and USB-FS | Any interrupt or event | 45 μA/MHz | 9 cycles | | | | Range 1 | | | | LSE,<br>LSI, | RF, BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1, 2)<br>USART1 <sup>(8)</sup> | Reset pin, all I/Os,<br>RF, BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1, 2) | | | | | Stop 0 | Range 2 | nge 2 No OFF ON HSE <sup>(6)</sup> , LPU/<br>HSI16 <sup>(7)</sup> I2Cx (x | LPUART1 <sup>(8)</sup> I2Cx (x=1, 3) <sup>(9)</sup> LPTIMx (x=1, 2), SMPS All other peripherals are frozen. | USART1<br>LPUART1<br>I2Cx (x=1, 3)<br>LPTIMx (x=1, 2)<br>USB | 100 μΑ | 1.7 μs | | | | | | Stop 1 | LPR | No | OFF | ON | LSE,<br>LSI,<br>HSE <sup>(6)</sup> ,<br>HSI16 <sup>(7)</sup> | RF, BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1, 2) USART1 <sup>(8)</sup> LPUART1 <sup>(8)</sup> I2Cx (x=1, 3) <sup>(9)</sup> LPTIMx (x=1, 2) All other peripherals are frozen. | Reset pin, all I/Os<br>RF, BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1, 2)<br>USART1<br>LPUART1<br>I2Cx (x=1, 3)<br>LPTIMx (x=1, 2)<br>USB | 9.2 μA w/o RTC<br>9.6 μA w RTC | 4.7 μs | | DS11929 Rev 11 Functional overview Table 8. STM32WB55xx and STM32WB35xx modes overview (continued) | Mode | Regulator | CPU1 | Flash | SRAM | Clocks | DMA and peripherals <sup>(1)</sup> | Wakeup source | Consumption <sup>(2)</sup> | Wakeup time | | |----------|-----------|------|-------|-----------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------|-------------|--| | Stop 2 | LPR | No | OFF | ON | LSE,<br>LSI | RF, BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1, 2) LPUART1 <sup>(8)</sup> I2C3 <sup>(9)</sup> LPTIM1 All other peripherals are frozen. | Reset pin, all I/Os<br>RF, BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1, 2)<br>LPUART1<br>I2C3<br>LPTIM1 | 1.85 μA w/o RTC<br>2.1 μA w RTC | 5.71 µs | | | | LPR | | | SRAM2a<br>ON <sup>(10)</sup> LSE, | | RF, BOR, RTC, IWDG<br>All other peripherals are | RF, Reset pin | 0.32 μA w/o RTC<br>0.60 μA w RTC | | | | Standby | OFF | No | OFF | OFF | LSI | powered off. I/O configuration can be floating, pull-up or pull-down | 5 I/Os (WKUPx) <sup>(11)</sup><br>BOR, RTC, IWDG | 0.11 μA w/o RTC<br>0.390 μA w RTC | 51 μs | | | Shutdown | OFF | No | OFF | OFF | LSE | RTC All other peripherals are powered off. I/O configuration can be floating, pull-up or pull-down <sup>(12)</sup> | 5 I/Os (WKUPx) <sup>(11)</sup> ,<br>RTC | 0.028 μA w/o RTC<br>0.315 μA w/ RTC | - | | - 1. Available peripherals depend upon package, STM32WB35xx features one SPI, no LCD, no TSC and two wakeup pins. See *Table 2: STM32WB55xx and STM32WB35xx devices features and peripheral counts* for more details. - 2. Typical current at V<sub>DD</sub> = 1.8 V, 25 °C. for STOPx, SHUTDOWN and Standby, else V<sub>DD</sub> = 3.3 V, 25 °C. - 3. The Flash memory controller can be placed in power-down mode if the RF subsystem is not in use and all the program is run from the SRAM. - 4. Flash memory programming is only possible in Range 2 voltage. - 5. The SRAM1 and SRAM2 clocks can be gated off independently. - 6. HSE (32 MHz) automatically used when RF activity is needed by the RF subsystem. - 7. HSI16 (16 MHz) automatically used by some peripherals. - 8. U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, Address match or Received frame event. - 9. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 10. SRAM1 and SRAM2b are OFF. - 11. I/Os with wakeup from Standby/Shutdown capability: PA0, PC13, PC12, PA2, PC5. - 12. I/Os can be configured with internal pull-up, pull-down or floating but the configuration is lost immediately when exiting the Shutdown mode. #### 3.7.6 Reset mode To improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O Schmitt trigger is disabled). In addition, the internal reset pull-up is deactivated when the reset source is internal. ## 3.8 VBAT operation The VBAT pin allows to power the device VBAT domain (RTC, LSE and Backup registers) from an external battery, an external supercapacitor, or from V<sub>DD</sub> when no external battery nor an external supercapacitor are present. Three anti-tamper detection pins are available in VBAT mode. VBAT operation is automatically activated when V<sub>DD</sub> is not present. An internal VBAT battery charging circuit is embedded and can be activated when $V_{DD}$ is present. Note: When the microcontroller is supplied only from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation. #### 3.9 Interconnect matrix Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU1 resources and, consequently, reducing power supply consumption. In addition, these hardware connections result in fast and predictable latency. Depending on peripherals, these interconnections can operate in Run, Sleep, Low-power run and Sleep, Stop 0, Stop 1 and Stop 2 modes. Table 9. STM32WB55xx and STM32WB35xx CPU1 peripherals interconnect matrix | Source | Destination | Action | Run | Sleep | Low-power run | Low-power | Stop 0 / Stop 1 | Stop 2 | |----------|---------------------------------------|--------------------------------------------------------------------|-----|-------|---------------|-----------|-----------------|------------------| | | TIMx | Timers synchronization or chaining | Υ | Υ | Υ | Υ | - | - | | TIMx | ADC1 | Conversion triggers | Υ | Υ | Υ | Υ | - | - | | Tiwa | DMA Memory to memory transfer trigger | | | Υ | Υ | Υ | - | - | | | COMPx | Comparator output blanking | | Υ | Υ | Υ | - | - | | COMPx | TIM1<br>TIM2 | Timer input channel, trigger, break from analog signals comparison | Υ | Υ | Υ | Υ | - | - | | COIVII X | LPTIMERx | Low-power timer triggered by analog signals comparison | | Υ | Υ | Υ | Υ | Y <sup>(1)</sup> | | ADC1 | TIM1 | Timer triggered by analog watchdog | Υ | Υ | Υ | Υ | - | - | Table 9. STM32WB55xx and STM32WB35xx CPU1 peripherals interconnect matrix (continued) | Source | Destination | Action | Run | Sleep | Low-power run | Low-power | Stop 0 / Stop 1 | Stop 2 | |-----------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------|-----|-------|---------------|-----------|-----------------|------------------| | | TIM16 | Timer input channel from RTC events | Υ | Υ | Υ | Υ | - | - | | RTC | LPTIMERx | Low-power timer triggered by RTC alarms or tampers | Υ | Υ | Υ | Υ | Υ | Y <sup>(1)</sup> | | All clock sources<br>(internal and external) | TIM2<br>TIM16, 17 | Clock source used as input channel for RC measurement and trimming | Y | Υ | Υ | Y | - | - | | USB | TIM2 | Timer triggered by USB SOF | Υ | Υ | - | - | - | - | | CSS CPU (hard fault) SRAM (parity error) Flash memory (ECC error) COMPx PVD | TIM1<br>TIM16,17 | Timer break | Υ | Y | Υ | Y | - | - | | | TIMx | External trigger | Υ | Υ | Υ | Υ | - | - | | GPIO | LPTIMERx | External trigger | Υ | Υ | Υ | Υ | Υ | Y <sup>(1)</sup> | | | ADC1 | Conversion external trigger | Υ | Υ | Υ | Υ | - | - | <sup>1.</sup> LPTIM1 only. ## 3.10 Clocks and startup The STM32WB55xx and STM32WB35xx devices integrate several clock sources: - LSE: 32.768 kHz external oscillator, for accurate RTC and calibration with other embedded RC oscillators - LSI1: 32 kHz on-chip low-consumption RC oscillator - LSI2: almost 32 kHz, on-chip high-stability RC oscillator, used by the RF subsystem - HSE: high quality 32 MHz external oscillator with trimming, needed by the RF subsystem - HSI16: 16 MHz high accuracy on-chip RC oscillator - MSI: 100 kHz to 48 MHz multiple speed on-chip low power oscillator, can be trimmed using the LSE signal - HSI48: 48 MHz on-chip RC oscillator, for USB crystal-less purpose The clock controller (see *Figure 9*) distributes the clocks coming from the different oscillators to the core and the peripherals including the RF subsystem. It also manages clock gating for low power modes and ensures clock robustness. It features: - Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler - **Safe clock switching:** clock sources can be changed safely on the fly in run mode through a configuration register. - **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock source: four different clock sources can be used to drive the master clock SYSCLK: - 16 MHz high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 12 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than ±0.25% accuracy. The MSI can supply a PLL. - System PLL that can be fed by HSE, HSI16 or MSI, with a maximum frequency of 64 MHz. - Auxiliary clock source: two ultralow-power clock sources that can be used to drive the LCD controller and the real-time clock: - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock. - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock accuracy is ±5%. The LSI source can be either the LSI1 or the LSI2 on-chip oscillator. - **Peripheral clock sources:** Several peripherals (RNG, SAI, USARTs, I2Cs, LPTimers, ADC) have their own independent clock whatever the system clock. Two PLLs, each - having three independent outputs for the highest flexibility, can generate independent clocks for the ADC, the RNG and the SAI. - **Startup clock:** after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): this feature can be enabled by software. If an HSE clock failure occurs, the master clock is automatically switched to HSI16 and a software interrupt is generated if enabled. LSE failure can also be detected and an interrupt generated. - Clock-out capability: - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application. Low frequency clocks (LSIx, LSE) are available down to Stop 1 low power state. - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes down to Standby. Several prescalers allow the user to configure the AHB frequencies, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 64 MHz. Figure 9. Clock tree 1. The LCD is not available on STM32WB35xx devices. # 3.11 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus. The I/Os alternate function configuration can be locked, if needed, following a specific sequence in order to avoid spurious writing to the I/Os registers. ## 3.12 Direct memory access controller (DMA) The device embeds two DMAs. Refer to *Table 10* for the features implementation. Direct memory access (DMA) is used to provide high-speed data transfer between peripherals and memory as well as between memories. Data can be quickly moved by DMA without any CPU action. This keeps CPU resources free for other operations. The two DMA controllers have fourteen channels in total, a full cross matrix allows any peripheral to be mapped on any of the available DMA channels. Each DMA has an arbiter for handling the priority between DMA requests. #### The DMA supports: - fourteen independently configurable channels (requests) - A full cross matrix between peripherals and all the DMA channels exist. There is also a HW trigger possibility through the DMAMUX. - Priorities between requests from DMA channels are software programmable (four levels consisting in very high, high, medium and low) or hardware in case of equality (request 1 has priority over request 2, etc.). - Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size. - Support for circular buffer management. - Three event flags (DMA half transfer, DMA transfer complete and DMA transfer error) logically OR-ed together in a single interrupt request for each channel. - Memory-to-memory transfer. - Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers. - Access to Flash memory, SRAM, APB and AHB peripherals as source and destination. - Programmable number of data to be transferred: up to 65536. **Table 10. DMA implementation** | DMA features | DMA1 | DMA2 | |----------------------------|------|------| | Number of regular channels | 7 | 7 | A DMAMUX block makes it possible to route any peripheral source to any DMA channel. # 3.13 Interrupts and events ### 3.13.1 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 63 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.13.2 Extended interrupts and events controller (EXTI) The EXTI manages wakeup through configurable and direct event inputs. It provides wake-up requests to the Power control, and generates interrupt requests to the CPUx NVIC and events to the CPUx event input. Configurable events/interrupts come from peripherals able to generate a pulse, and make it possible to select the Event/Interrupt trigger edge and/or a SW trigger. Direct events/interrupts are coming from peripherals having their own clearing mechanism. ## 3.14 Analog to digital converter (ADC) The device embeds a successive approximation analog-to-digital converter with the following features: - 12-bit native resolution, with built-in calibration - Up to 16-bit resolution with 256 oversampling ratio - 4.26 Msps maximum conversion rate with full resolution - Down to 39 ns sampling time - Increased conversion rate for lower resolution (up to 7.11 Msps for 6-bit resolution) - Up to sixteen external channels and three internal channels: internal reference voltages, temperature sensor - Single-ended and differential mode inputs - Low-power design - Capable of low-current operation at low conversion rate (consumption decreases linearly with speed) - Dual clock domain architecture: ADC speed independent from CPU frequency - Highly versatile digital interface - Single-shot or continuous/discontinuous sequencer-based scan mode: two groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions - The ADC supports multiple trigger inputs for synchronization with on-chip timers and external signals - Results stored into three data register or in SRAM with DMA controller support 4 - Data pre-processing: left/right alignment and per channel offset compensation - Built-in oversampling unit for enhanced SNR - Channel-wise programmable sampling time - Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers - Hardware assistant to prepare the context of the injected channels to allow fast context switching ## 3.14.1 Temperature sensor The temperature sensor (TS) generates a voltage V<sub>TS</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC1\_IN17 input channel, which is used to convert the sensor output voltage into a digital value. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored in the system memory area, accessible in read-only mode. Calibration value nameDescriptionMemory addressTS\_CAL1TS\_ADC raw data acquired at a temperature of 30 °C ( $\pm$ 5 °C), $V_{DDA} = V_{REF+} = 3.0 \text{ V} (\pm 10 \text{ mV})$ 0x1FFF 75A8 - 0x1FFF 75A9TS\_CAL2TS\_ADC raw data acquired at a temperature of 130 °C ( $\pm$ 5 °C), $V_{DDA} = V_{REF+} = 3.0 \text{ V} (\pm 10 \text{ mV})$ 0x1FFF 75CA - 0x1FFF 75CB Table 11. Temperature sensor calibration values ## 3.14.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and the comparators. VREFINT is internally connected to the ADC1\_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 12. Internal voltage reference calibration values | Calibration value name | Description | Memory address | |------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------| | VREFINT | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = V <sub>REF+</sub> = 3.6 V (± 10 mV) | 0x1FFF 75AA - 0x1FFF 75AB | ## 3.15 Voltage reference buffer (VREFBUF) The STM32WB55xx devices embed a voltage reference buffer that can be used as voltage reference for the ADC and also as voltage reference for external components through the VREF+ pin. The internal voltage reference buffer supports two voltages: - 2.048 V - 2.5 V An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off. The VREF+ pin is double-bonded with VDDA on UFQFPN48 package, hence the internal voltage reference buffer is not available on a dedicated pin, but user can still use the $V_{\rm DDA}$ value. ## 3.16 Comparators (COMP) The STM32WB55xx and STM32WB35xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low-power) and with selectable output polarity. The reference voltage can be one of the following: - External I/O - Internal reference voltage or submultiple (1/4, 1/2, 3/4). All comparators can wake up from Stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. ## 3.17 Touch sensing controller (TSC) The touch sensing controller provides a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric such as glass or plastic. The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library (free to use) and enables reliable touch sensing functionality in the end application. The main features of the touch sensing controller are the following: - Proven and robust surface charge transfer acquisition principle - Supports up to 18 capacitive sensing channels - Up to six capacitive sensing channels can be acquired in parallel offering a very good response time - Spread spectrum feature to improve system robustness in noisy environments - Full hardware management of the charge transfer acquisition sequence - Programmable charge transfer frequency - Programmable sampling capacitor I/O pin - Programmable channel I/O pin - Programmable max count value to avoid long acquisition when a channel is faulty - · Dedicated end of acquisition and max count error flags with interrupt capability - One sampling capacitor for up to three capacitive sensing channels to reduce the system components - Compatible with proximity, touchkey, linear and rotary touch sensor implementation - Designed to operate with STMTouch touch sensing firmware library Note: The number of capacitive sensing channels is dependent upon the package (not available on QFPN48) and subject to I/O availability. ## 3.18 Liquid crystal display controller (LCD) The STM32WB55xx devices embed an LCD controller with the following characteristics: - Highly flexible frame rate control. - Supports Static, 1/2, 1/3, 1/4 and 1/8 duty. - Supports Static, 1/2, 1/3 and 1/4 bias. - Double buffered memory allows data in LCD\_RAM registers to be updated at any time by the application firmware without affecting the integrity of the data displayed. - LCD data RAM of up to 16 x 32-bit registers which contain pixel information (active/inactive) - Software selectable LCD output voltage (contrast) from VLCD<sub>min</sub> to VLCD<sub>max</sub>. - No need for external analog components: - A step-up converter is embedded to generate an internal VLCD voltage higher than V<sub>DD</sub> (up to 3.6 V if V<sub>DD</sub> > 2.0 V) - Software selection between external and internal VLCD voltage source. In case of an external source, the internal boost circuit is disabled to reduce power consumption - A resistive network is embedded to generate intermediate VLCD voltages - The structure of the resistive network is configurable by software to adapt the power consumption to match the capacitive charge required by the LCD panel - Integrated voltage output buffers for higher LCD driving capability. - The contrast can be adjusted using two different methods: - When using the internal step-up converter, the software can adjust VLCD between VLCD<sub>min</sub> and VLCD<sub>max</sub> - Programmable dead time (up to eight phase periods) between frames. - Full support of low-power modes: the LCD controller can be displayed in Sleep, Low-power run, Low-power sleep and Stop modes, or can be fully disabled to reduce power consumption. - Built in phase inversion for reduced power consumption and EMI (electromagnetic interference). - Start of frame interrupt to synchronize the software when updating the LCD data RAM. - Blink capability: - 1, 2, 3, 4, 8 or all pixels can be programmed to blink at a configurable frequency - Software adjustable blink frequency to achieve around 0.5 Hz, 1 Hz, 2 Hz or 4 Hz. Used LCD segment and common pins should be configured as GPIO alternate functions and unused segment and common pins can be used for general purpose I/O or for another peripheral alternate function. Note: When the LCD relies on the internal step-up converter, the VLCD pin should be connected to $V_{SS}$ with a capacitor. Its typical value is 1 $\mu$ F. # 3.19 True random number generator (RNG) The devices embed a true RNG that delivers 32-bit random numbers generated by an integrated analog circuit. 4 DS11929 Rev 11 49/193 ## 3.20 Timers and watchdogs The STM32WB55xx and STM32WB35xx include one advanced 16-bit timer, one general-purpose 32-bit timer, two 16-bit basic timers, two low-power timers, two watchdog timers and a SysTick timer. *Table 13* compares the features of the advanced control, general purpose and basic timers. | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs | |------------------|------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | Advanced control | TIM1 | 16-bits | Up, down,<br>Up/down | | | 4 | 3 | | General purpose | TIM2 | 32-bits | Up, down,<br>Up/down | | | 4 | No | | General purpose | TIM16 | 16-bits | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General purpose | TIM17 | 16-bits | Up | | <u> </u> | 2 | 1 | | Low power | LPTIM1<br>LPTIM2 | 16-bits | Up | | | 1 | 1 | Table 13. Timer features #### 3.20.1 Advanced-control timer (TIM1) The advanced-control timer can be seen as a three-phase PWM multiplexed on six channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0 to 100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIMx timers (described in Section 3.20.2) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining. ## 3.20.2 General-purpose timers (TIM2, TIM16, TIM17) There are up to three synchronizable general-purpose timers embedded in the STM32WB55xx and STM32WB35xx (see *Table 13* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. - TIM2 - Full-featured general-purpose timer - Features four independent channels for input capture/output compare, PWM or one-pulse mode output. Can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. - The counter can be frozen in debug mode. - Independent DMA request generation, support of quadrature encoders. - TIM16 and TIM17 - General-purpose timers with mid-range features: - 16-bit auto-reload upcounters and 16-bit prescalers. - 1 channel and 1 complementary channel. - All channels can be used for input capture/output compare, PWM or one-pulse mode output. - The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. - The counters can be frozen in debug mode. #### 3.20.3 Low-power timer (LPTIM1 and LPTIM2) The devices embed two low-power timers, having an independent clock running in Stop mode if they are clocked by LSE, LSIx or by an external clock. They are able to wakeup the system from Stop mode. LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes. LPTIM2 is active in Stop 0 and Stop 1 modes. The low-power timers support the following features: - 16-bit up counter with 16-bit autoreload register - 16-bit compare register - Configurable output: pulse, PWM - · Continuous/ one shot mode - Selectable software/hardware input trigger - Selectable clock source - Internal clock sources: LSE, either LSI1 or LSI2, HSI16 or APB clock - External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application) - Programmable digital glitch filter - Encoder mode (LPTIM1 only) #### 3.20.4 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and an 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. 51/193 #### 3.20.5 System window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.20.6 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - a 24-bit down counter - autoreload capability - a maskable system interrupt generation when the counter reaches 0 - a programmable clock source. ## 3.21 Real-time clock (RTC) and backup registers The RTC is an independent BCD timer/counter, supporting the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. - Timestamp feature, which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode. - 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period. The RTC and the 20 backup registers are supplied through a switch that takes power either from the $V_{DD}$ supply (when present) or from the VBAT pin. The backup registers are 32-bit registers used to store 80 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode. The RTC clock sources can be: - a 32.768 kHz external crystal (LSE) - an external resonator or oscillator (LSE) - one of the internal low power RC oscillators (LSI1 or LSI2, with typical frequency of 32 kHz) - the high-speed external clock (HSE) divided by 32. The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by one of the LSIs, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode. All RTC events (alarm, wakeup timer, timestamp or tamper) can generate an interrupt and wakeup the device from the low-power modes. ## 3.22 Inter-integrated circuit interface (I2C) The devices embed two I2Cs. Refer to *Table 14* for the features implementation. The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. The I2C peripheral supports: - I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility: - Slave and master modes, multimaster capability - Standard-mode (Sm), with a bitrate up to 100 kbit/s - Fast-mode (Fm), with a bitrate up to 400 kbit/s - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses - Programmable setup and hold times - Optional clock stretching - System Management Bus (SMBus) specification rev 2.0 compatibility: - Hardware PEC (packet error checking) generation and verification with ACK control - Address resolution protocol (ARP) support - SMBus alert - Power System Management Protocol (PMBus<sup>™</sup>) specification rev 1.1 compatibility - Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 9: Clock tree. - Wakeup from Stop mode on address match - Programmable analog and digital noise filters - 1-byte buffer with DMA capability **Table 14. I2C implementation** | I2C features <sup>(1)</sup> | I2C1 | I2C3 | |--------------------------------------------------------------|------|------| | Standard-mode (up to 100 kbit/s) | Х | Х | | Fast-mode (up to 400 kbit/s) | Х | Х | | Fast-mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х | Х | | Programmable analog and digital noise filters | Х | Х | | SMBus/PMBus hardware support | Х | Х | | I2C features <sup>(1)</sup> | I2C1 | I2C3 | |---------------------------------------------------|------|------| | Independent clock | Х | Х | | Wakeup from Stop 0 / Stop 1 mode on address match | Х | Х | | Wakeup from Stop 2 mode on address match | - | Х | Table 14. I2C implementation (continued) # 3.23 Universal synchronous/asynchronous receiver transmitter (USART) The devices embed one universal synchronous receiver transmitter. This interface provides asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and has LIN Master/Slave capability. It provides hardware management of the CTS and RTS signals, and RS485 driver enable. The USART is able to communicate at speeds of up to 4 Mbit/s, and also provides Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. The USART supports synchronous operation (SPI mode), and can be used as an SPI master. The USART has a clock domain independent from the CPU clock, allowing it to wake up the MCU from Stop mode using baudrates up to 200 kbaud. The wake up events from Stop mode are programmable and can be: - the start bit detection - · any received data frame - a specific programmed data frame. The USART interface can be served by the DMA controller. # 3.24 Low-power universal asynchronous receiver transmitter (LPUART) The device embeds one Low-Power UART, enabling asynchronous serial communication with minimum power consumption. The LPUART supports half duplex single wire communication and modem operations (CTS/RTS), allowing multiprocessor communication. The LPUART has a clock domain independent from the CPU clock, and can wakeup the system from Stop mode using baudrates up to 220 kbaud. The wake up events from Stop mode are programmable and can be: - · the start bit detection - any received data frame - a specific programmed data frame. Only a 32.768 kHz clock (LSE) is needed for LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an <sup>1.</sup> X: supported extremely low energy consumption. Higher speed clock can be used to reach higher baudrates. The LPUART interfaces can be served by the DMA controller. ## 3.25 Serial peripheral interface (SPI1, SPI2) Two SPI interfaces enable communication up to 32 Mbit/s in master and up to 24 Mbit/s in slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation. The SPI interfaces can be served by the DMA controller. ## 3.26 Serial audio interfaces (SAI1) The device embeds a dual channel SAI peripheral that supports full duplex audio operation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol. The SAI peripheral supports: - One independent audio sub-block that can be a transmitter or a receiver, with the respective FIFO - 8-word integrated FIFOs - Synchronous or asynchronous mode - Master or slave configuration - Clock generator to target independent audio frequency sampling when audio sub-block is configured in master mode - Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit - Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out - Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame - Number of bits by frame may be configurable - Frame synchronization active level configurable (offset, bit length, level) - First active bit position in the slot is configurable - LSB first or MSB first for data transfer - Mute mode - Stereo/Mono audio frame capability - Communication clock strobing edge configurable (SCK) - Error flags with associated interrupts if enabled respectively - Overrun and underrun detection - Anticipated frame synchronization signal detection in slave mode - Late frame synchronization signal detection in slave mode - Codec not ready for the AC'97 mode in reception 4 - Interruption sources when enabled: - Errors - FIFO requests - DMA interface with two dedicated channels to handle access to the dedicated integrated FIFO of the SAI audio sub-block. The PDM (Pulse Density Modulation) block allows the user to manage up to three digital microphone pairs (with two different clocks). This block performs Right and Left microphone de-interleaving and time alignment through programmable delay lines in order to properly feed the SAI. ## 3.27 Quad-SPI memory interface (QUADSPI) The Quad-SPI is a specialized communication interface targeting single, dual or quad SPI Flash memories. It can operate in any of the three following modes: - Indirect mode: all the operations are performed using the QUADSPI registers - Status polling mode: the external memory status register is periodically read and an interrupt can be generated in case of flag setting - Memory-mapped mode: the external Flash memory is mapped and is seen by the system as if it were an internal memory. This mode can be used for the Execute In Place (XIP) The Quad-SPI interface supports: - Three functional modes: indirect, status-polling, and memory-mapped - SDR and DDR support - Fully programmable opcode for both indirect and memory mapped mode - Fully programmable frame format for both indirect and memory mapped mode - Each of the five following phases can be configured independently (enable, length, single/dual/quad communication) - Instruction phase - Address phase - Alternate bytes phase - Dummy cycles phase - Data phase - Integrated FIFO for reception and transmission - 8, 16, and 32-bit data accesses are allowed - DMA channel for indirect mode operations - Programmable masking for external Flash memory flag management - Timeout management - Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error ## 3.28 Development support ### 3.28.1 Serial wire JTAG debug port (SWJ-DP) The Arm® SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. Debug is performed using only two pins instead of the five required by the JTAG (JTAG pins can then be reused as GPIOs with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. #### 3.28.2 Embedded Trace Macrocell™ The Arm<sup>®</sup> Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32WB55xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors. The Embedded Trace Macrocell operates with third party debugger software tools. #### Pinouts and pin description 4 Figure 10. STM32WB55Cx and STM32WB35Cx UFQFPN48 pinout<sup>(1)(2)</sup> - The above figure shows the package top view. - 2. The exposed pad must be connected to ground plane. VBAT PC13 2 50 PC6 49 🗖 PB15 PC14-OSC32\_IN 3 PC15-OSC32\_OUT 4 48 🗆 PB14 Figure 11. STM32WB55Rx VFQFPN68 pinout<sup>(1)(2)</sup> - The above figure shows the package top view - 2. The exposed pad must be connected to ground plane. 9 1 5 6 10 PA14 PA11 PA12 PA15 PA13 PC10 PD2 PD7 PB3 VDD В VDDUSB PA10 PC11 С PB13 PC12 PD6 PB4 PE0 VBAT PC15-OSC32\_OUT PC14-OSC32\_IN D Ε PD10 PD11 PE2 PD15 РН3-ВООТ0 PH0 PC8 PB6 PA2 G PC13 VSSA OSC\_IN OSC\_OUT VDDRF VSSRF PB11 PA8 PA3 vss VDD vss Κ VDD PA5 PA9 Radio **USB SMPS** VDD VSS MS42407V3 Figure 12. STM32WB55Vx WLCSP100 ballout<sup>(1)</sup> 1. The above figure shows the package top view. Figure 13. STM32WB55Vx UFBGA129 ballout<sup>(1)</sup> | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |---|-------------------|--------------------|-------------------|-------|--------|------|---------------|---------------|-------|----------|-----------|-----------|---------------| | Α | PE1 | PB6 | PB5 | | | PD5 | PD10 | VDD<br>_DCAP4 | | > | PA13 | VDDUSB | PA12 | | В | PE2 | PE0 | PB4 | PD12 | PD11 | PD8 | PD2 | VSS<br>_DCAP4 | PC10 | PC12 | PD0 | VSS | PA11 | | С | PD13 | PD15 | PB7 | PB3 | PD7 | PD4 | PD1 | PC11 | PA15 | PA14 | VSS | PA10 | PC9 | | D | $\overline{}$ | VBAT | PD14 | PD9 | > < | PD6 | > | PD3 | > < | PC6 | PC8 | PC7 | $\overline{}$ | | Е | | PC15-<br>OSC32_OUT | PC14-<br>OSC32_IN | > | vss | > | VSS | > | VSS | > | PB14 | PB13 | | | F | PH0 | VDD<br>_DCAP1 | VSS<br>_DCAP1 | PC13 | > < | VDD | $\times$ | VDD | > < | PB15 | VLXSMPS | VDDSMPS | VDDSMPS | | G | РН3-ВООТ0 | PH1 | PB8 | >< | vss | > < | VDD | > < | vss | >> | VLXSMPS | VSSSMPS | VSSSMPS | | Н | PC1 | NRST | PC0 | PB9 | > < | VDD | >> | VDD | > < | PB12 | VFBSMPS | PE3 | PE4 | | J | $\supset \subset$ | PC2 | PC3 | >< | VSS | | VSS | > < | VSS | >> | VSS_DCAP3 | VDD_DCAP3 | | | K | > < | VSSA | VDDA | vss | > < | vss | >> | VSSRF | >< | VSSRF | AT0 | AT1 | | | L | VREF+ | PA1 | PA4 | PA9 | PC5 | PB10 | VSSRF | VSSRF | VSSRF | VSSRF | VSSRF | PB1 | PB0 | | М | PA0 | PA3 | PA6 | PA8 | PC4 | PB11 | VSS<br>_DCAP2 | VSSRF | RF1 | VSSRF | VSSRF | VSSRF | OSC_IN | | N | PA2 | PA5 | PA7 | >< | >< | PB2 | VDD<br>_DCAP2 | VSSRF | >< | $\times$ | VSSRF | VDDRF | OSC_OUT | | | N | lo pin | | Power | supply | | SMP | S | U | SB | | Radio | | 1. The above figure shows the package top view. Table 15. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | | |-----------|----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--| | Pin r | name | Unless otherwise specified in reset is the same as the actu | brackets below the pin name, the pin function during and after all pin name | | | | | | | | S | Supply pin | | | | | | Pin | type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | TT | 3.6 V tolerant I/O | | | | | | | | RF | RF I/O | | | | | | | | RST | Bidirectional reset pin with weak pull-up resistor | | | | | | I/O str | ucture | Option for TT or FT I/Os | | | | | | | | | _f <sup>(1)</sup> | I/O, Fm+ capable | | | | | | | | _l <sup>(2)</sup> | I/O, with LCD function supplied by V <sub>LCD</sub> | | | | | | | | _u <sup>(3)</sup> | I/O, with USB function supplied by V <sub>DDUSB</sub> | | | | | | | | _a <sup>(4) (5)</sup> | I/O, with Analog switch function supplied by V <sub>DDA</sub> | | | | | | No | tes | Unless otherwise specified by | y a note, all I/Os are set as analog inputs during and after reset. | | | | | | Pin | Alternate functions | Functions selected through C | GPIOx_AFR registers | | | | | | functions | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | <sup>1.</sup> The related I/O structures in *Table 16* are: FT\_f, FT\_fa, FT\_fl, FT\_fla. <sup>2.</sup> The related I/O structures in *Table 16* are: FT\_I, FT\_fI, FT\_lu. <sup>3.</sup> The related I/O structures in *Table 16* are: FT\_u, FT\_lu. <sup>4.</sup> The related I/O structures in *Table 16* are: FT\_a, FT\_la, FT\_fa, FT\_fla, TT\_a, TT\_la. <sup>5.</sup> Analog switch for the TSC function is supplied by $V_{DD}$ . Table 16. STM32WB55xx pin and ball definitions | | Pin ı | numb | er | | | es | | · | | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------|--| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | | - | - | C8 | B2 | PE0 | I/O | FT_I | - | TIM1_ETR, TSC_G7_IO3,<br>LCD_SEG36, TIM16_CH1,<br>CM4_EVENTOUT | - | | | - | - | B10 | A1 | PE1 | I/O | FT_I | 1 | TSC_G7_IO2, LCD_SEG37,<br>TIM17_CH1,<br>CM4_EVENTOUT | - | | | - | - | E6 | B1 | PE2 | I/O | FT_I | - | TRACECK, SAI1_PDM_CK1,<br>TSC_G7_IO1, LCD_SEG38,<br>SAI1_MCLK_A,<br>CM4_EVENTOUT | - | | | - | - | С9 | C1 | PD13 | I/O | FT_I | - | TSC_G6_IO4, LCD_SEG33,<br>LPTIM2_OUT,<br>CM4_EVENTOUT | - | | | - | - | D8 | D3 | PD14 | I/O | FT_I | - | TIM1_CH1, LCD_SEG34,<br>CM4_EVENTOUT | - | | | - | - | E7 | C2 | PD15 | I/O | FT_I | - | TIM1_CH2, LCD_SEG35,<br>CM4_EVENTOUT | - | | | 1 | 1 | C10 | D2 | VBAT | S | - | - | - | - | | | - | 2 | G5 | F4 | PC13 | I/O | FT | (1)<br>(2) | CM4_EVENTOUT | RTC_TAMP1/RTC_TS/<br>RTC_OUT/WKUP2 | | | 2 | 3 | D10 | E3 | PC14-<br>OSC32_IN | I/O | FT | (1)<br>(2) | CM4_EVENTOUT | OSC32_IN | | | 3 | 4 | D9 | E2 | PC15-<br>OSC32_OUT | I/O | FT | (1)<br>(2) | CM4_EVENTOUT | OSC32_OUT | | | - | - | - | E5 | VSS | S | - | - | - | - | | | - | - | - | F6 | VDD | S | - | - | - | - | | | - | - | E10 | F1 | PH0 | I/O | FT | - | CM4_EVENTOUT | - | | | - | - | E9 | G2 | PH1 | I/O | FT | - | CM4_EVENTOUT | - | | | 4 | 5 | E8 | G1 | PH3-BOOT0 | I/O | FT | - | CM4_EVENTOUT, LSCO <sup>(3)</sup> | - | | | 5 | 6 | F7 | G3 | PB8 | I/O | FT_fl | - | TIM1_CH2N,<br>SAI1_PDM_CK1, I2C1_SCL,<br>QUADSPI_BK1_IO1,<br>LCD_SEG16, SAI1_MCLK_A,<br>TIM16_CH1,<br>CM4_EVENTOUT | - | | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin number | | | | | | • | and ban deminions (contin | , | |----------|------------|----------|----------|---------------------------------------|-----|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | | Pin ı | numb | er | | | es | | | | | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | | I/O structures | Notes | Alternate functions | Additional functions | | 6 | 7 | F10 | H4 | PB9 | I/O | FT_fla | 1 | TIM1_CH3N, SAI1_PDM_DI2,<br>I2C1_SDA, SPI2_NSS,<br>IR_OUT, TSC_G7_IO4,<br>QUADSPI_BK1_IO0,<br>LCD_COM3, SAI1_FS_A,<br>TIM17_CH1,<br>CM4_EVENTOUT | - | | 7 | 8 | F9 | H2 | NRST | I/O | RST | - | - | - | | - | 9 | F8 | НЗ | PC0 | I/O | FT_fla | - | LPTIM1_IN1, I2C3_SCL,<br>LPUART1_RX, LCD_SEG18,<br>LPTIM2_IN1,<br>CM4_EVENTOUT | ADC1_IN1 | | - | 10 | G8 | H1 | PC1 | I/O | FT_fla | ı | LPTIM1_OUT, SPI2_MOSI,<br>I2C3_SDA, LPUART1_TX,<br>LCD_SEG19,<br>CM4_EVENTOUT | ADC1_IN2 | | - | 11 | G9 | J2 | PC2 | I/O | FT_la | ı | LPTIM1_IN2, SPI2_MISO,<br>LCD_SEG20,<br>CM4_EVENTOUT | ADC1_IN3 | | - | - | - | E7 | VSS | S | - | - | - | - | | - | - | - | H6 | VDD | S | - | - | - | - | | - | 12 | G10 | J3 | PC3 | I/O | FT_a | ı | LPTIM1_ETR, SAI1_PDM_DI1, SPI2_MOSI, LCD_VLCD, SAI1_SD_A, LPTIM2_ETR, CM4_EVENTOUT | ADC1_IN4 | | - | - | H10 | K2 | VSSA | S | - | - | - | - | | _ | 13 | H8 | L1 | VREF+ | S | - | - | - | VREFBUF_OUT | | 8 | 14 | Н9 | K3 | VDDA | S | - | (4) | - | - | | - | - | J9 | E9 | VSS | S | - | • | - | - | | - | - | J10 | F8 | VDD | S | - | - | - | - | | 9 | 15 | G7 | M1 | PA0 | I/O | FT_a | - | TIM2_CH1, COMP1_OUT,<br>SAI1_EXTCLK, TIM2_ETR,<br>CM4_EVENTOUT | COMP1_INM, ADC1_IN5,<br>RTC_TAMP2/WKUP1 | | 10 | 16 | G6 | L2 | PA1 | I/O | FT_la | - | TIM2_CH2, I2C1_SMBA,<br>SPI1_SCK, LCD_SEG0,<br>CM4_EVENTOUT | COMP1_INP, ADC1_IN6 | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin number | | | | | | | and ball definitions (contil | , | |----------|------------|----------|---------------|---------------------------------------|----------|----------------|-------|--------------------------------------------------------------------------------------------------------------|------------------------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | 마<br>UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | 11 | 17 | F6 | N1 | PA2 | I/O | FT_la | ı | LSCO <sup>(3)</sup> , TIM2_CH3,<br>LPUART1_TX,<br>QUADSPI_BK1_NCS,<br>LCD_SEG1, COMP2_OUT,<br>CM4_EVENTOUT | COMP2_INM, ADC1_IN7,<br>WKUP4 | | 12 | 18 | J8 | M2 | PA3 | I/O | FT_la | 1 | TIM2_CH4, SAI1_PDM_CK1,<br>LPUART1_RX,<br>QUADSPI_CLK, LCD_SEG2,<br>SAI1_MCLK_A,<br>CM4_EVENTOUT | COMP2_INP, ADC1_IN8 | | 13 | 19 | K10 | L3 | PA4 | I/O | FT_a | - | SPI1_NSS, SAI1_FS_B,<br>LPTIM2_OUT, LCD_SEG5,<br>CM4_EVENTOUT | COMP1_INM,<br>COMP2_INM, ADC1_IN9 | | 14 | 20 | K9 | N2 | PA5 | I/O | FT_a | 1 | TIM2_CH1, TIM2_ETR,<br>SPI1_SCK, LPTIM2_ETR,<br>SAI1_SD_B,<br>CM4_EVENTOUT | COMP1_INM,<br>COMP2_INM, ADC1_IN10 | | 15 | 21 | H7 | М3 | PA6 | I/O | FT_la | 1 | TIM1_BKIN, SPI1_MISO,<br>LPUART1_CTS,<br>QUADSPI_BK1_IO3,<br>LCD_SEG3, TIM16_CH1,<br>CM4_EVENTOUT | ADC1_IN11 | | 16 | 22 | Н6 | N3 | PA7 | I/O | FT_fla | - | TIM1_CH1N, I2C3_SCL,<br>SPI1_MOSI,<br>QUADSPI_BK1_IO2,<br>LCD_SEG4, COMP2_OUT,<br>TIM17_CH1,<br>CM4_EVENTOUT | ADC1_IN12 | | 17 | 23 | J7 | M4 | PA8 | I/O | FT_la | ı | MCO, TIM1_CH1, SAI1_PDM_CK2, USART1_CK, LCD_COM0, SAI1_SCK_A, LPTIM2_OUT, CM4_EVENTOUT | ADC1_IN15 | | 18 | 24 | K8 | L4 | PA9 | I/O | FT_fla | ı | TIM1_CH2, SAI1_PDM_DI2,<br>I2C1_SCL, SPI2_SCK,<br>USART1_TX, LCD_COM1,<br>SAI1_FS_A,<br>CM4_EVENTOUT | COMP1_INM, ADC1_IN16 | | - | 25 | G4 | M5 | PC4 | I/O | FT_la | - | LCD_SEG22,<br>CM4_EVENTOUT | COMP1_INM, ADC1_IN13 | | - | - | - | F3 | VSS_DCAP1 | S | - | - | - | - | | - | - | - | G7 | VDD | S | - | - | - | - | 63/193 Table 16. STM32WB55xx pin and ball definitions (continued) | | | | | | | | • | and ban deminions (contin | , , , , , , , , , , , , , , , , , , , | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | ı | Pin r | numb | er | | | es | | | | | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | - | 26 | H5 | L5 | PC5 | I/O | FT_la | ' | SAI1_PDM_DI3,<br>LCD_SEG23,<br>CM4_EVENTOUT | COMP1_INP, ADC1_IN14,<br>WKUP5 | | 19 | 27 | K7 | N6 | PB2 | I/O | FT_a | 1 | RTC_OUT, LPTIM1_OUT,<br>I2C3_SMBA, SPI1_NSS,<br>LCD_VLCD, SAI1_EXTCLK,<br>CM4_EVENTOUT | COMP1_INP | | - | 28 | K6 | L6 | PB10 | I/O | FT_fl | - | TIM2_CH3, I2C3_SCL,<br>SPI2_SCK, LPUART1_RX,<br>TSC_SYNC, QUADSPI_CLK,<br>LCD_SEG10, COMP1_OUT,<br>SAI1_SCK_A,<br>CM4_EVENTOUT | - | | - | 29 | J6 | M6 | PB11 | I/O | FT_fl | ı | TIM2_CH4, I2C3_SDA,<br>LPUART1_TX,<br>QUADSPI_BK1_NCS,<br>LCD_SEG11, COMP2_OUT,<br>CM4_EVENTOUT | - | | - | - | - | G5 | VSS | S | 1 | - | - | - | | | - | - | G9 | VSS | S | 1 | - | - | - | | 20 | 30 | K5 | H8 | VDD | S | - | - | - | - | | - | - | - | N8 | VSSRF | S | | - | - | - | | - | - | J4 | L7 | VSSRF | S | 1 | - | - | - | | - | - | - | L8 | VSSRF | S | - | - | - | - | | - | - | - | M8 | VSSRF | S | | - | - | - | | 21 | 31 | K4 | M9 | RF1 | I/O | RF | (5) | - | - | | 22 | 32 | K3 | M10 | VSSRF | S | - | - | - | - | | - | - | K2 | M11 | VSSRF | S | - | - | - | - | | - | - | - | K8 | VSSRF | S | - | - | - | - | | - | - | - | L9 | VSSRF | S | - | - | - | - | | - | - | - | L10 | VSSRF | S | - | - | - | - | | - | - | - | N11 | VSSRF | S | - | - | - | - | | 23 | 33 | J3 | N12 | VDDRF | S | - | - | - | - | | - | - | K1 | K10 | VSSRF | S | - | - | - | - | | _ | - | - | M12 | VSSRF | S | - | - | - | - | | 24 | 34 | J2 | N13 | OSC_OUT | 0 | RF | (6) | - | - | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin r | numb | er | | | sə. | | | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------|---------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | 25 | 35 | J1 | M13 | OSC_IN | I | RF | (6) | - | - | | - | - | - | L11 | VSSRF | S | - | - | - | - | | 26 | 36 | НЗ | K11 | AT0 | 0 | RF | (7) | - | - | | 27 | 37 | H4 | K12 | AT1 | 0 | RF | (7) | - | - | | 28 | 38 | H2 | L13 | PB0 | I/O | TT | (8) | COMP1_OUT,<br>CM4_EVENTOUT,<br>RF_TX_MOD_EXT_PA | - | | 29 | 39 | H1 | L12 | PB1 | 9 | TT | (8) | LPUART1_RTS_DE,<br>LPTIM2_IN1,<br>CM4_EVENTOUT | - | | - | - | J5 | - | VSS | S | - | - | - | - | | - | - | - | M7 | VSS_DCAP2 | S | - | - | - | - | | - | - | G2 | H12 | PE3 | I/O | FT | - | CM4_EVENTOUT | - | | 30 | 40 | G1 | H13 | PE4 | I/O | FT | - | CM4_EVENTOUT | - | | 31 | 41 | F2 | H11 | VFBSMPS | S | - | - | - | - | | - | - | - | G13 | VSSSMPS | S | - | - | - | - | | 32 | 42 | F1 | G12 | VSSSMPS | S | - | - | - | - | | 33 | 43 | E1 | F11 | VLXSMPS | S | - | - | - | - | | - | - | - | G11 | VLXSMPS | S | - | - | - | - | | 34 | 44 | D1 | F12 | VDDSMPS | S | - | - | - | - | | - | - | - | F13 | VDDSMPS | S | - | - | - | - | | - | - | - | K4 | VSS | S | - | - | - | - | | 35 | 45 | B1 | - | VDD | S | - | - | - | - | | - | 46 | G3 | H10 | PB12 | I/O | FT_I | - | TIM1_BKIN, I2C3_SMBA,<br>SPI2_NSS, LPUART1_RTS,<br>TSC_G1_IO1, LCD_SEG12,<br>SAI1_FS_A,<br>CM4_EVENTOUT | - | | - | 47 | C1 | E12 | PB13 | I/O | FT_fl | - | TIM1_CH1N, I2C3_SCL,<br>SPI2_SCK, LPUART1_CTS,<br>TSC_G1_IO2, LCD_SEG13,<br>SAI1_SCK_A,<br>CM4_EVENTOUT | - | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin r | numb | er | | | es | | | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | - | 48 | E2 | E11 | PB14 | I/O | FT_fl | 1 | TIM1_CH2N, I2C3_SDA,<br>SPI2_MISO, TSC_G1_IO3,<br>LCD_SEG14, SAI1_MCLK_A,<br>CM4_EVENTOUT | - | | - | 49 | F3 | F10 | PB15 | I/O | FT_I | - | RTC_REFIN, TIM1_CH3N,<br>SPI2_MOSI, TSC_G1_IO4,<br>LCD_SEG15, SAI1_SD_A,<br>CM4_EVENTOUT | - | | - | 50 | D2 | D10 | PC6 | I/O | FT_I | - | TSC_G4_IO1, LCD_SEG24,<br>CM4_EVENTOUT | - | | - | - | E3 | D12 | PC7 | I/O | FT_I | - | TSC_G4_IO2, LCD_SEG25,<br>CM4_EVENTOUT | - | | - | - | F4 | D11 | PC8 | I/O | FT_I | - | TSC_G4_IO3, LCD_SEG26,<br>CM4_EVENTOUT | - | | - | - | B4 | C13 | PC9 | I/O | FT_I | - | TIM1_BKIN, TSC_G4_IO4,<br>USB_NOE, LCD_SEG27,<br>SAI1_SCK_B,<br>CM4_EVENTOUT | - | | - | - | - | K6 | VSS | S | - | - | - | - | | - | - | B2 | - | VSS | S | - | - | - | - | | 36 | 51 | B5 | C12 | PA10 | I/O | FT_fl | - | TIM1_CH3, SAI1_PDM_DI1,<br>I2C1_SDA, USART1_RX,<br>USB_CRS_SYNC,<br>LCD_COM2, SAI1_SD_A,<br>TIM17_BKIN,<br>CM4_EVENTOUT | - | | 37 | 52 | A1 | B13 | PA11 | I/O | FT_u | - | TIM1_CH4, TIM1_BKIN2,<br>SPI1_MISO, USART1_CTS,<br>USB_DM, CM4_EVENTOUT | - | | 38 | 53 | A2 | A13 | PA12 | I/O | FT_u | - | TIM1_ETR, SPI1_MOSI,<br>LPUART1_RX,<br>USART1_RTS_DE, USB_DP,<br>CM4_EVENTOUT | - | | 39 | 54 | A5 | A11 | PA13<br>(JTMS_SWDIO) | I/O | /O FT_u (S | | JTMS-SWDIO, IR_OUT,<br>USB_NOE, SAI1_SD_B,<br>CM4_EVENTOUT | - | | 40 | 55 | В3 | A12 | VDDUSB | S | - | - | - | - | | | - | - | C11 | VSS | S | - | - | - | - | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin r | numb | er | | | se. | | | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------|----------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | 41 | 56 | А3 | C10 | PA14<br>(JTCK_SWCLK) | I/O | FT_I | (9) | JTCK-SWCLK, LPTIM1_OUT,<br>I2C1_SMBA, LCD_SEG5,<br>SAI1_FS_B,<br>CM4_EVENTOUT | - | | 42 | 57 | A4 | С9 | PA15<br>(JTDI) | I/O | FT_I | (9) | JTDI, TIM2_CH1, TIM2_ETR,<br>SPI1_NSS, TSC_G3_IO1,<br>LCD_SEG17,<br>CM4_EVENTOUT, MCO | - | | - | - | - | J11 | VSS_DCAP3 | S | - | - | - | - | | - | 58 | A6 | В9 | PC10 | I/O | FT_I | - | TRACED1, TSC_G3_IO2,<br>LCD_COM4/LCD_SEG28/<br>LCD_SEG40,<br>CM4_EVENTOUT | - | | - | 59 | В6 | C8 | PC11 | I/O | FT_I | - | TSC_G3_IO3,<br>LCD_COM5/LCD_SEG29/<br>LCD_SEG41,<br>CM4_EVENTOUT | - | | - | 60 | C5 | B10 | PC12 | I/O | FT_I | - | LSCO <sup>(3)</sup> , TRACED3,<br>TSC_G3_IO4,<br>LCD_COM6/LCD_SEG30/<br>LCD_SEG42,<br>CM4_EVENTOUT | RTC_TAMP3/WKUP3 | | - | 61 | C4 | B11 | PD0 | I/O | FT | - | SPI2_NSS, CM4_EVENTOUT | - | | - | 62 | C3 | C7 | PD1 | I/O | FT | - | SPI2_SCK, CM4_EVENTOUT | - | | - | 1 | A7 | В7 | PD2 | I/O | FT_I | - | TRACED2, TSC_SYNC,<br>LCD_COM7/LCD_SEG31/LC<br>D_SEG43, CM4_EVENTOUT | - | | - | - | C2 | D8 | PD3 | I/O | FT | - | SPI2_SCK, SPI2_MISO,<br>QUADSPI_BK1_NCS,<br>CM4_EVENTOUT | - | | - | - | D3 | C6 | PD4 | I/O | FT | - | SPI2_MOSI, TSC_G5_IO1,<br>QUADSPI_BK1_IO0,<br>CM4_EVENTOUT | - | | - | - | В7 | A6 | PD5 | I/O | FT | - | TSC_G5_IO2,<br>QUADSPI_BK1_IO1,<br>SAI1_MCLK_B,<br>CM4_EVENTOUT | - | Table 16. STM32WB55xx pin and ball definitions (continued) | | Pin r | numb | er | | | | | and ban definitions (contin | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | - | - | C6 | D6 | PD6 | I/O | FT | - | SAI1_PDM_DI1,<br>TSC_G5_IO3,<br>QUADSPI_BK1_IO2,<br>SAI1_SD_A,<br>CM4_EVENTOUT | - | | - | 1 | A8 | C5 | PD7 | I/O | FT_I | 1 | TSC_G5_IO4,<br>QUADSPI_BK1_IO3,<br>LCD_SEG39,<br>CM4_EVENTOUT | - | | - | - | В9 | B12 | VSS | S | ı | - | - | - | | - | - | D4 | B6 | PD8 | I/O | FT_I | - | TIM1_BKIN2, LCD_SEG28,<br>CM4_EVENTOUT | - | | - | - | D5 | D4 | PD9 | I/O | FT_I | - | TRACED0, LCD_SEG29,<br>CM4_EVENTOUT | - | | - | - | E4 | A7 | PD10 | I/O | FT_I | - | TRIG_INOUT, TSC_G6_IO1,<br>LCD_SEG30,<br>CM4_EVENTOUT | - | | - | - | E5 | B5 | PD11 | I/O | FT_I | - | TSC_G6_IO2, LCD_SEG31,<br>LPTIM2_ETR,<br>CM4_EVENTOUT | - | | - | - | В8 | B4 | PD12 | I/O | FT_I | - | TSC_G6_IO3, LCD_SEG32,<br>LPTIM2_IN1,<br>CM4_EVENTOUT | - | | 43 | 63 | A9 | C4 | PB3<br>(JTDO) | I/O | FT_la | (9) | JTDO-TRACESWO,<br>TIM2_CH2, SPI1_SCK,<br>USART1_RTS_DE,<br>LCD_SEG7, SAI1_SCK_B,<br>CM4_EVENTOUT | COMP2_INM | | 44 | 64 | C7 | В3 | PB4<br>(NJTRST) | I/O | FT_fla | (9) | NJTRST, I2C3_SDA,<br>SPI1_MISO, USART1_CTS,<br>TSC_G2_IO1, LCD_SEG8,<br>SAI1_MCLK_B, TIM17_BKIN,<br>CM4_EVENTOUT | COMP2_INP | | 45 | 65 | D6 | А3 | PB5 | I/O | FT_I | - | LPTIM1_IN1, I2C1_SMBA,<br>SPI1_MOSI, USART1_CK,<br>LPUART1_TX, TSC_G2_IO2,<br>LCD_SEG9, COMP2_OUT,<br>SAI1_SD_B, TIM16_BKIN,<br>CM4_EVENTOUT | - | | Table 16. STM | 132V | /B55xx | pin | and ba | I definition | ıs (coı | ntinued) | |---------------|------|--------|-----|--------|--------------|---------|----------| | | | | | | | | | | | Pin ı | numb | er | | | se. | | | | |----------|----------|----------|----------|---------------------------------------|----------|----------------|-------------|-------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | VFQFPN68 | WLCSP100 | UFBGA129 | Pin name<br>(function after<br>reset) | Pin type | I/O structures | I/O structu | Alternate functions | Additional functions | | 46 | 66 | F5 | A2 | PB6 | I/O | FT_fla | 1 | LPTIM1_ETR, I2C1_SCL,<br>USART1_TX, TSC_G2_IO3,<br>LCD_SEG6, SAI1_FS_B,<br>TIM16_CH1N, MCO,<br>CM4_EVENTOUT | COMP2_INP | | 47 | 67 | D7 | C3 | PB7 | I/O | FT_fla | - | LPTIM1_IN2, TIM1_BKIN,<br>I2C1_SDA, USART1_RX,<br>TSC_G2_IO4, LCD_SEG21,<br>TIM17_CH1N,<br>CM4_EVENTOUT | COMP2_INM, PVD_IN | | - | - | - | J5 | VSS | S | - | - | - | - | | - | - | - | J7 | VSS | S | - | - | - | - | | - | - | - | J9 | VSS | S | - | - | - | - | | - | - | - | B8 | VSS_DCAP4 | S | - | - | - | - | | 48 | 68 | A10 | 1 | VDD | S | - | - | - | - | | - | - | - | A8 | VDD_DCAP4 | S | - | - | - | - | | - | - | - | F2 | VDD_DCAP1 | S | - | - | - | - | | - | - | - | J12 | VDD_DCAP3 | S | - | - | - | - | | - | - | - | N7 | VDD_DCAP2 | S | - | - | - | - | PC13, PC14 and PC15 are supplied through the power switch. As this switch only sinks a limited amount of current (3 mA), the use of the PC13, PC14 and PC15 GPlOs in output mode is limited: - the speed must not exceed 2 MHz with a maximum load of 30 pF - 3. The clock on LSCO is available in Run and Stop modes, and on PA2 in Standby and Shutdown modes. - 4. On UFQFPN48 VDDA is connected to VREF+. - 5. RF pin, use the nominal PCB layout. - 6. 32 MHz oscillator pins, use the nominal PCB layout according to reference design (see AN5165). - 7. Reserved, must be kept unconnected. - High frequency (above 32 kHz) may impact the RF performance. Set output speed GPIOB\_OSPEEDRy[1:0] to 00 (y = 0 and 1) during RF operation. - After reset these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13 and PB4 pins and the internal pull-down on PA14 pin are activated. <sup>-</sup> these GPIOs must not be used as current sources (e.g. to drive a LED). <sup>2.</sup> After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers that are not reset by the system reset. For details on how to manage these GPlOs, refer to the Backup domain and RTC register descriptions in the reference manual RM0434, available on www.st.com. Table 17. STM32WB35xx pin and ball definitions | | Di- | | | | 244B33XX pin and ban deminions | | |--------|-----------------------------|----------|----------------|---------|---------------------------------------------------------------------------------------------------------|-----------------------------------------| | | Pin | ,pe | ture | S | | | | Number | Name (function after reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | 1 | VBAT | S | - | - | - | - | | 2 | PC14-OSC32_IN | I/O | FT | (1) (2) | CM4_EVENTOUT | OSC32_IN | | 3 | PC15-OSC32_OUT | I/O | FT | (1) (2) | CM4_EVENTOUT | OSC32_OUT | | 4 | PH3-BOOT0 | I/O | FT | - | CM4_EVENTOUT, LSCO <sup>(3)</sup> | - | | 5 | PB8 | I/O | FT_f | - | TIM1_CH2N, SAI1_PDM_CK1,<br>I2C1_SCL, QUADSPI_BK1_IO1,<br>SAI1_MCLK_A, TIM16_CH1,<br>CM4_EVENTOUT | - | | 6 | PB9 | I/O | FT_f | - | TIM1_CH3N, SAI1_PDM_DI2,<br>I2C1_SDA, IR_OUT,<br>QUADSPI_BK1_IO0, SAI1_FS_A,<br>TIM17_CH1, CM4_EVENTOUT | - | | 7 | NRST | I/O | RST | - | - | - | | 8 | VDDA | S | - | - | - | - | | 9 | PA0 | I/O | FT_a | - | TIM2_CH1, COMP1_OUT,<br>SAI1_EXTCLK, TIM2_ETR,<br>CM4_EVENTOUT | COMP1_INM, ADC1_IN5,<br>RTC_TAMP2/WKUP1 | | 10 | PA1 | I/O | FT_a | - | TIM2_CH2, I2C1_SMBA, SPI1_SCK,<br>CM4_EVENTOUT | COMP1_INP, ADC1_IN6 | | 11 | PA2 | I/O | FT_a | - | LSCO <sup>(3)</sup> , TIM2_CH3, LPUART1_TX,<br>QUADSPI_BK1_NCS, COMP2_OUT,<br>CM4_EVENTOUT | COMP2_INM, ADC1_IN7,<br>WKUP4 | | 12 | PA3 | I/O | FT_a | - | TIM2_CH4, SAI1_PDM_CK1,<br>LPUART1_RX, QUADSPI_CLK,<br>SAI1_MCLK_A, CM4_EVENTOUT | COMP2_INP, ADC1_IN8 | | 13 | PA4 | I/O | FT_a | - | SPI1_NSS, SAI1_FS_B,<br>LPTIM2_OUT, CM4_EVENTOUT | COMP1_INM,<br>COMP2_INM, ADC1_IN9 | | 14 | PA5 | I/O | FT_a | - | TIM2_CH1, TIM2_ETR, SPI1_SCK,<br>LPTIM2_ETR, SAI1_SD_B,<br>CM4_EVENTOUT | COMP1_INM,<br>COMP2_INM, ADC1_IN10 | | 15 | PA6 | I/O | FT_a | - | TIM1_BKIN, SPI1_MISO,<br>LPUART1_CTS, QUADSPI_BK1_IO3,<br>TIM16_CH1, CM4_EVENTOUT | ADC1_IN11 | | 16 | PA7 | I/O | FT_fa | - | TIM1_CH1N, I2C3_SCL, SPI1_MOSI,<br>QUADSPI_BK1_IO2, COMP2_OUT,<br>TIM17_CH1, CM4_EVENTOUT | ADC1_IN12 | | 17 | PA8 | I/O | FT_a | - | MCO, TIM1_CH1, SAI1_PDM_CK2,<br>USART1_CK, SAI1_SCK_A,<br>LPTIM2_OUT, CM4_EVENTOUT | ADC1_IN15 | Table 17. STM32WB35xx pin and ball definitions (continued) | Pin | | Table 17. 3 1 W 32 W B 35 XX pin and ball definitions (Continued) | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------|--------|-----------|------|--------------------------------------------------|----------------------|--|--|--|--|--|--| | ### after reset) | | Pin | be | tures | s | | | | | | | | | | 18 | Number | • | Pin ty | I/O struc | Note | Alternate functions | Additional functions | | | | | | | | 19 | 18 | PA9 | I/O | FT_fa | - | I2C1_SCL, USART1_TX, SAI1_FS_A, | COMP1_INM, ADC1_IN16 | | | | | | | | RF1 | 19 | PB2 | I/O | FT_a | - | I2C3_SMBA, SPI1_NSS, | COMP1_INP | | | | | | | | 22 | 20 | VDD | S | - | - | - | - | | | | | | | | 23 | 21 | RF1 | I/O | RF | (4) | - | - | | | | | | | | OSC_OUT | 22 | VSSRF | S | - | - | - | - | | | | | | | | 25 OSC_IN I RF (5) | 23 | VDDRF | S | - | - | - | - | | | | | | | | 26 ATO O RF (6) | 24 | OSC_OUT | 0 | RF | (5) | - | - | | | | | | | | 27 AT1 O RF 6) - - - 28 PB0 I/O TT (7) COMP1_OUT, CM4_EVENTOUT, RF_TX_MOD_EXT_PA - - 29 PB1 I/O TT (7) LPUART1_RTS_DE, LPTIM2_IN1, CM4_EVENTOUT - 30 PE4 I/O FT - CM4_EVENTOUT - 31 VFBSMPS S - - - - 32 VSSSMPS S - - - - - 33 VLXSMPS S - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - <td>25</td> <td>OSC_IN</td> <td>I</td> <td>RF</td> <td>(5)</td> <td>-</td> <td>-</td> | 25 | OSC_IN | I | RF | (5) | - | - | | | | | | | | 28 | 26 | AT0 | 0 | RF | (6) | - | - | | | | | | | | PBU | 27 | AT1 | 0 | RF | (6) | - | - | | | | | | | | PB1 | 28 | PB0 | I/O | TT | (7) | | - | | | | | | | | 31 | 29 | PB1 | I/O | TT | (7) | | - | | | | | | | | 32 VSSSMPS S - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -< | 30 | PE4 | I/O | FT | - | CM4_EVENTOUT | - | | | | | | | | 33 | 31 | VFBSMPS | S | - | - | - | - | | | | | | | | 34 VDDSMPS S - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -< | 32 | VSSSMPS | S | - | - | - | - | | | | | | | | 35 | 33 | VLXSMPS | S | - | ı | · | - | | | | | | | | 36 PA10 I/O FT_f - TIM1_CH3, SAI1_PDM_DI1, I2C1_SDA, USART1_RX, USB_CRS_SYNC, SAI1_SD_A, TIM17_BKIN, CM4_EVENTOUT - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -< | 34 | VDDSMPS | S | - | ı | · | - | | | | | | | | 36 PA10 I/O FT_f - I2C1_SDA, USART1_RX, USB_CRS_SYNC, SAI1_SD_A, TIM17_BKIN, CM4_EVENTOUT - 37 PA11 I/O FT_u - TIM1_CH4, TIM1_BKIN2, SPI1_MISO, USART1_CTS, USB_DM, CM4_EVENTOUT - 38 PA12 I/O FT_u - TIM1_ETR, SPI1_MOSI, LPUART1_RX, USART1_RTS_DE, USB_DP, CM4_EVENTOUT - 39 PA13 (JTMS-SWDIO) I/O FT (8) JTMS-SWDIO, IR_OUT, USB_NOE, SAI1_SD_B, CM4_EVENTOUT - | 35 | VDD | S | - | - | - | - | | | | | | | | 37 PA11 I/O FT_u - SPI1_MISO, USART1_CTS, USB_DM, CM4_EVENTOUT - 38 PA12 I/O FT_u - TIM1_ETR, SPI1_MOSI, LPUART1_RX, USART1_RTS_DE, USB_DP, CM4_EVENTOUT - 39 PA13 (JTMS-SWDIO) I/O FT (8) JTMS-SWDIO, IR_OUT, USB_NOE, SAI1_SD_B, CM4_EVENTOUT - | 36 | PA10 | I/O | FT_f | - | I2C1_SDA, USART1_RX,<br>USB_CRS_SYNC, SAI1_SD_A, | - | | | | | | | | 38 PA12 I/O FT_u - LPUART1_RX, USART1_RTS_DE, USB_DP, CM4_EVENTOUT - - - USB_DP, CM4_EVENTOUT - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 37 | PA11 | I/O | FT_u | - | SPI1_MISO, USART1_CTS, | - | | | | | | | | (JTMS-SWDIO) "O FI SAI1_SD_B, CM4_EVENTOUT | 38 | PA12 | I/O | FT_u | - | LPUART1_RX, USART1_RTS_DE, | - | | | | | | | | 40 VDDUSB S | 39 | | I/O | FT | (8) | | - | | | | | | | | | 40 | VDDUSB | S | - | | - | - | | | | | | | | | Pin | 96 | ures | • | | | |--------|-----------------------------|----------|----------------|-------|---------------------------------------------------------------------------------------------------------|----------------------| | Number | Name (function after reset) | Pin type | I/O structures | Notes | Alternate functions | Additional functions | | 41 | PA14<br>(JTCK-SWCLK) | I/O | FT | (8) | JTCK-SWCLK, LPTIM1_OUT,<br>I2C1_SMBA, SAI1_FS_B,<br>CM4_EVENTOUT | - | | 42 | PA15 (JTDI) | I/O | FT | (8) | JTDI, TIM2_CH1, TIM2_ETR,<br>SPI1_NSS, CM4_EVENTOUT, MCO | - | | 43 | PB3 (JTDO) | I/O | FT_a | - | JTDO-TRACESWO, TIM2_CH2,<br>SPI1_SCK, USART1_RTS_DE,<br>SAI1_SCK_B, CM4_EVENTOUT | COMP2_INM | | 44 | PB4 (NJTRST) | I/O | FT_fa | (8) | NJTRST, I2C3_SDA, SPI1_MISO,<br>USART1_CTS, SAI1_MCLK_B,<br>TIM17_BKIN, CM4_EVENTOUT | COMP2_INP | | 45 | PB5 | I/O | FT_a | - | LPTIM1_IN1, I2C1_SMBA, SPI1_MOSI, USART1_CK, LPUART1_TX, COMP2_OUT, SAI1_SD_B, TIM16_BKIN, CM4_EVENTOUT | - | | 46 | PB6 | I/O | FT_fa | 1 | LPTIM1_ETR, I2C1_SCL,<br>USART1_TX, SAI1_FS_B,<br>TIM16_CH1N, MCO,<br>CM4_EVENTOUT | COMP2_INP | | 47 | PB7 | I/O | FT_fa | - | LPTIM1_IN2, TIM1_BKIN, I2C1_SDA,<br>USART1_RX, TIM17_CH1N,<br>CM4_EVENTOUT | COMP2_INM, PVD_IN | | 48 | 48 VDD S | | | - | - | - | Table 17. STM32WB35xx pin and ball definitions (continued) - PC14 and PC15 are supplied through the power switch. As this switch only sinks a limited amount of current (3 mA), the use of the PC14 and PC15 GPIOs in output mode is limited: the speed must not exceed 2 MHz with a maximum load of 30 pF - these GPIOs must not be used as current sources (e.g. to drive a LED). - After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers that are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the reference manual RM0434, available on www.st.com. - 3. The clock on LSCO is available in Run and Stop modes, and on PA2 in Standby and Shutdown modes. - 4. RF pin, use the nominal PCB layout. - 5. 32 MHz oscillator pins, use the nominal PCB layout according to reference design (see AN5165). - 6. Reserved, must be kept unconnected. - 7. High frequency (above 32 kHz) may impact the RF performance. Set output speed GPIOB\_OSPEEDRy[1:0] to 00 (y = 0 and 1) during RF operation. - 8. After reset these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13 and PB4 pins and the internal pull-down on PA14 pin are activated. ## Table 18. Alternate functions (STM32WB55xx) | | | | | | | 10 | abie io. | Aitein | ale iunc | tions (5 i | IVISZVVE | 333XX) | | | | | | |---|------|----------------|--------------------------|----------------|------------------------|---------------|---------------|--------|-------------------|-----------------|----------|---------------------|-----------|--------------------------|-----------------|-------------------------------------|------------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | F | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SPI2/<br>SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1/<br>SPI2 | RF | USART1 | LPUART1 | TSC | USB/<br>QUADSPI | LCD | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | PA0 | - | TIM2_<br>CH1 | 1 | - | 1 | - | - | - | - | ı | - | - | COMP1_<br>OUT | SAI1_<br>EXTCLK | TIM2_<br>ETR | CM4_<br>EVENTOUT | | | PA1 | ı | TIM2_<br>CH2 | ı | - | I2C1_<br>SMBA | SPI1_<br>SCK | ı | - | | i | - | LCD_SEG0 | - | ı | ı | CM4_<br>EVENTOUT | | | PA2 | LSCO | TIM2_<br>CH3 | ı | - | - | - | - | - | LPUART1<br>_TX | i | QUADSPI_<br>BK1_NCS | LCD_SEG1 | COMP2_<br>OUT | - | - | CM4_<br>EVENTOUT | | | PA3 | - | TIM2_<br>CH4 | 1 | SAI1_<br>PDM_CK1 | - | - | - | - | LPUART1<br>_RX | 1 | QUADSPI_<br>CLK | LCD_SEG2 | - | SAI1<br>_MCLK_A | - | CM4_<br>EVENTOUT | | | PA4 | - | - | - | - | | SPI1_<br>NSS | - | - | - | - | - | LCD_SEG5 | - | SAI1<br>_FS_B | LPTIM2_<br>OUT | CM4_<br>EVENTOUT | | | PA5 | - | TIM2_<br>CH1 | TIM2_<br>ETR | - | | SPI1_<br>SCK | - | - | - | - | - | - | - | SAI1<br>_SD_B | LPTIM2_<br>ETR | CM4_<br>EVENTOUT | | | PA6 | - | TIM1_<br>BKIN | - | - | | SPI1_<br>MISO | - | - | LPUART1<br>_CTS | - | QUADSPI_<br>BK1_IO3 | LCD_SEG3 | TIM1_<br>BKIN | - | TIM16<br>_CH1 | CM4_<br>EVENTOUT | | A | PA7 | - | TIM1_<br>CH1N | - | - | I2C3_<br>SCL | SPI1_<br>MOSI | - | - | - | - | QUADSPI_<br>BK1_IO2 | LCD_SEG4 | COMP2_<br>OUT | - | TIM17<br>_CH1 | CM4_<br>EVENTOUT | | A | PA8 | МСО | TIM1_<br>CH1 | - | SAI1_<br>PDM_CK2 | | - | - | USART1_<br>CK | - | - | | LCD_COM0 | - | SAI1<br>_SCK_A | LPTIM2_<br>OUT | CM4_<br>EVENTOUT | | | PA9 | - | TIM1_<br>CH2 | - | SAI1_<br>PDM_DI2 | I2C1_<br>SCL | SPI2_<br>SCK | - | USART1_<br>TX | - | - | | LCD_COM1 | - | SAI1<br>_FS_A | - | CM4_<br>EVENTOUT | | | PA10 | - | TIM1_<br>CH3 | - | SAI1_<br>PDM_DI1 | I2C1_<br>SDA | | - | USART1_<br>RX | - | - | USB_CRS<br>_SYNC | LCD_COM2 | - | SAI1<br>_SD_A | TIM17<br>_BKIN | CM4_<br>EVENTOUT | | | PA11 | - | TIM1_<br>CH4 | TIM1_<br>BKIN2 | - | - | SPI1_<br>MISO | - | USART1_<br>CTS | - | - | USB_DM | - | TIM1_<br>BKIN2 | - | - | CM4_<br>EVENTOUT | | | PA12 | - | TIM1_<br>ETR | - | - | - | SPI1_<br>MOSI | - | USART1_<br>RTS_DE | LPUART1<br>_RX | - | USB_DP | - | - | - | - | CM4_<br>EVENTOUT | | | PA13 | JTMS-<br>SWDIO | - | - | - | ı | - | - | - | IR_OUT | - | USB_NOE | - | - | SAI1<br>_SD_B | - | CM4_<br>EVENTOUT | | | PA14 | JTCK-<br>SWCLK | LPTIM1_<br>OUT | - | - | I2C1_<br>SMBA | - | - | - | - | - | - | LCD_SEG5 | - | SAI1<br>_FS_B | - | CM4_<br>EVENTOUT | | | PA15 | JTDI | TIM2_<br>CH1 | TIM2_<br>ETR | - | | SPI1_<br>NSS | MCO | - | - | | - | LCD_SEG17 | - | - | - | CM4_<br>EVENTOUT | DS11929 Rev 11 | • | | |---|--| | _ | | | œ | | | 9 | | | • | | | | | | | | | | | | | | DS11929 Rev 11 # Table 18. Alternate functions (STM32WB55xx) (continued) | | | | | | | | | | | , | | , (0011111110 | , | | | | | |---|------|-----------------------|--------------------------|---------------|------------------------|---------------|---------------|--------------------------|-------------------|--------------------|----------------|---------------------|-----------|--------------------------|-----------------|-------------------------------------|------------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | F | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SPI2/<br>SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1/<br>SPI2 | RF | USART1 | LPUART1 | TSC | USB/<br>QUADSPI | LCD | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | РВ0 | - | - | - | - | - | - | RF_TX_<br>MOD_<br>EXT_PA | - | | - | - | - | COMP1_<br>OUT | - | - | CM4_<br>EVENTOUT | | | PB1 | - | - | - | - | - | - | - | - | LPUART1<br>_RTS_DE | - | - | - | - | - | LPTIM2_<br>IN1 | CM4_<br>EVENTOUT | | | PB2 | RTC_<br>OUT | LPTIM1_<br>OUT | - | - | I2C3_<br>SMBA | SPI1_<br>NSS | - | - | - | - | - | LCD_VLCD | - | SAI1_<br>EXTCLK | - | CM4_<br>EVENTOUT | | | РВ3 | JTDO-<br>TRACE<br>SWO | TIM2_<br>CH2 | - | - | - | SPI1_<br>SCK | - | USART1_<br>RTS_DE | - | - | - | LCD_SEG7 | - | SAI1_<br>SCK_B | - | CM4_<br>EVENTOUT | | | PB4 | NJTRST | - | - | - | I2C3_<br>SDA | SPI1_<br>MISO | - | USART1_<br>CTS | - | TSC_G2<br>_IO1 | - | LCD_SEG8 | - | SAI1_<br>MCLK_B | TIM17_<br>BKIN | CM4_<br>EVENTOUT | | | PB5 | - | LPTIM1_<br>IN1 | - | - | I2C1_<br>SMBA | SPI1_<br>MOSI | - | USART1_<br>CK | LPUART1<br>_TX | TSC_G2<br>_IO2 | - | LCD_SEG9 | COMP2_<br>OUT | SAI1_<br>SD_B | TIM16_<br>BKIN | CM4_<br>EVENTOUT | | | РВ6 | MCO | LPTIM1_<br>ETR | 1 | - | I2C1_<br>SCL | - | - | USART1_<br>TX | - | TSC_G2<br>_IO3 | - | LCD_SEG6 | 1 | SAI1_<br>FS_B | TIM16_<br>CH1N | CM4_<br>EVENTOUT | | В | РВ7 | ı | LPTIM1_<br>IN2 | - | TIM1_<br>BKIN | I2C1_<br>SDA | - | - | USART1_<br>RX | - | TSC_G2<br>_IO4 | - | LCD_SEG21 | ı | ı | TIM17_<br>CH1N | CM4_<br>EVENTOUT | | | PB8 | - | TIM1_<br>CH2N | - | SAI1_<br>PDM_CK1 | I2C1_<br>SCL | - | - | - | - | - | QUADSPI_<br>BK1_IO1 | LCD_SEG16 | - | SAI1_<br>MCLK_A | TIM16_<br>CH1 | CM4_<br>EVENTOUT | | | РВ9 | 1 | TIM1_<br>CH3N | 1 | SAI1_<br>PDM_DI2 | I2C1_<br>SDA | SPI2_<br>NSS | - | - | IR_OUT | TSC_G7<br>_IO4 | QUADSPI_<br>BK1_IO0 | LCD_COM3 | 1 | SAI1_<br>FS_A | TIM17_<br>CH1 | CM4_<br>EVENTOUT | | | PB10 | - | TIM2_<br>CH3 | - | - | I2C3_<br>SCL | SPI2_SC<br>K | - | - | LPUART1<br>_RX | TSC<br>_SYNC | QUADSPI_<br>CLK | LCD_SEG10 | COMP1_<br>OUT | SAI1_<br>SCK_A | - | CM4_<br>EVENTOUT | | | PB11 | - | TIM2_<br>CH4 | - | - | I2C3_<br>SDA | - | - | - | LPUART1<br>_TX | - | QUADSPI_<br>BK1_NCS | LCD_SEG11 | COMP2_<br>OUT | - | - | CM4_<br>EVENTOUT | | | PB12 | - | TIM1_<br>BKIN | - | TIM1_<br>BKIN | I2C3_<br>SMBA | SPI2_<br>NSS | - | - | LPUART1<br>_RTS | TSC_G1<br>_IO1 | - | LCD_SEG12 | - | SAI1_<br>FS_A | - | CM4_<br>EVENTOUT | | | PB13 | - | TIM1_<br>CH1N | - | - | I2C3_<br>SCL | SPI2_<br>SCK | - | - | LPUART1<br>_CTS | TSC_G1<br>_IO2 | - | LCD_SEG13 | - | SAI1_<br>SCK_A | - | CM4_<br>EVENTOUT | | | PB14 | - | TIM1_<br>CH2N | - | - | I2C3_<br>SDA | SPI2_<br>MISO | - | - | - | TSC_G1<br>_IO3 | - | LCD_SEG14 | - | SAI1_<br>MCLK_A | - | CM4_<br>EVENTOUT | | | PB15 | RTC_<br>REFIN | TIM1_<br>CH3N | - | - | - | SPI2_<br>MOSI | - | - | - | TSC_G1<br>_IO4 | - | LCD_SEG15 | - | SAI1_<br>SD_A | - | CM4_<br>EVENTOUT | Table 18. Alternate functions (STM32WB55xx) (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |---|------|-------------|--------------------------|---------------|------------------------|---------------|---------------|------|--------|----------------|----------------|-----------------|------------------------------------|--------------------------|----------------|-------------------------------------|------------------| | | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SPI2/<br>SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1/<br>SPI2 | RF | USART1 | LPUART1 | TSC | USB/<br>QUADSPI | LCD | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | PC0 | - | LPTIM1_<br>IN1 | - | - | I2C3<br>_SCL | - | - | - | LPUART1<br>_RX | - | - | LCD_SEG18 | - | - | LPTIM2_<br>IN1 | CM4_<br>EVENTOUT | | | PC1 | - | LPTIM1_<br>OUT | - | SPI2_<br>MOSI | I2C3<br>_SDA | | - | - | LPUART1<br>_TX | - | - | LCD_SEG19 | - | - | - | CM4_<br>EVENTOUT | | | PC2 | - | LPTIM1_<br>IN2 | - | - | - | SPI2_<br>MISO | - | - | - | - | - | LCD_SEG20 | - | - | - | CM4_<br>EVENTOUT | | | РС3 | - | LPTIM1_<br>ETR | 1 | SAI1_<br>PDM_DI1 | - | SPI2_<br>MOSI | - | - | - | - | - | LCD_VLCD | - | SAI1<br>_SD_A | LPTIM2_<br>ETR | CM4_<br>EVENTOUT | | | PC4 | - | - | - | - | - | - | - | - | - | - | - | LCD_SEG22 | - | ı | - | CM4_<br>EVENTOUT | | | PC5 | - | - | - | SAI1_<br>PDM_DI3 | - | - | - | - | - | - | - | LCD_SEG23 | - | - | - | CM4_<br>EVENTOUT | | | PC6 | - | - | 1 | - | - | - | - | - | - | TSC_G4<br>_IO1 | - | LCD_SEG24 | - | - | - | CM4_<br>EVENTOUT | | | PC7 | - | - | - | - | - | - | - | - | - | TSC_G4<br>_IO2 | - | LCD_SEG25 | - | - | - | CM4_<br>EVENTOUT | | С | PC8 | - | - | - | - | - | - | - | - | - | TSC_G4<br>_IO3 | - | LCD_SEG26 | - | - | - | CM4_<br>EVENTOUT | | | PC9 | - | - | - | TIM1<br>_BKIN | - | - | - | - | - | TSC_G4<br>_IO4 | USB_NOE | LCD_SEG27 | - | SAI1<br>_SCK_B | - | CM4_<br>EVENTOUT | | | PC10 | TRACE<br>D1 | - | - | - | - | - | - | - | - | TSC_G3<br>_IO2 | - | LCD_COM4<br>LCD_SEG28<br>LCD_SEG40 | - | - | - | CM4_<br>EVENTOUT | | | PC11 | - | - | - | - | - | - | - | - | - | TSC_G3<br>_IO3 | - | LCD_COM5<br>LCD_SEG29<br>LCD_SEG41 | - | - | - | CM4_<br>EVENTOUT | | | PC12 | TRACE<br>D3 | - | - | - | - | - | LSCO | - | - | TSC_G3<br>_IO4 | - | LCD_COM6<br>LCD_SEG30<br>LCD_SEG42 | - | - | - | CM4_<br>EVENTOUT | | | PC13 | - | - | - | - | | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | PC14 | - | - | ı | - | - | - | - | - | - | = | - | - | ı | ı | - | CM4_<br>EVENTOUT | | | PC15 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | DS11929 Rev 11 76/193 | | | | | | - | Table 1 | 8. Alteri | nate fu | nctions | (STM32W | /B55xx) | (continu | ied) | | | | | |---|------|----------------|--------------------------|----------------|------------------------|---------------|---------------|---------|---------|---------|----------------|---------------------|------------------------------------|--------------------------|-----------------|-------------------------------------|------------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SPI2/<br>SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1/<br>SPI2 | RF | USART1 | LPUART1 | TSC | USB/<br>QUADSPI | LCD | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | PD0 | - | - | - | - | - | SPI2_<br>NSS | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | PD1 | - | - | - | - | - | SPI2_<br>SCK | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | PD2 | TRACE<br>D2 | - | - | - | - | - | - | - | - | TSC_<br>SYNC | - | LCD_COM7<br>LCD_SEG31<br>LCD_SEG43 | - | - | - | CM4_<br>EVENTOUT | | | PD3 | - | - | - | SPI2_SCK | - | SPI2_<br>MISO | - | - | - | - | QUADSPI_<br>BK1_NCS | - | - | - | - | CM4_<br>EVENTOUT | | | PD4 | - | - | - | - | - | SPI2_<br>MOSI | - | - | - | TSC_<br>G5_IO1 | QUADSPI_<br>BK1_IO0 | - | - | - | - | CM4_<br>EVENTOUT | | | PD5 | - | - | - | - | - | - | - | - | - | TSC_<br>G5_IO2 | QUADSPI_<br>BK1_IO1 | - | - | SAI1_<br>MCLK_B | - | CM4_<br>EVENTOUT | | | PD6 | - | - | - | SAI1_<br>PDM_DI1 | - | - | - | - | - | TSC_<br>G5_IO3 | QUADSPI_<br>BK1_IO2 | - | - | SAI1_<br>SD_A | - | CM4_<br>EVENTOUT | | D | PD7 | - | - | - | - | - | - | - | - | - | TSC_<br>G5_IO4 | QUADSPI_<br>BK1_IO3 | LCD_SEG39 | - | - | - | CM4_<br>EVENTOUT | | | PD8 | - | - | TIM1<br>_BKIN2 | - | - | - | - | - | - | - | - | LCD_SEG28 | - | - | - | CM4_<br>EVENTOUT | | | PD9 | TRACE<br>D0 | - | - | - | - | - | - | - | - | - | - | LCD_SEG29 | - | - | - | CM4_<br>EVENTOUT | | | PD10 | TRIG<br>_INOUT | - | - | - | - | - | - | - | - | TSC_<br>G6_IO1 | - | LCD_SEG30 | - | - | - | CM4_<br>EVENTOUT | | | PD11 | - | - | - | - | - | - | - | - | - | TSC_<br>G6_IO2 | - | LCD_SEG31 | - | - | LPTIM2_<br>ETR | CM4_<br>EVENTOUT | | | PD12 | ī | - | - | | - | | - | - | - | TSC_<br>G6_IO3 | - | LCD_SEG32 | - | - | LPTIM2_<br>IN1 | CM4_<br>EVENTOUT | | | PD13 | - | - | - | - | - | - | - | - | - | TSC_<br>G6_IO4 | - | LCD_SEG33 | - | -, | LPTIM2_<br>OUT | CM4_<br>EVENTOUT | | | PD14 | - | TIM1_<br>CH1 | - | - | - | - | - | - | - | - | - | LCD_SEG34 | - | - | - | CM4_<br>EVENTOUT | | | PD15 | - | TIM1_<br>CH2 | - | - | - | - | - | - | - | - | - | LCD_SEG35 | - | - | - | CM4_<br>EVENTOUT | # Table 18. Alternate functions (STM32WB55xx) (continued) | | | | | | | | | | | ( | , | (001111110 | , | | | | | |---|------|---------|--------------------------|---------------|------------------------|---------------|---------------|-----|--------|---------|----------------|-----------------|-----------|--------------------------|-----------------|-------------------------------------|------------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | P | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SPI2/<br>SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1/<br>SPI2 | RF | USART1 | LPUART1 | TSC | USB/<br>QUADSPI | LCD | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | PE0 | - | TIM1_<br>ETR | - | - | - | - | - | - | = | TSC_<br>G7_IO3 | - | LCD_SEG36 | - | - | TIM16_<br>CH1 | CM4_<br>EVENTOUT | | | PE1 | - | - | - | - | - | - | - | - | - | TSC_<br>G7_IO2 | - | LCD_SEG37 | - | - | TIM17_<br>CH1 | CM4_<br>EVENTOUT | | E | PE2 | TRACECK | - | - | SAI1_<br>PDM_CK1 | - | - | - | - | - | TSC_<br>G7_IO1 | - | LCD_SEG38 | - | SAI1_<br>MCLK_A | - | CM4_<br>EVENTOUT | | | PE3 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | PE4 | - | ı | - | - | - | ı | ı | - | - | ı | - | - | ı | ı | - | CM4_<br>EVENTOUT | | | РН0 | - | 1 | - | - | - | 1 | 1 | - | - | 1 | - | - | 1 | 1 | - | CM4_<br>EVENTOUT | | н | PH1 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | РН3 | LSCO | - | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF10 | AF12 | AF13 | AF14 | AF15 | |---|------|----------------|--------------------------|----------------|------------------|---------------|---------------|-----|-------------------|-----------------|---------------------|--------------------------|-----------------|-------------------------------------|------------------| | ı | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1 | RF | USART1 | LPUART1 | USB/<br>QUADSPI | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | PA0 | - | TIM2_<br>CH1 | - | - | - | - | - | - | - | - | COMP1_<br>OUT | SAI1_<br>EXTCLK | TIM2_<br>ETR | CM4_<br>EVENTOUT | | | PA1 | - | TIM2_<br>CH2 | - | - | I2C1_<br>SMBA | SPI1_<br>SCK | - | - | | - | - | - | - | CM4_<br>EVENTOUT | | | PA2 | LSCO | TIM2_<br>CH3 | - | - | - | - | - | - | LPUART1<br>_TX | QUADSPI_<br>BK1_NCS | COMP2_<br>OUT | - | - | CM4_<br>EVENTOUT | | | PA3 | - | TIM2_<br>CH4 | - | SAI1_<br>PDM_CK1 | - | - | - | - | LPUART1<br>_RX | QUADSPI_<br>CLK | - | SAI1<br>_MCLK_A | - | CM4_<br>EVENTOUT | | | PA4 | - | - | - | - | | SPI1_<br>NSS | - | - | - | - | - | SAI1<br>_FS_B | LPTIM2_<br>OUT | CM4_<br>EVENTOUT | | | PA5 | - | TIM2_<br>CH1 | TIM2_<br>ETR | - | | SPI1_<br>SCK | - | - | - | - | - | SAI1<br>_SD_B | LPTIM2_<br>ETR | CM4_<br>EVENTOUT | | | PA6 | - | TIM1_<br>BKIN | - | - | | SPI1_<br>MISO | - | - | LPUART1<br>_CTS | QUADSPI_<br>BK1_IO3 | TIM1_<br>BKIN | - | TIM16<br>_CH1 | CM4_<br>EVENTOUT | | A | PA7 | - | TIM1_<br>CH1N | - | - | I2C3_<br>SCL | SPI1_<br>MOSI | - | - | - | QUADSPI_<br>BK1_IO2 | COMP2_<br>OUT | - | TIM17<br>_CH1 | CM4_<br>EVENTOUT | | | PA8 | MCO | TIM1_<br>CH1 | - | SAI1_<br>PDM_CK2 | 1 | - | - | USART1_<br>CK | - | | - | SAI1<br>_SCK_A | LPTIM2_<br>OUT | CM4_<br>EVENTOUT | | | PA9 | - | TIM1_<br>CH2 | - | SAI1_<br>PDM_DI2 | I2C1_<br>SCL | - | - | USART1_<br>TX | - | | - | SAI1<br>_FS_A | - | CM4_<br>EVENTOUT | | | PA10 | - | TIM1_<br>CH3 | - | SAI1_<br>PDM_DI1 | I2C1_<br>SDA | - | - | USART1_<br>RX | - | USB_CRS<br>_SYNC | - | SAI1<br>_SD_A | TIM17<br>_BKIN | CM4_<br>EVENTOUT | | | PA11 | - | TIM1_<br>CH4 | TIM1_<br>BKIN2 | - | - | SPI1_<br>MISO | - | USART1_<br>CTS | - | USB_DM | TIM1_<br>BKIN2 | - | - | CM4_<br>EVENTOUT | | | PA12 | - | TIM1_<br>ETR | - | - | | SPI1_<br>MOSI | - | USART1_<br>RTS_DE | LPUART1<br>_RX | USB_DP | - | - | - | CM4_<br>EVENTOUT | | | PA13 | JTMS-<br>SWDIO | - | - | - | - | - | - | - | IR_OUT | USB_NOE | - | SAI1<br>_SD_B | - | CM4_<br>EVENTOUT | | | PA14 | JTCK-<br>SWCLK | LPTIM1_<br>OUT | ı | - | I2C1_<br>SMBA | - | - | - | - | - | - | SAI1<br>_FS_B | - | CM4_<br>EVENTOUT | | | PA15 | JTDI | TIM2_<br>CH1 | TIM2_<br>ETR | - | | SPI1_<br>NSS | MCO | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | | 450 | 454 | 450 | | | | 450 | 1 | 1 | | 4540 | 4540 | 4544 | A = 4 = | |---|------|-----------------------|--------------------------|---------------|------------------|---------------|---------------|----------------------|-------------------|--------------------|---------------------|--------------------------|-----------------|-------------------------------------|------------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF10 | AF12 | AF13 | AF14 | AF15 | | ı | Port | SYS_AF | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | SAI1/<br>TIM1 | I2C1/<br>I2C3 | SPI1 | RF | USART1 | LPUART1 | USB/<br>QUADSPI | COMP1/<br>COMP2/<br>TIM1 | SAI1 | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT | | | РВ0 | ı | - | ı | - | - | - | RF_TX_<br>MOD_EXT_PA | - | | 1 | COMP1_<br>OUT | - | ı | CM4_<br>EVENTOUT | | | PB1 | - | - | - | - | | - | - | - | LPUART1<br>_RTS_DE | - | - | - | LPTIM2_<br>IN1 | CM4_<br>EVENTOUT | | | PB2 | RTC_<br>OUT | LPTIM1_<br>OUT | - | - | I2C3_<br>SMBA | SPI1_<br>NSS | - | - | - | - | - | SAI1_<br>EXTCLK | - | CM4_<br>EVENTOUT | | | РВ3 | JTDO-<br>TRACE<br>SWO | TIM2_<br>CH2 | - | - | - | SPI1_<br>SCK | - | USART1_<br>RTS_DE | - | - | - | SAI1_<br>SCK_B | - | CM4_<br>EVENTOUT | | В | PB4 | NJTRST | - | - | - | I2C3_<br>SDA | SPI1_<br>MISO | - | USART1_<br>CTS | - | - | - | SAI1_<br>MCLK_B | TIM17_<br>BKIN | CM4_<br>EVENTOUT | | | PB5 | - | LPTIM1_<br>IN1 | - | - | I2C1_<br>SMBA | SPI1_<br>MOSI | - | USART1_<br>CK | LPUART1<br>_TX | - | COMP2_<br>OUT | SAI1_<br>SD_B | TIM16_<br>BKIN | CM4_<br>EVENTOUT | | | PB6 | MCO | LPTIM1_<br>ETR | - | - | I2C1_<br>SCL | - | - | USART1_<br>TX | - | - | - | SAI1_<br>FS_B | TIM16_<br>CH1N | CM4_<br>EVENTOUT | | | PB7 | - | LPTIM1_<br>IN2 | - | TIM1_<br>BKIN | I2C1_<br>SDA | - | - | USART1_<br>RX | - | - | - | - | TIM17_<br>CH1N | CM4_<br>EVENTOUT | | | PB8 | - | TIM1_<br>CH2N | - | SAI1_<br>PDM_CK1 | I2C1_<br>SCL | - | - | - | - | QUADSPI_<br>BK1_IO1 | - | SAI1_<br>MCLK_A | TIM16_<br>CH1 | CM4_<br>EVENTOUT | | | РВ9 | 1 | TIM1_<br>CH3N | ı | SAI1_<br>PDM_DI2 | I2C1_<br>SDA | - | - | - | IR_OUT | QUADSPI_<br>BK1_IO0 | - | SAI1_<br>FS_A | TIM17_<br>CH1 | CM4_<br>EVENTOUT | | С | PC14 | - | - | - | - | | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | | PC15 | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | Е | PE4 | - | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | | Н | РН3 | LSCO | - | - | - | - | - | - | - | - | - | - | - | - | CM4_<br>EVENTOUT | # 5 Memory mapping The STM32WB55xx and STM32WB35xx devices feature a single physical address space that can be accessed by the application processor and by the RF subsystem. A part of the Flash memory and of the SRAM2a and SRAM2b memories are made secure, exclusively accessible by the CPU2, protected against execution, read and write from CPU1 and DMA. In case of shared resources the SW should implement arbitration mechanism to avoid access conflicts. This happens for peripherals Reset and Clock Controller (RCC), Power Controller (PWC), EXTI and Flash interface, and can be implemented using the built-in semaphore block (HSEM). By default the RF subsystem and CPU2 operate in secure mode. This implies that part of the Flash and of the SRAM2 memories can only be accessed by the RF subsystem and by the CPU2. In this case the Host processor (CPU1) has no access to these resources. The detailed memory map and the peripheral mapping can be found in the reference manual RM0434. **A**7/ ## 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $V_{DD} = V_{DDA} = V_{DDRF} = 3 \text{ V}$ and $T_A = 25 \,^{\circ}\text{C}$ . They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). # 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 14. ### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 15. # 6.1.6 Power supply scheme Figure 16. Power supply scheme (all packages except UFBGA129 and WLCSP100) VBAT 📙 Backup circuitry 1.55 V to 3.6 V (LSE, RTC and backup registers) Power switch V<sub>CORE</sub> n x VDD Regulator $V_{DDIO1}$ OUT Kernel logic 10 (CPU, digital GPIOs [ n x 100 nF + 1 x 4.7 μF logic and memories $V_{SS}$ **VDDA** ADC 10 nF + 1 μF 100 nF + 1 μF COMPs VREF-Vss **VDDSMPS SMPS** Regulator VLXSMPS J 4.7 μF **VFBSMPS** 4.7 µF VSSSMPS **USB VDDUSB** transceiver **VDDRF** 100 nF Radio **VSSRF** Exposed pad $V_{SS}$ To all modules - 1. The value of L1 depends upon the frequency, as indicated in *Table 6*. - 2. $V_{REF+}$ connection is not available on UFQFPN48 package. Figure 17. Power supply scheme (UFBGA129 and WLCSP100 packages) - 1. The value of L1 depends upon the frequency, as indicated in *Table 6*. - For UFBGA129 package VDD\_DCAPx and VSS\_DCAPx balls are connected to V<sub>DD</sub> and V<sub>SS</sub> internally, to simplify the 2-layer board layout and especially the ground plane below the BGA. V<sub>DD</sub> power supply can be made with a single connection to the center of the BGA on the board bottom layer. The decoupling 100 nF capacitors are connected without cutting the board ground plane. - 3. n x 100 nF only for WLCSP package. 57 Caution: Each power supply pair ( $V_{DD}$ / $V_{SS}$ , $V_{DDA}$ / $V_{SSA}$ etc.) must be decoupled with filtering ceramic capacitors as shown in *Figure 16*. These capacitors must be placed as close as possible to (or below) the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ### 6.1.7 Current consumption measurement IDDSMPS VDDSMPS IDDRF VDDSB VDDUSB VDDUSB IDDVBAT VDDA VDDA MS45416V1 Figure 18. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 20*, *Table 21* and *Table 22* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand. 4 **Symbol** Ratings Min Max Unit External main supply voltage $V_{DDX} - V_{SS}$ (including $V_{DD}$ , $V_{DDA}$ , $V_{DDUSB}$ , $V_{LCD}$ , $V_{DDRF}$ , -0.34.0 $V_{DDSMPS}, V_{BAT}, V_{REF+}$ $\begin{array}{l} \text{min (V}_{\text{DD}}, \text{V}_{\text{DDA}}, \text{V}_{\text{DDUSB}}, \text{V}_{\text{LCD}}, \\ \text{V}_{\text{DDRF}}, \text{V}_{\text{DDSMPS}}) + 4.0^{(3)(4)} \end{array}$ ٧ Input voltage on FT\_xxx pins $V_{IN}^{(2)}$ $V_{SS}$ -0.3 Input voltage on TT\_xx pins 4.0 Input voltage on any other pin 4.0 Variations between different V<sub>DDX</sub> power pins $|\Delta V_{DDx}|$ 50 of the same domain mV Variations between all the different ground $|V_{SSx}-V_{SS}|$ 50 pins<sup>(5)</sup> Allowed voltage difference for $V_{REF+} > V_{DDA}$ ٧ V<sub>REF+</sub> - V<sub>DDA</sub> 0.4 Table 20. Voltage characteristics<sup>(1)</sup> - All main power (V<sub>DD</sub>, V<sub>DDRF</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. V<sub>IN</sub> maximum must always be respected. Refer to Table 21 for the maximum allowed injected current values. - 3. This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table. - 4. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled. - 5. Include VREF- pin. Table 21. Current characteristics | Symbol | Ratings | Max | Unit | |--------------------------------------|------------------------------------------------------------------------------------|------------------------|------| | ΣIV <sub>DD</sub> | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 130 | | | ∑IV <sub>SS</sub> | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 130 | | | IV <sub>DD(PIN)</sub> | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup> | 100 | | | IV <sub>SS(PIN)</sub> | Maximum current out of each V <sub>SS</sub> ground pin (sink) <sup>(1)</sup> | 100 | | | | Output current sunk by any I/O and control pin except FT_f | 20 | | | I <sub>IO(PIN)</sub> | Output current sunk by any FT_f pin | 20 | mΛ | | | Output current sourced by any I/O and control pin | 20 | mA | | 71 | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 100 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | 100 | | | ı (3) | Injected current on FT_xxx, TT_xx, RST and B pins, except PB0 and PB1 | -5 / +0 <sup>(4)</sup> | | | I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on PB0 and PB1 | -5/0 | | | Σ I <sub>INJ(PIN)</sub> | Total injected current (sum of all I/Os and control pins) <sup>(5)</sup> | 25 | | All main power (V<sub>DD</sub>, V<sub>DDRF</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supplies, in the permitted range. A negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 20: Voltage characteristics* for the maximum allowed input voltage values. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count packages. Positive injection (when V<sub>IN</sub> > V<sub>DD</sub>) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. 5. When several inputs are submitted to a current injection, the maximum ∑|I<sub>INJ(PIN)</sub>| is the absolute sum of the negative injected currents (instantaneous values). **Table 22. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 130 | J | # 6.3 Operating conditions # 6.3.1 Summary of main performance Table 23. Main performance at $V_{DD} = 3.3 \text{ V}$ | | Parameter | | Test conditions | Тур | Unit | |-------------------|--------------------------|-----------|--------------------------------------------------------------------------------------|-------|------| | | | | VBAT (V <sub>BAT</sub> = 1.8 V, V <sub>DD</sub> = 0 V) | 0.002 | | | | | | Shutdown (V <sub>DD</sub> = 1.8 V) | 0.013 | | | | | | Standby (V <sub>DD</sub> = 1.8 V, 32 Kbytes RAM retention) | 0.320 | | | | | | Stop2 | 1.85 | | | I <sub>CORE</sub> | Core current consumption | | Sleep (16 MHz) | 740 | | | | Concumption | | LP run (2 MHz) | 320 | | | | | | Run (64 MHz) | 5000 | | | | | | Radio RX <sup>(1)</sup> | 4500 | | | | | | Radio TX 0 dBm output power <sup>(1)</sup> | 5200 | μA | | | | DI E | Advertising with Stop $2^{(2)}$ (Tx = 0 dBm; Period 1.28 s; 31 bytes, 3 channels) | 13 | | | | Peripheral | BLE | Advertising with Stop $2^{(2)}$<br>(Tx = 0 dBm, 6 bytes; period 10.24 s, 3 channels) | 4 | | | I <sub>PERI</sub> | current | LP timers | - | 6 | | | | consumption I2C3 - | | 7.1 | | | | | | LPUART - | | 7.7 | | | | | RTC | - | 2.5 | | <sup>1.</sup> Power consumption including RF subsystem and digital processing. # 6.3.2 General operating conditions Table 24. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-------------------------------|-----------------------------|------------------------|-----|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 64 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | 0 | 64 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | 64 | | | $V_{DD}$ | Standard operating voltage | - | 1.71 <sup>(1)(2)</sup> | 3.6 | | | | | ADC or COMP used | 1.62 | | | | $V_{DDA}$ | Analog supply voltage | VREFBUF used | 2.4 | 3.6 | V | | · DDA | | ADC, COMP, VREFBUF not used | 0 | | | | V <sub>BAT</sub> | Backup operating voltage | - | 1.55 | 3.6 | | <sup>2.</sup> Power consumption integrated over 100 s, including Cortex-M4, RF subsystem, digital processing and Cortex-M0+. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-------------------------------------------------------------------------------------------------|--------------------------------------|-----------------|-----------------------------------------------------------------------------------------------|-------| | $V_{FBSMPS}$ | SMPS Feedback voltage | - | 1.4 | 3.6 | | | V <sub>DDRF</sub> | Minimum RF voltage | - | 1.71 | 3.6 | | | V | LICD cumply voltage | USB used | 3.0 | 3.6 | | | V <sub>DDUSB</sub> | USB supply voltage | USB not used | 0 | 3.6 | V | | | | TT_xx I/O | -0.3 | V <sub>DD</sub> + 0.3 | | | V <sub>IN</sub> | I/O input voltage | All I/O except TT_xx | -0.3 | min (min ( $V_{DD}$ , $V_{DDA}$ , $V_{DDUSB}$ , $V_{LCD}$ ) + 3.6 V, 5.5 V) <sup>(3)(4)</sup> | | | | Down discipation of | UFQFPN48 | - | 803 | | | В | Power dissipation at<br>$T_A = 85$ °C for suffix 6<br>or<br>$T_A = 105$ °C for suffix $7^{(5)}$ | VFQFPN68 | - | 425 | mW | | $P_{D}$ | | WLCSP100 | - | 558 | IIIVV | | | TA = 105 C for sum / / | UFBGA129 | - | 481 | | | | Ambient temperature for the | Maximum power dissipation | -40 | 85 | | | TA | suffix 6 version | Low-power dissipation <sup>(6)</sup> | <del>-4</del> 0 | 105 | | | IA | Ambient temperature for the | Maximum power dissipation | -40 | 105 | °C | | | suffix 7 version | Low-power dissipation <sup>(6)</sup> | <del>-4</del> 0 | 125 | | | т | lunction tomporature range | Suffix 6 version | -40 | 105 | | | ТЈ | Junction temperature range | Suffix 7 version | <del>-4</del> 0 | 125 | | Table 24. General operating conditions (continued) #### 6.3.3 RF BLE characteristics RF characteristics are given at 1 Mbps, unless otherwise specified. Table 25. RF transmitter BLE characteristics | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |-------------------|---------------------------|-----------------|------|-----|------|------| | F <sub>op</sub> | Frequency operating range | - | 2402 | ı | 2480 | MU | | F <sub>xtal</sub> | Crystal frequency | - | - | 32 | - | MHz | | ΔF | Delta frequency | - | - | 250 | ı | kHz | <sup>1.</sup> When RESET is released functionality is guaranteed down to $V_{BOR0}\,\text{Min}.$ When V<sub>DDmin</sub> is lower then 1.95 V, the SMPS operation mode must be conditioned by enabling the BORH configuration to force SMPS bypass mode, or the SMPS must not be enabled. <sup>3.</sup> This formula has to be applied only on the power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between min $(V_{DD}, V_{DDA}, V_{DDUSB}, V_{LCD}) + 3.6 \text{ V}$ and 5.5V. For operation with voltage higher than min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>) + 0.3 V, the internal pull-up and pull-down resistors must be disabled. If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Section 7.5: Thermal characteristics). In low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Section 7.5: Thermal characteristics). Table 25. RF transmitter BLE characteristics (continued) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|--------------------|-----------------|-----|-----|-----|------| | Rgfsk | On Air data rate | - | - | 1 | 2 | Mbps | | PLLres | RF channel spacing | - | - | 2 | - | MHz | Table 26. RF transmitter BLE characteristics (1 Mbps) $^{(1)}$ | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|------|-----|------|---------------| | | | | SMPS Bypass or<br>ON ( $V_{FBSMPS} = 1.7 \text{ V}$ and<br>$V_{DD} > 1.95 \text{ V}$ ) <sup>(2)</sup> | - | 6.0 | - | | | P <sub>rf</sub> | Maximum output power | | SMPS Bypass ( $V_{DD} > 1.71 \text{ V}$ ) or ON ( $V_{FBSMPS} = 1.4 \text{ V}$ and $V_{DD} > 1.95 \text{ V}$ ), Code $29^{(2)}$ | - | 3.7 | - | dBm | | | 0 dBm output power | | - | - | 0 | - | | | | Minimum output power | | - | - | -20 | - | | | P <sub>band</sub> | Output power variation over the band | | Tx = 0 dBm - Typical | -0.5 | - | 0.4 | dB | | BW6dB | 6 dB signal bandwidth | | Tx = maximum output power | - | 670 | - | kHz | | IBSE | In band spurious emission 2 MHz ≥ 3 MHz | | Bluetooth® Low Energy: -20 dBm | - | -50 | - | dBm | | IDSE | | | Bluetooth® Low Energy: -30 dBm | - | -53 | - | UDIII | | f <sub>d</sub> | Frequency drift | • | Bluetooth® Low Energy: ±50 kHz | -50 | - | +50 | kHz | | maxdr | Maximum drift rate | | Bluetooth <sup>®</sup> Low Energy:<br>±20 kHz / 50 µs | -20 | - | +20 | kHz/<br>50 µs | | fo | Frequency offset | | Bluetooth <sup>®</sup> Low Energy:<br>±150 kHz | -150 | - | +150 | kHz | | Δf1 | Frequency deviation average | | Bluetooth <sup>®</sup> Low Energy:<br>between 225 and 275 kHz | 225 | - | 275 | KΠZ | | Δfa | Frequency deviation Δf2 (average) / Δf1 (average) | | Bluetooth® Low Energy:> 0.80 | 0.80 | - | - | - | | OBSE <sup>(3)</sup> | Out of band | < 1 GHz | | - | -61 | - | dBm | | OBSE | spurious emission | ≥ 1 GHz | - | - | -46 | - | UDIII | Measured in conducted mode, based on reference design (see AN5165), using output power specific external RF filter and impedance matching networks to interface with a 50 Ω antenna. V<sub>FBSMPS</sub> and V<sub>DD</sub> must be set to different voltage levels, depending upon the desired TX signal (see AN5246 *Usage of SMPS on STM32WB Series microcontrollers*, available on www.st.com). Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan). Table 27. RF transmitter BLE characteristics (2 Mbps)<sup>(1)</sup> | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------|---------|--------------------------------------------------------------------------------------------------|------|-----|-----|---------------| | | | | SMPS Bypass or ON $(V_{FBSMPS} = 1.7 \text{ V and}$ $V_{DD} > 1.95 \text{ V})^{(2)}$ | - | 6.0 | - | | | P <sub>rf</sub> | Maximum output power | | SMPS Bypass or ON $(V_{FBSMPS} = 1.4 \text{ V and}$ $V_{DD} > 1.71 \text{ V})$ , Code $29^{(2)}$ | ı | 3.7 | - | dBm | | | 0 dBm output power | | - | ı | 0 | - | | | | Minimum output power | | - | ı | -20 | - | | | P <sub>band</sub> | Output power variation over the band | | Tx = 0 dBm - Typical | -0.5 | - | 0.4 | dB | | BW6dB | 6 dB signal bandwidth | | Tx = maximum output power | - | 670 | - | kHz | | | 4 MHz | | Bluetooth® Low Energy: -20 dBm | - | -56 | - | | | IBSE | In band spurious emission 5 M | 5 MHz | Bluetooth® Low Energy: -20 dBm | - | -57 | - | dBm | | | | ≥ 6 MHz | Bluetooth® Low Energy: -30 dBm | | -58 | | | | f <sub>d</sub> | Frequency drift | | Bluetooth® Low Energy: ±50 kHz | -50 | - | 50 | kHz | | maxdr | Maximum drift rate | | Bluetooth <sup>®</sup> Low Energy:<br>±20 kHz / 50 µs | -20 | - | 20 | kHz/<br>50 µs | | fo | Frequency offset | | Bluetooth® Low Energy: ±150 kHz | -150 | - | 150 | | | Δf1 | Frequency deviation average | | Bluetooth <sup>®</sup> Low Energy:<br>between 450 and 550 kHz | 450 | - | 550 | kHz | | Δfa | Frequency deviation Δf2 (average) / Δf1 (average) | | Bluetooth <sup>®</sup> Low Energy:> 0.80 | 0.80 | - | - | - | | OBSE <sup>(3)</sup> | Out of band | < 1 GHz | - | - | -61 | - | dBm | | UDSE." | | ≥ 1 GHz | - | - | -46 | - | ubiii | <sup>1.</sup> Measured in conducted mode, based on reference design (see AN5165), using output power specific external RF filter and impedance matching networks to interface with a 50 $\Omega$ antenna. V<sub>FBSMPS</sub> and V<sub>DD</sub> must be set to different voltage levels, depending upon the desired TX signal (see AN5246 Usage of SMPS on STM32WB Series microcontrollers, available on www.st.com). Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan). Table 28. RF receiver BLE characteristics (1 Mbps) | Symbol | Parameter | Test conditions | Тур | Unit | |--------------------------|-----------------------------------------------|--------------------------------------------------------------|-------|------| | Prx_max | Maximum input signal | PER <30.8%<br>Bluetooth <sup>®</sup> Low Energy: min -10 dBm | 0 | | | D (1) | High sensitivity mode (SMPS Bypass) | PER <30.8% | -96 | | | Psens <sup>(1)</sup> | High sensitivity mode (SMPS ON) | Bluetooth <sup>®</sup> Low Energy: max -70 dBm | -95.5 | dBm | | Rssi <sub>maxrange</sub> | RSSI maximum value | - | -7 | | | Rssi <sub>minrange</sub> | RSSI minimum value | - | -94 | | | Rssi <sub>accu</sub> | RSSI accuracy | - | 2 | | | C/Ico | Co-channel rejection | Bluetooth <sup>®</sup> Low Energy: 21 dB | 8 | | | | | Adj ≥ 5 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -53 | | | | | Adj ≤ -5 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -53 | | | | Adjacent channel interference | Adj = 4 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -48 | | | | | Adj = -4 MHz<br>Bluetooth <sup>®</sup> Low Energy: -15 dB | -33 | | | C/I | | Adj = 3 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -46 | dB | | | | Adj = 2 MHz<br>Bluetooth <sup>®</sup> Low Energy: -17 dB | -39 | | | | | Adj = -2 MHz<br>Bluetooth <sup>®</sup> Low Energy: -15 dB | -35 | | | | | Adj = 1 MHz<br>Bluetooth <sup>®</sup> Low Energy: 15 dB | -2 | | | | | Adj = -1 MHz<br>Bluetooth <sup>®</sup> Low Energy: 15 dB | 2 | | | C/Image | Image rejection (F <sub>image</sub> = -3 MHz) | Bluetooth <sup>®</sup> Low Energy: -9 dB | -29 | | | | | f2-f1 = 3 MHz<br>Bluetooth <sup>®</sup> Low Energy: -50 dBm | -34 | | | P_IMD | Intermodulation | f2-f1 = 4 MHz<br>Bluetooth <sup>®</sup> Low Energy: -50 dBm | -30 | dBm | | | | f2-f1 = 5 MHz<br>Bluetooth <sup>®</sup> Low Energy: -50 dBm | -32 | | Table 28. RF receiver BLE characteristics (1 Mbps) (continued) | Symbol | Parameter | Test conditions | Тур | Unit | | |--------|----------------------|----------------------------------------------------------------|-----|---------|--| | | | 30 to 2000 MHz<br>Bluetooth <sup>®</sup> Low Energy: -30 dBm | -3 | | | | D ODD | Out of band blocking | 2003 to 2399 MHz<br>Bluetooth <sup>®</sup> Low Energy: -35 dBm | -5 | dBm | | | P_OBB | | 2484 to 2997 MHz<br>Bluetooth <sup>®</sup> Low Energy: -35 dBm | -2 | T ubiii | | | | | 3 to 12.75 GHz<br>Bluetooth <sup>®</sup> Low Energy: -30 dBm | 7 | | | <sup>1.</sup> With ideal TX. Table 29. RF receiver BLE characteristics (2 Mbps) | Symbol | Parameter | Test conditions | Тур | Unit | |--------------------------|-----------------------------------------------|--------------------------------------------------------------|-------|------| | Prx_max | Maximum input signal | PER <30.8%<br>Bluetooth <sup>®</sup> Low Energy: min -10 dBm | 0 | | | _ (1) | High sensitivity mode (SMPS Bypass) | PER <30.8% | -93 | | | Psens <sup>(1)</sup> | High sensitivity mode (SMPS ON) | Bluetooth <sup>®</sup> Low Energy: max -70 dBm | -92.5 | dBm | | Rssi <sub>maxrange</sub> | RSSI maximum value | - | -7 | | | Rssi <sub>minrange</sub> | RSSI minimum value | - | -94 | | | Rssi <sub>accu</sub> | RSSI accuracy | - | 2 | | | C/Ico | Co-channel rejection | Bluetooth® Low Energy spec: 21 dB | 9 | | | | | Adj ≥ 8MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -53 | | | | | Adj ≤ -8 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -50 | | | | | Adj = 6 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB | -49 | | | C/I | Adjacent channel interference | Adj = -6 MHz<br>Bluetooth <sup>®</sup> Low Energy: -15 dB | -46 | dB | | | | Adj = 4 MHz<br>Bluetooth <sup>®</sup> Low Energy: -17 dB | -42 | | | | | Adj = 2 MHz<br>Bluetooth <sup>®</sup> Low Energy:15 dB | -3 | | | | | Adj = -2 MHz<br>Bluetooth <sup>®</sup> Low Energy:15 dB | -3 | | | C/Image | Image rejection (F <sub>image</sub> = -4 MHz) | Bluetooth® Low Energy: -9 dB | -26 | 1 | dBm -3 -9 -3 4 ParameterTest conditionsTypUnitIntermodulation|f2-f1| = 6 MHz<br/>Bluetooth® Low Energy: -50 dBm-29|f2-f1| = 8 MHz<br/>Bluetooth® Low Energy: -50 dBm-30|f2-f1| = 10 MHz<br/>Bluetooth® Low Energy: -50 dBm-2930 to 2000 MHz-29 2003 to 2399 MHz 2484 to 2997 MHz 3 to 12.75 GHz Bluetooth® Low Energy: -30 dBm Bluetooth® Low Energy: -35 dBm Bluetooth® Low Energy: -35 dBm Bluetooth® Low Energy: -30 dBm Table 29. RF receiver BLE characteristics (2 Mbps) (continued) P\_OBB **Symbol** P\_IMD Table 30. RF BLE power consumption for $V_{DD} = 3.3 V^{(1)}$ | Symbol | Parameter | Тур | Unit | |---------------------|----------------------------------------------------------------------------|-----|------| | 1 | TX maximum output power consumption (SMPS Bypass) | | | | <sup>I</sup> txmax | TX maximum output power consumption (SMPS On, V <sub>FBSMPS</sub> = 1.7 V) | 7.8 | | | 1 | TX 0 dBm output power consumption (SMPS Bypass) | 8.8 | mA | | <sup>I</sup> tx0dbm | TX 0 dBm output power consumption (SMPS On, V <sub>FBSMPS</sub> = 1.4 V) | 5.2 | IIIA | | I <sub>rxlo</sub> | Rx consumption (SMPS Bypass) | 7.9 | | | | Rx consumption (SMPS On, V <sub>FBSMPS</sub> = 1.4 V) | 4.5 | | <sup>1.</sup> Power consumption including RF subsystem and digital processing. ### 6.3.4 RF 802.15.4 characteristics Out of band blocking Table 31. RF transmitter 802.15.4 characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------|------------|------|-----|------|------| | F <sub>op</sub> | Frequency operating range | - | 2405 | - | 2480 | | | F <sub>xtal</sub> | Crystal frequency | - | - | 32 | - | MHz | | ΔF | Delta frequency | - | - | 5 | - | | | Roqpsk | On air data rate | - | - | 250 | - | kbps | | PLLres | RF channel spacing | - | - | 5 | - | MHz | With ideal TX. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | | | SMPS Bypass or ON $(V_{FBSMPS} = 1.7 \text{ V and } V_{DD} > 1.95 \text{ V})$ | - | 5.7 | - | | | Prf | Maximum output power <sup>(1)</sup> | SMPS Bypass $(V_{DD} > 1.71 \text{ V})$ or ON $(V_{FBSMPS} = 1.4 \text{ V})$ and $(V_{DD} > 1.95 \text{ V})$ | - | 3.7 | - | dBm | | | 0 dBm output power | - | - | 0 | - | | | | Minimum output power | - | - | -20 | - | | | Pband | Output power variation over the band | Tx = 0 dBm - Typical | -0.5 | - | 0.4 | dB | | EVMrms | EVM rms | Pmax | - | 8 | - | % | | Txpd | Transmit power density | f - fc > 3.5 MHz | - | -35 | - | dB | Table 31. RF transmitter 802.15.4 characteristics (continued) **Symbol Parameter Conditions** Тур Unit Prx max Maximum input signal Min: -20 dBm and PER < 1% -10 Sensitivity (SMPS Bypass) -100 dBm Max: -85 dBm and PER < 1% Rsens Sensitivity (SMPS ON) -98 Adjacent channel rejection 35 C/adj \_ dΒ C/alt Alternate channel rejection 46 Table 32. RF receiver 802.15.4 characteristics <sup>1.</sup> Measured in conducted mode, based on reference design (see AN5165), using output power specific external RF filter and impedance matching networks to interface with a 50 $\Omega$ antenna. Figure 20. Typical energy detection (T = 27°C, V<sub>DD</sub> = 3.3 V) Table 33. RF 802.15.4 power consumption for $V_{DD} = 3.3 V^{(1)}$ | Symbol | Parameter | Тур | Unit | |---------|----------------------------------------------------------------------------|------|------| | | TX maximum output power consumption (SMPS Bypass) | 11.7 | | | Itxmax | TX maximum output power consumption (SMPS On, V <sub>FBSMPS</sub> = 1.7 V) | 6.5 | | | , | TX 0 dBm output power consumption (SMPS Bypass) | 9.1 | mA | | Itx0dbm | TX 0 dBm output power consumption (SMPS On, V <sub>FBSMPS</sub> = 1.4 V) | 4.5 | IIIA | | 1. | Rx consumption (SMPS Bypass) | 9.2 | | | Irxlo | Rx consumption (SMPS On) | 4.5 | | <sup>1.</sup> Power consumption including RF subsystem and digital processing. # 6.3.5 Operating conditions at power-up / power-down The parameters given in *Table 34* are derived from tests performed under the ambient temperature condition summarized in *Table 24*. | | | • | | | | |---------------------|-----------------------------------|----------------------|----|-----|------| | Symbol | Parameter | Parameter Conditions | | Max | Unit | | + | V <sub>DD</sub> rise time rate | | - | ∞ | | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | - | 10 | ∞ | | | 4 | V <sub>DDA</sub> rise time rate | | 0 | ∞ | | | typpy | V <sub>DDA</sub> fall time rate | - | 10 | ∞ | μοΔ/ | | | V <sub>DDUSB</sub> rise time rate | | 0 | ∞ | μs/V | | <sup>T</sup> VDDUSB | V <sub>DDUSB</sub> fall time rate | - | 10 | ∞ | | | 4 | V <sub>DDRF</sub> rise time rate | | - | ∞ | | | <sup>t</sup> ∨DDRF | \/ fall time rate | - | | | | Table 34. Operating conditions at power-up / power-down # 6.3.6 Embedded reset and power control block characteristics V<sub>DDRF</sub> fall time rate The parameters given in *Table 35* are derived from tests performed under the ambient temperature conditions summarized in *Table 24: General operating conditions*. | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------|------|------| | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization after BOR0 is detected | V <sub>DD</sub> rising | - | 250 | 400 | μs | | V <sub>BOR0</sub> <sup>(2)</sup> | Brown-out reset threshold 0 | Rising edge | 1.62 | 1.66 | 1.70 | | | VBOR0` | Brown-out reset tilleshold o | Falling edge | 1.60 | 1.64 | 1.69 | | | V | Brown-out reset threshold 1 | Rising edge | 2.06 | 2.10 | 2.14 | | | V <sub>BOR1</sub> | Brown-out reset tilleshold 1 | Falling edge | 1.96 | 2.00 | 2.04 | | | V | Brown-out reset threshold 2 | Rising edge | 2.26 | 2.31 | 2.35 | | | $V_{BOR2}$ | Brown-out reset tilleshold 2 | Falling edge | 2.16 | 2.20 | 2.24 | | | V | Drawn out root throughold 2 | Rising edge | 2.56 | 2.61 | 2.66 | | | $V_{BOR3}$ | Brown-out reset threshold 3 | Falling edge | 2.47 | 2.52 | 2.57 | V | | V | Drawn aut react three hold 4 | Rising edge | 2.85 | 2.90 | 2.95 | V | | $V_{BOR4}$ | Brown-out reset threshold 4 | Falling edge | 2.76 | 2.81 | 2.86 | | | V | Drawn and the state of stat | Rising edge | 2.10 | 2.15 | 2.19 | | | $V_{PVD0}$ | Programmable voltage detector threshold 0 | Falling edge | 2.00 | 2.05 | 2.10 | | | V | DVD threshold 1 | Rising edge | 2.26 | 2.31 | 2.36 | | | V <sub>PVD1</sub> | PVD threshold 1 | Falling edge | 2.15 | 2.20 | 2.25 | | | V | DVD threehold 2 | Rising edge | 2.41 | 2.46 | 2.51 | | | $V_{PVD2}$ | PVD threshold 2 | Falling edge | 2.31 | 2.36 | 2.41 | | Table 35. Embedded reset and power control block characteristics Table 35. Embedded reset and power control block characteristics (continued) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |------------------------------------------|---------------------------------------------------------------------------|-------------------------------|------|------|------|------| | V | PVD threshold 3 | Rising edge | 2.56 | 2.61 | 2.66 | | | $V_{PVD3}$ | PVD threshold 3 | Falling edge | 2.47 | 2.52 | 2.57 | | | V | PVD threshold 4 | Rising edge | 2.69 | 2.74 | 2.79 | | | $V_{PVD4}$ | PVD (IIIeshold 4 | Falling edge | 2.59 | 2.64 | 2.69 | V | | V | PVD threshold 5 | Rising edge | 2.85 | 2.91 | 2.96 | v | | $V_{PVD5}$ | FVD tilleshold 5 | Falling edge | 2.75 | 2.81 | 2.86 | | | V | PVD threshold 6 | Rising edge | 2.92 | 2.98 | 3.04 | | | $V_{PVD6}$ | FVD tilleshold o | Falling edge | 2.84 | 2.90 | 2.96 | | | V | Hysteresis voltage of BORH0 | Hysteresis in continuous mode | - | 20 | - | | | V <sub>hyst_</sub> BORH0 | nysteresis voitage of BORno | Hysteresis in other mode | - | 30 | - | mV | | V <sub>hyst_BOR_PVD</sub> | Hysteresis voltage of BORH (except BORH0) and PVD | - | - | 100 | - | | | I <sub>DD</sub> (BOR_PVD) <sup>(2)</sup> | BOR <sup>(3)</sup> (except BOR0) and PVD consumption from V <sub>DD</sub> | - | - | 1.1 | 1.6 | μΑ | | V <sub>PVM1</sub> | V <sub>DDUSB</sub> peripheral voltage monitoring | - | 1.18 | 1.22 | 1.26 | | | V | V peripheral voltage menitoring | Rising edge | 1.61 | 1.65 | 1.69 | V | | $V_{\rm PVM3}$ | V <sub>DDA</sub> peripheral voltage monitoring | Falling edge | 1.6 | 1.64 | 1.68 | | | V <sub>hyst_PVM3</sub> | PVM3 hysteresis | - | - | 10 | - | m\/ | | V <sub>hyst_PVM1</sub> | PVM1 hysteresis | - | - | 10 | - | mV | | I <sub>DD</sub> (PVM1) <sup>(2)</sup> | PVM1 consumption from V <sub>DD</sub> | - | - | 0.2 | - | | | I <sub>DD</sub> (PVM3) <sup>(2)</sup> | PVM3 consumption from V <sub>DD</sub> | - | - | 2 | - | μA | <sup>1.</sup> Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables. #### **Embedded voltage reference** 6.3.7 The parameters given in *Table 36* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 24: General operating conditions. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------|------------------|-------|---------------------|--------------------------| | $V_{REFINT}$ | Internal reference voltage | -40 °C < T <sub>A</sub> < +125 °C | 1.182 | 1.212 | 1.232 | V | | t <sub>S_vrefint</sub> (1) | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(2)</sup> | - | - | 110 | | t <sub>start_vrefint</sub> | Start time of reference voltage buffer when ADC is enabled | _ | | 8 | 12 <sup>(2)</sup> | μs | | I <sub>DD</sub> (V <sub>REFINTBUF</sub> ) | V <sub>REFINT</sub> buffer consumption from V <sub>DD</sub> when converted by ADC | - | - | 12.5 | 20 <sup>(2)</sup> | μΑ | | $\Delta V_{REFINT}$ | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V | - | 5 | 7.5 <sup>(2)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | -40 °C < T <sub>A</sub> < +125 °C | - | 30 | 50 <sup>(2)</sup> | ppm/°C | | A <sub>Coeff</sub> | Long term stability | 1000 hours, T = 25 °C | - | 300 | 1000 <sup>(2)</sup> | ppm | | V <sub>DDCoeff</sub> | Voltage coefficient | 3.0 V < V <sub>DD</sub> < 3.6 V | - | 250 | 1200 <sup>(2)</sup> | ppm/V | | V <sub>REFINT_DIV1</sub> | 1/4 reference voltage | | 24 | 25 | 26 | | | V <sub>REFINT_DIV2</sub> | 1/2 reference voltage | - | 49 | 50 | 51 | %<br>V <sub>REFINT</sub> | | V <sub>REFINT DIV3</sub> | 3/4 reference voltage | | 74 | 75 | 76 | - KEFINI | Table 36. Embedded internal voltage reference <sup>1.</sup> The shortest sampling time can be determined in the application by multiple iterations. ### 6.3.8 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 18: Current consumption measurement scheme*. #### Typical and maximum current consumption The MCU is put under the following conditions: - All I/O pins are in analog input mode - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted with the minimum wait states number, depending on the f<sub>HCLK</sub> frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the reference manual). - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> - For Flash memory and shared peripherals f<sub>PCLK</sub> = f<sub>HCLK</sub> = f<sub>HCLKS</sub> The parameters given in *Table 37* to *Table 48* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Electrical characteristics Table 37. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF), $V_{DD}$ = 3.3 V | | | Conditi | ons | | | Ty | /p | | | Max <sup>(1)</sup> | | | | |-------------------------------------------|--------------------------|--------------------------------------|------------------|-------------------|--------|-------|-------|--------|-------|--------------------|--------|-------|--| | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 25 °C | 85 °C | 105 °C | Unit | | | | | | Range 2 | 16 MHz | 1.90 | 1.90 | 2.00 | 2.20 | 2.40 | 2.52 | 2.96 | | | | | | £ _£ | Range 2 | 2 MHz | 0.960 | 0.985 | 1.10 | 1.25 | 1.25 | 1.57 | 2.05 | | | | | | | 16 MHz included, | | 64 MHz | 8.15 | 8.25 | 8.40 | 8.60 | 9.30 | 9.60 | 10.02 | | | L (Bup) | | | Range 1 | 32 MHz | 4.20 | 4.25 | 4.40 | 4.65 | 4.25 | 4.63 | 5.17 | | | | I <sub>DD</sub> (Run) current in Run mode | | | 16 MHz | 2.25 | 2.30 | 2.40 | 2.65 | 2.65 | 2.91 | 3.52 | | | | | | | All peripherals disabled | SMPS<br>Range 1 | 64 MHz | 5.00 | 5.00 | 5.10 | 5.20 | - | - | - | m 1 | | | | | disabled | | 32 MHz | 3.15 | 3.15 | 3.25 | 3.35 | - | - | - | mA | | | | | | i tango i | 16 MHz | 2.30 | 2.30 | 2.35 | 2.45 | - | - | - | | | | | Cummbu | | | 2 MHz | 0.335 | 0.360 | 0.470 | 0.670 | 0.480 | 0.910 | 1.47 | | | | I (I DDun) | Supply current in | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 0.170 | 0.210 | 0.325 | 0.520 | 0.270 | 0.730 | 1.31 | | | | Low-power | All peripherals disabled | | 400 kHz | 0.0815 | 0.120 | 0.230 | 0.425 | 0.140 | 0.590 | 1.18 | | | | | | run mode | | | 100 kHz | 0.0415 | 0.076 | 0.190 | 0.385 | 0.070 | 0.550 | 1.14 | | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 38. Current consumption in Run and Low-power run modes, code with data processing running from SRAM1, $V_{DD}$ = 3.3 V | | | | iiiiig iioi | III SKAW | טטייי | 0.0 1 | | | | | | | |----------------------------|--------------------------------------|-----------------------------------|-----------------|-------------------|-------|--------|-------|--------|-------|--------------------|--------|------| | | | Conditi | ons | | | Ту | /p | | | Max <sup>(1)</sup> | | | | Symbol | Parameter | - | Voltage scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 25 °C | 85 °C | 105 °C | Unit | | | | | Danga 2 | 16 MHz | 2.00 | 2.05 | 2.15 | 2.30 | 2.57 | 3.04 | 3.64 | | | | | | Range 2 | 2 MHz | 0.970 | 1.00 | 1.10 | 1.25 | 1.62 | 1.90 | 2.55 | | | Supply current in Run mode | | | 64 MHz | 8.80 | 8.90 | 9.00 | 9.20 | 10.50 | 10.80 | 11.30 | | | | | | Range 1 | 32 MHz | 4.50 | 4.55 | 4.70 | 4.90 | 4.63 | 4.89 | 5.62 | | | | | | mode above 32 MHz All peripherals | | 16 MHz | 2.40 | 2.40 | 2.55 | 2.70 | 2.50 | 2.70 | 3.21 | | | | | | SMPS<br>Range 1 | 64 MHz | 5.25 | 5.30 | 5.35 | 5.45 | - | - | - | | | | | disabled | | 32 MHz | 3.25 | 3.25 | 3.35 | 3.45 | - | - | - | mA | | | | | range | 16 MHz | 2.35 | 2.35 | 2.40 | 2.45 | - | - | - | | | | 0 | | | 2 MHz | 0.265 | 0.285 | 0.385 | 0.550 | 0.440 | 0.940 | 1.620 | | | Supply current in | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 0.135 | 0.170 | 0.270 | 0.430 | 0.290 | 0.760 | 1.480 | | | | I <sub>DD</sub> (LPRun) | Low-power | All peripherals disabled | | 400 kHz | 0.066 | 0.097 | 0.195 | 0.360 | 0.200 | 0.670 | 1.380 | | | | run mode | un mode | | 100 kHz | 0.031 | 0.0625 | 0.160 | 0.325 | 0.170 | 0.470 | 1.330 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 39. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF), V<sub>DD</sub>= 3.3 V | | | • | Conditio | ns | TYP | | TYP | | | |-------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------|---------------|------|-------|--------|--------| | Symbol | Parameter | - | Voltage<br>scaling | Code | 25 °C | Unit | 25 °C | Unit | | | | | | Z | Reduced code <sup>(1)</sup> | 1.90 | | 119 | | | | | | N | Range 2<br>f <sub>HCLK</sub> = 16 MHz | Coremark | 1.85 | | 116 | | | | | | Ψ<br>Ή | ange<br>= 16 | Dhrystone 2.1 | 1.85 | mA | 116 | μΑ/MHz | | | | | 32 | ŽLK 🥷 | Fibonacci | 1.75 | | 109 | | | | | | bove | r <del>_</del> | While(1) | 1.60 | | 100 | | | | | | N<br>S | Z | Reduced code <sup>(1)</sup> | 8.15 | | 127 | | | | | | L O | 0.4 | Coremark | 8.00 | | 125 | | | | | | + <u>9</u> | | Dhrystone 2.1 | 8.10 | mA | 127 | μΑ/MHz | | | | | HSI16<br>disak | CLK R | Fibonacci | 7.60 | | 119 | | | | I (Bun) | Supply current in | ed, f <sub>F</sub> | -Ţ | While(1) | 6.85 | | 107 | | | | I <sub>DD</sub> (Run) | Run mode | f <sub>HCLK</sub> = f <sub>HSI16</sub> up to 16 MHz included, f <sub>HSI16</sub> + PLL ON above 32 MHz<br>All peripherals disable | On | Reduced code <sup>(1)</sup> | 5.00 | | 78 | | | | | | | APS<br>MH | Coremark | 4.95 | | 77 | | | | | | ₹₹ | , SN<br>= 64 | Range 1, SMPS On<br>f <sub>HCLK</sub> = 64 MHz | Dhrystone 2.1 | 4.95 | mA | 77 | μΑ/MHz | | | | ö<br>16 | ige 1 | Fibonacci | 4.75 | | 74 | | | | | | up 1 | Rar<br>fr | While(1) | 4.40 | | 69 | | | | | | 4SI16 | On<br>Z, | Reduced code <sup>(1)</sup> | 4.07 | | 64 | | | | | | <del>ن</del> ےب<br>اا | MPS<br>MH,<br>Tx = Tx | Coremark | 3.99 | | 62 | | | | | | J<br>Z | Range 1, SMPS On<br>f <sub>HCLK</sub> = 64 MHz,<br>When RF Tx<br>level = 0 dBm( <sup>2</sup> ) | Dhrystone 2.1 | 4.04 | mA | 63 | μΑ/MHz | | | | | ч- | ge ,<br>CLK ,<br>Whe | Fibonacci | 3.79 | | 59 | | | | | | | Rar<br>f <sub>H</sub> | While(1) | 3.42 | | 53 | | | | | | | | Reduced code <sup>(1)</sup> | 320 | | 160 | | | | | | | | Coremark | 350 | | 175 | | | | I <sub>DD</sub> (LPRun) | Supply current in<br>Low-power run | f <sub>HCLK</sub> = f <sub>MS</sub><br>All periphera | | Dhrystone 2.1 | 350 | μΑ | 175 | μΑ/MHz | | | | | L - France | | Fibonacci | 390 | | 195 | | | | | | | | While(1) | 225 | | 113 | | | <sup>1.</sup> Reduced code used for characterization results provided in *Table 37* and *Table 38*. <sup>2.</sup> Value computed. MCU consumption when RF TX and SMPS are ON. Table 40. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1, $V_{DD}$ = 3.3 V | | | | Condition | ns | TYP | | TYP | | | |-------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|-------|------|-------|--------|--| | Symbol | Parameter | - | Voltage<br>scaling | Code | 25 °C | Unit | 25 °C | Unit | | | | | | Z | Reduced code <sup>(1)</sup> | 2.00 | | 125 | | | | | | N | Range 2<br>f <sub>HCLK</sub> = 16 MHz | Coremark | 1.75 | | 109 | | | | | | Σ<br>Σ | ange<br>= 16 | Dhrystone 2.1 | 1.95 | mA | 122 | μΑ/MHz | | | | | 32 | Ž Ž | Fibonacci | 1.85 | | 116 | | | | | | pové | Ť | While(1) | 1.85 | | 116 | | | | | | N<br>a | Z | Reduced code <sup>(1)</sup> | 8.80 | | 138 | | | | | | 1 | 0.4 | Coremark | 7.50 | | 117 | | | | | | + <u>e</u> | | Dhrystone 2.1 | 8.60 | mA | 134 | μΑ/MHz | | | | | ⊣SI16<br>disak | R. ICLK | Fibonacci | 7.90 | | 123 | | | | I (Pun) | (u) (u) (u) (b) (a) (b) (b) (c) (c) (d) (d) (d) (d) (e) (d) (e) (e | ed, f <sub>r</sub> | <u>"</u> | While(1) | 8.00 | | 125 | | | | IDD(IXuII) | | On<br>Z | Reduced code <sup>(1)</sup> | 5.25 | | 82 | | | | | | | tz indu<br>periph | Range 1, SMPS On<br>f <sub>HCLK</sub> = 64 MHz | Coremark | 4.65 | | 73 | | | | | | ₩<br>E | | Dhrystone 2.1 | 5.15 | mA | 80 | μΑ/MHz | | | | | to 16 | e Pibonacci 4.85 | | | 76 | | | | | | | dn | Rar<br>f <sub>H</sub> | While(1) | 4.90 | | 77 | | | | | | 4SI16 | On<br>Z,<br>2) | Reduced code <sup>(1)</sup> | 4.39 | | 69 | | | | | | <del>ن</del> ب<br>اا | APS<br>MH,<br>Tx = Tx | Coremark | 3.74 | | 58 | | | | | | HOLK | Range 1, SMPS On f <sub>HCLK</sub> = 64 MHz,<br>When RF Tx<br>level = 0 dBm <sup>(2)</sup> | Dhrystone 2.1 | 4.29 | mA | 67 | μΑ/MHz | | | | | Ψ- | nge ' | Fibonacci | 3.94 | | 62 | | | | | | | Rar<br>f∓<br>le | While(1) | 3.99 | | 62 | | | | | | | | Reduced code <sup>(1)</sup> | 255 | | 128 | | | | | | | | Coremark | 205 | | 103 | | | | I <sub>DD</sub> (LPRun) | Supply current in<br>Low-power run | f <sub>HCLK</sub> = f <sub>MS</sub><br>All peripher | <sub>SI</sub> = 2 MHz<br>als disable | Dhrystone 2.1 | 250 | μΑ | 125 µ | μΑ/MHz | | | | | li arribirio. | | Fibonacci | 230 | | 115 | | | | | | | | While(1) | 220 | | 110 | | | <sup>1.</sup> Reduced code used for characterization results provided in Table 37 and Table 38. <sup>2.</sup> Value computed. MCU consumption when RF TX and SMPS are ON. Table 41. Current consumption in Sleep and Low-power sleep modes, Flash memory ON | | | Con | ditions | | | T | ΥP | | | MAX <sup>(1)</sup> | ) | Unit | |---------------------------|---------------------------------------------------|-------------------------------------------|--------------------|-------------------|--------|--------|--------|--------|-------|--------------------|--------|------| | Symbol | Parameter | - | Voltage<br>scaling | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 25 °C | 85 °C | 105 °C | | | | | f <sub>HCLK</sub> = f <sub>HSI16</sub> up | Range 2 | 16 MHz | 0.740 | 0.765 | 0.865 | 1.05 | 0.840 | 1.210 | 1.810 | | | | | to 16 MHz included, | | 64 MHz | 2.65 | 2.70 | 2.80 | 3.00 | 3.00 | 3.33 | 3.91 | | | | Supply f <sub>HCLK</sub> = f <sub>HSE</sub> up to | Range 1 | 32 MHz | 1.40 | 1.45 | 1.60 | 1.80 | 1.55 | 1.86 | 2.49 | | | | I <sub>DD</sub> (Sleep) | | f <sub>HSI16</sub> + PLL ON | | 16 MHz | 0.845 | 0.875 | 0.990 | 1.20 | 0.970 | 1.40 | 2.02 | | | | | | SMPS<br>Range 1 | 64 MHz | 2.60 | 2.60 | 2.65 | 2.75 | - | - | - | | | | | All peripherals | | 32 MHz | 1.90 | 1.95 | 2.00 | 2.10 | - | - | - | mA | | | | disabled | | 16 MHz | 1.70 | 1.70 | 1.75 | 1.80 | - | - | - | | | | Cummbu | | | 2 MHz | 0.090 | 0.125 | 0.235 | 0.430 | 0.130 | 0.600 | 1.19 | | | I (I Delean) | Supply current in | f <sub>HCLK</sub> = f <sub>MSI</sub> | | 1 MHz | 0.058 | 0.093 | 0.205 | 0.400 | 0.090 | 0.570 | 1.16 | | | I <sub>DD</sub> (LPSleep) | low-power | All peripherals disabl | bled | 400 kHz | 0.044 | 0.0725 | 0.185 | 0.380 | 0.070 | 0.540 | 1.11 | | | | sleep mode | | | 100 kHz | 0.0315 | 0.0635 | 0.0175 | 0.370 | 0.055 | 0.530 | 1.13 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 42. Current consumption in Low-power sleep modes, Flash memory in Power down | Symbol Parameter | | Condition | ons TYP | | | /Р | • | | MAX <sup>(1)</sup> | | | |------------------|--------------------------------------|-------------------|---------|-------|-------|--------|-------|-------|--------------------|------|----| | | - | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 105 °C | 25 °C | 85 °C | 105 °C | Unit | | | Supply | f <sub>HCLK</sub> = f <sub>MSI</sub> | 2 MHz | 94.0 | 115 | 200 | 335 | 135 | 610 | 1201 | | | | I <sub>DD</sub> | current in | HOLK WISI | 1 MHz | 56.5 | 86.0 | 170 | 305 | 94.2 | 560 | 1171 | μA | | (LPSleep) | low-power | All peripherals | 400 kHz | 40.5 | 66.5 | 150 | 285 | 68.0 | 540 | 1129 | μΑ | | | sleep mode | disabled | 100 kHz | 27.5 | 57.5 | 140 | 275 | 54.6 | 539 | 1131 | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. Table 43. Current consumption in Stop 2 mode MAX<sup>(1)</sup> **Conditions** TYP Symbol **Parameter** Unit 0 °C 25 °C 40 °C 55 °C 85 °C 105 °C $V_{DD}$ 0 °C 25 °C 85 °C 105 °C 3.15 5.95 50.0 1.58 56.9 132.7 1.8 V 1.00 1.85 21.5 4.12 1.10 3.20 2.4 V 1.85 6.00 22.0 51.0 LCD disabled BLE disabled 3.0 V 3.25 22.0 1.10 1.85 6.10 52.0 1.60 4.17 57.9 135.6 Supply current 3.6 V 1.15 3.35 6.25 23.0 58.6 135.7 in Stop 2 1.95 53.0 1.69 4.40 $I_{DD}$ (Stop 2) mode, RTC 1.20 22.0 1.8 V 2.00 3.35 6.10 50.5 1.76 4.30 57.1 133.3 LCD enabled<sup>(2)</sup> disabled 22.0 2.4 V 1.20 2.00 3.40 6.20 51.0 and clocked by LSI 1.25 3.45 6.30 22.5 3.0 V 2.10 52.0 1.85 4.41 58.1 135.8 BLE disabled 3.6 V 1.30 2.15 3.60 6.55 23.0 53.5 1.97 4.66 59.4 136.6 1.8 V 2.10 6.25 57.2 1.30 3.45 22.0 50.5 1.91 4.50 133.0 RTC clocked 2.4 V 1.45 2.25 3.55 22.5 51.5 6.40 by LSI, μΑ 1.50 6.55 3.0 V 2.30 3.70 22.5 52.5 2.11 4.64 58.3 136.1 LCD disabled 3.6 V 1.75 2.50 3.95 2.26 6.85 23.5 53.5 5.12 59.7 136.9 Supply current 1.8 V 1.35 2.20 3.55 6.30 22.0 50.5 1.99 4.57 57.4 133.8 $I_{DD}$ in Stop 2 RTC clocked 2.4 V 1.50 2.35 3.65 6.50 22.5 51.5 (Stop 2 mode. RTC by LSI, with 3.0 V 1.70 6.65 2.45 3.85 23.0 52.5 2.17 4.87 58.4 136.3 LCD enabled<sup>(2)</sup> enabled, BLE RTC) 4.05 1.80 2.60 6.95 23.5 2.41 59.9 137.1 disabled 3.6 V 54.0 5.11 1.8 V 1.35 2.20 3.50 6.25 22.0 50.5 1.91 4.29 57.1 133.5 RTC clocked by LSE quartz(3) 2.4 V 1.45 2.25 3.65 6.40 22.5 51.5 in low drive 3.0 V 1.55 2.45 3.80 6.65 23.0 52.5 2.01 4.31 58.0 135.9 mode 3.6 V 1.70 2.55 137.0 4.05 6.95 23.5 54.0 2.16 4.40 81.6 Table 43. Current consumption in Stop 2 mode (continued) | Council of | Downston | Conditions | | | | 1 | ΥР | | | MAX <sup>(1)</sup> | | | | Unit | |----------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|----------|------|-------|-------|-------|-------|--------|--------------------|-------|-------|--------|------| | Symbol | Parameter | - | $V_{DD}$ | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0°C | 25 °C | 85 °C | 105 °C | Unit | | (wakeup<br>from<br>Stop 2) | Supply current during wakeup from Stop 2 mode bypass mode | Wakeup clock is<br>HSI16, voltage<br>Range 2. See <sup>(4)</sup> . | 3.0 V | - | 389 | - | - | - | - | - | - | - | - | | | | | Wakeup clock is<br>MSI = 32 MHz,<br>voltage<br>Range 1. See <sup>(4)</sup> . | 3.0 V | - | 320 | - | - | - | - | - | - | - | - | μΑ | | | | Wakeup clock is<br>MSI = 4 MHz,<br>voltage<br>Range 2. See <sup>(4)</sup> . | 3.0 V | - | 528 | - | - | - | - | - | - | - | - | | <sup>1.</sup> Guaranteed based on test during characterization, unless otherwise specified. <sup>2.</sup> LCD enabled with external voltage source. Consumption from VLCD excluded. Refer to LCD controller characteristics for I<sub>VLCD</sub> <sup>3.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. <sup>4.</sup> Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in *Table 51: Low-power mode wakeup timings*. Table 44. Current consumption in Stop 1 mode | Symbol | Parameter | Conditions | | TYP | | | | | | | MAX <sup>(1)</sup> | | | | |--------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|----------|------|-------|-------|-------|-------|--------|------|--------------------|-------|--------|------| | | | - | $V_{DD}$ | 0°C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | Unit | | I <sub>DD</sub><br>(Stop 1) | Supply<br>current in<br>Stop 1 mode,<br>RTC<br>disabled | BLE disabled<br>LCD disabled | 1.8 V | 5.05 | 9.20 | 15.5 | 28.0 | 96.0 | 210 | 7.00 | 28.4 | 343.7 | 738.6 | | | | | | 2.4 V | 5.10 | 9.25 | 15.5 | 28.5 | 96.5 | 215 | - | - | - | - | | | | | | 3.0 V | 5.15 | 9.30 | 15.5 | 28.5 | 97.0 | 215 | 7.07 | 28.5 | 346.8 | 746.0 | μΑ | | | | | 3.6 V | 5.25 | 9.45 | 16.0 | 29.0 | 97.5 | 215 | 7.30 | 28.8 | 351.0 | 749.4 | | | | | BLE disabled<br>LCD enabled <sup>(2)</sup> ,<br>clocked by LSI | 1.8 V | 5.05 | 9.30 | 15.5 | 28.5 | 96.0 | 210 | 7.10 | 28.7 | 344.4 | 739.0 | | | | | | 2.4 V | 5.10 | 9.35 | 16.0 | 28.5 | 96.5 | 215 | - | - | - | - | | | | | | 3.0 V | 5.20 | 9.65 | 16.0 | 28.5 | 97.0 | 215 | 7.26 | 29.6 | 345.0 | 747.0 | | | | | | 3.6 V | 5.55 | 9.85 | 16.0 | 29.0 | 98.5 | 215 | 7.62 | 29.8 | 349.0 | 750.8 | | | I <sub>DD</sub><br>(Stop 1<br>with<br>RTC) | Supply<br>current in<br>Stop 1 mode,<br>RTC<br>enabled,<br>BLE disabled | RTC clocked by LSI<br>LCD disabled | 1.8 V | 5.30 | 9.35 | 16.0 | 28.5 | 96.5 | 215 | 7.30 | 29.5 | 343.7 | 739.2 | | | | | | 2.4 V | 5.40 | 9.45 | 16.0 | 28.5 | 97.0 | 215 | - | - | 1 | - | | | | | | 3.0 V | 5.70 | 9.55 | 16.5 | 29.0 | 98.5 | 220 | 7.69 | 29.7 | 347.2 | 746.1 | | | | | | 3.6 V | 5.85 | 10.0 | 16.5 | 29.5 | 96.5 | 215 | 8.08 | 29.8 | 349.9 | 751.1 | | | | | RTC clocked by LSI<br>LCD enabled <sup>(2)</sup> | 1.8 V | 5.25 | 9.60 | 16.0 | 28.5 | 96.5 | 215 | 7.10 | 29.0 | 344.3 | 739.9 | | | | | | 2.4 V | 5.30 | 9.75 | 16.0 | 29.0 | 97.0 | 215 | - | - | - | - | | | | | | 3.0 V | 5.85 | 9.80 | 16.5 | 29.0 | 97.5 | 215 | 7.53 | 29.8 | 347.4 | 746.2 | | | | | | 3.6 V | 5.90 | 10.5 | 16.5 | 29.0 | 98.5 | 220 | 8.18 | 29.9 | 350.6 | 751.8 | | | | | RTC clocked by<br>LSE quartz <sup>(3)</sup> in<br>Low drive mode | 1.8 V | 5.35 | 9.55 | 16.0 | 28.5 | 96.5 | 215 | 6.00 | 28.7 | 343.9 | 738.7 | | | | | | 2.4 V | 5.40 | 9.70 | 16.0 | 29.0 | 96.5 | 215 | - | - | - | - | | | | | | 3.0 V | 5.75 | 9.70 | 16.0 | 29.0 | 97.5 | 215 | 7.40 | 28.9 | 346.6 | 743.8 | | | | | | 3.6 V | 5.90 | 10.0 | 16.5 | 29.5 | 99.0 | 220 | 7.58 | 29.2 | 349.0 | 749.9 | | **Electrical characteristics** Table 44. Current consumption in Stop 1 mode (continued) | Symbol | Parameter | Conditions | | TYP | | | | | | | MAX <sup>(1)</sup> | | | | |----------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|------|-------|-------|-------|-------|--------|------|--------------------|-------|--------|------| | | | - | V <sub>DD</sub> | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | Unit | | I <sub>DD</sub><br>(wakeup<br>from<br>Stop1) | Supply<br>current<br>during<br>wakeup from<br>Stop 1<br>bypass mode | Wakeup clock<br>HSI16,<br>voltage Range 2.<br>See <sup>(4)</sup> . | 3.0 V | - | 129 | - | - | - | - | - | - | - | - | μА | | | | Wakeup clock<br>MSI = 32 MHz,<br>voltage Range 1.<br>See <sup>(4)</sup> . | 3.0 V | - | 124 | - | - | - | - | - | - | - | - | | | | | Wakeup clock<br>MSI = 4 MHz,<br>voltage Range 2.<br>See <sup>(4)</sup> . | 3.0 V | - | 207 | - | - | - | - | - | - | - | - | | - 1. Guaranteed based on test during characterization, unless otherwise specified. - 2. LCD enabled with external voltage source. Consumption from VLCD excluded. Refer to LCD controller characteristics for I<sub>VLCD</sub> - 3. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. - 4. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in *Table 51: Low-power mode wakeup timings*. Table 45. Current consumption in Stop 0 mode | г | 1 | | | | COIIS | p t | | otop c | | | | | | | |-----------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|------|-------|-------|-------|--------|--------|-------|-------|-------------------|--------|------| | Cumbal | Parameter | Conditions | ; | | | 1 | ΥP | | | | MA | 4X <sup>(1)</sup> | | Unit | | Symbol | Parameter | - | V <sub>DD</sub> | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | | | | Supply current | | 1.8 V | 95.5 | 100 | 110 | 120 | 195 | 315 | 110.0 | 114.2 | 458.1 | 874.8 | | | | in Stop 0 mode,<br>RTC disabled, | | 2.4 V | 97.5 | 105 | 110 | 125 | 195 | 315 | - | - | - | - | | | | BLE disabled, | | 3.0 V | 98.5 | 105 | 110 | 125 | 195 | 320 | 117.3 | 134.3 | 461.8 | 880.0 | | | | LCD disabled | | 3.6 V | 100 | 105 | 115 | 125 | 200 | 320 | 165.0 | 135.7 | 494.0 | 884.1 | | | I <sub>DD</sub><br>(Stop 0) | | Wakeup clock<br>HSI16,<br>voltage Range 2.<br>See <sup>(2)</sup> . | 3.0 V | - | 331 | - | - | - | - | - | - | - | - | μA | | | Supply current<br>during wakeup<br>from Stop 0<br>Bypass mode | Wakeup clock is<br>MSI = 32 MHz,<br>voltage Range 1.<br>See <sup>(2)</sup> . | 3.0 V | - | 349 | - | - | - | - | - | - | - | - | | | | | Wakeup clock is<br>MSI = 4 MHz,<br>voltage Range 2.<br>See <sup>(2)</sup> . | 3.0 V | _ | 196 | - | - | - | - | - | - | - | - | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. <sup>2.</sup> Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in *Table 51: Low-power mode wakeup timings*. Electrical characteristics Table 46. Current consumption in Standby mode | Symbol | Parameter | Conditions | | | | • | YP | | | | MA | X <sup>(1)</sup> | | Unit | |--------------------|----------------------------|----------------------------------|----------|-------|-------|-------|-------|-------|--------|-------|-------|------------------|--------|-------| | Symbol | Parameter | - | $V_{DD}$ | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | Oilit | | | | | 1.8 V | 0.270 | 0.320 | 0.515 | 0.920 | 3.45 | 8.20 | 0.300 | 0.828 | 7.850 | 19.300 | | | | Supply current | BLE disabled No independent | 2.4 V | 0.270 | 0.350 | 0.540 | 0.955 | 3.50 | 8.80 | - | - | - | - | | | | in Standby | watchdog | 3.0 V | 0.270 | 0.370 | 0.575 | 1.00 | 3.85 | 9.50 | 0.380 | 0.945 | 8.505 | 21.200 | | | I <sub>DD</sub> | mode (backup registers and | | 3.6 V | 0.300 | 0.410 | 0.645 | 1.15 | 4.20 | 10.50 | 0.400 | 1.040 | 8.980 | 22.400 | | | (Standby) | SRAM2a | BLE disabled | 1.8 V | 0.265 | 0.525 | 0.710 | 1.10 | 3.90 | 8.40 | 0.520 | 1.095 | 8.041 | 19.500 | | | | retained), | With | 2.4 V | 0.280 | 0.595 | 0.790 | 1.20 | 4.00 | 9.05 | - | - | - | - | | | | RTC disabled | independent | 3.0 V | 0.290 | 0.670 | 0.855 | 1.35 | 4.15 | 9.80 | 0.730 | 1.253 | 8.774 | 21.400 | | | | | watchdog | 3.6 V | 0.295 | 0.770 | 0.990 | 1.50 | 4.60 | 11.00 | 0.851 | 1.356 | 9.360 | 22.840 | | | | | RTC clocked by | 1.8 V | 0.500 | 0.600 | 0.780 | 1.20 | 3.70 | 8.45 | 0.680 | 1.165 | 8.143 | 19.660 | | | | | LSI, no | 2.4 V | 0.630 | 0.705 | 0.910 | 1.30 | 3.80 | 9.10 | - | - | - | - | | | | | independent | 3.0 V | 0.725 | 0.825 | 1.050 | 1.50 | 3.95 | 9.90 | 0.930 | 1.463 | 8.977 | 21.440 | μA | | | Supply current | watchdog | 3.6 V | 0.860 | 0.970 | 1.200 | 1.70 | 4.25 | 11.00 | 1.050 | 1.628 | 9.634 | 23.080 | | | | in Standby mode (backup | RTC clocked by | 1.8 V | 0.565 | 0.655 | 0.830 | 1.25 | 3.75 | 8.55 | 0.734 | 1.196 | 8.187 | 19.710 | | | l <sub>DD</sub> | registers and | LSI, with | 2.4 V | 0.635 | 0.790 | 0.975 | 1.40 | 4.10 | 9.20 | - | - | - | - | | | (Standby with RTC) | SRAM2a | independent | 3.0 V | 0.725 | 0.915 | 1.100 | 1.55 | 4.50 | 10.00 | 1.028 | 1.573 | 9.072 | 21.810 | | | , | retained),<br>RTC enabled | watchdog | 3.6 V | 0.870 | 1.050 | 1.300 | 1.80 | 4.90 | 11.00 | 1.144 | 1.723 | 9.730 | 23.200 | | | | BLE disabled | | 1.8 V | 0.525 | 0.625 | 0.840 | 1.25 | 3.75 | 8.60 | 0.600 | 1.061 | 8.029 | 19.610 | | | | | RTC clocked by LSE quartz (2) in | 2.4 V | 0.665 | 0.755 | 0.960 | 1.35 | 4.05 | 9.25 | - | - | | - | | | | | low drive mode | 3.0 V | 0.775 | 0.880 | 1.100 | 1.55 | 4.40 | 10.00 | 0.600 | 1.100 | 8.719 | 21.570 | | | | | | 3.6 V | 0.935 | 1.050 | 1.300 | 1.80 | 5.00 | 11.00 | 0.750 | 1.171 | 9.460 | 23.030 | | Table 46. Current consumption in Standby mode (continued) | | | Tubic 40. Gui | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | | | | | |---------------------------------------------|---------------------------------------------------------|------------------------------------------------------------|----------|-------|-------|-------|-------|-----------------------------------------|--------|--------------------|-------|-------|--------|------| | Symbol | Parameter | Conditions | 5 | | | Т | ΥP | | | MAX <sup>(1)</sup> | | | | Unit | | Symbol | Farameter | - | $V_{DD}$ | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | | | | Supply current to be | | 1.8 V | 0.160 | 0.210 | 0.380 | 0.660 | 2.30 | 5.15 | - | - | - | - | | | I <sub>DD</sub> | subtracted in | _ | 2.4 V | 0.165 | 0.245 | 0.375 | 0.650 | 2.15 | 5.20 | - | - | - | - | μA | | (SRAM2a) <sup>(3)</sup> | mode when<br>SRAM2a is | | 3.0 V | 0.155 | 0.250 | 0.385 | 0.630 | 2.25 | 5.20 | - | - | - | - | μ, | | | not retained | | 3.6 V | 0.155 | 0.235 | 0.375 | 0.670 | 2.20 | 5.20 | - | - | - | - | | | I <sub>DD</sub><br>(wakeup from<br>Standby) | Supply current<br>during<br>wakeup from<br>Standby mode | Wakeup clock is<br>HSI16. See <sup>(4)</sup> .<br>SMPS OFF | 3.0 V | ı | 1.73 | - | ı | ı | - | - | - | - | - | mA | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. <sup>2.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. <sup>3.</sup> The supply current in Standby with SRAM2a mode is: $I_{DD}(Standby) + I_{DD}(SRAM2a)$ . The supply current in Standby with RTC with SRAM2a mode is: $I_{DD}(Standby + RTC) + I_{DD}(SRAM2a)$ . <sup>4.</sup> Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in Table 51. **Electrical characteristics** Table 47. Current consumption in Shutdown mode | Tuble 47. Guirent Gondampton in Ghataown mode | | | | | | | | | | | | | | | |-----------------------------------------------|----------------------------|-----------------------------------------|----------|-------|-------|-------|-------|-------|--------|--------------------|-------|-------|--------|------| | Cumbal | Dovementor | Condition | ıs | | | Т | ΥP | | | MAX <sup>(1)</sup> | | | | Unit | | Symbol | Parameter | - | $V_{DD}$ | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 85 °C | 105 °C | Unit | | | Supply current in | | 1.8 V | 0.039 | 0.013 | 0.030 | 0.100 | 0.635 | 1.950 | - | - | 2.099 | 6.200 | | | I <sub>DD</sub> | Shutdown mode (backup | _ | 2.4 V | 0.059 | 0.014 | 0.055 | 0.120 | 0.785 | 2.350 | - | - | - | - | | | (Shutdown) | registers<br>retained) RTC | - | 3.0 V | 0.064 | 0.037 | 0.070 | 0.180 | 1.000 | 2.900 | - | 0.185 | 2.670 | 7.490 | | | | disabled | | 3.6 V | 0.071 | 0.093 | 0.140 | 0.280 | 1.300 | 3.700 | - | 0.247 | 3.120 | 8.450 | | | | Supply current in | | 1.8 V | 0.320 | 0.315 | 0.355 | 0.420 | 0.985 | 2.300 | - | 0.572 | 2.702 | 6.180 | μA | | I <sub>DD</sub><br>(Shutdown | Shutdown mode (backup | RTC clocked<br>by LSE | 2.4 V | 0.425 | 0.405 | 0.460 | 0.540 | 1.200 | 2.800 | - | - | - | - | | | with RTC) | registers<br>retained) RTC | quartz <sup>(2)</sup> in low drive mode | 3.0 V | 0.535 | 0.535 | 0.595 | 0.700 | 1.500 | 3.450 | - | 0.664 | 2.990 | 7.800 | | | | enabled | | 3.6 V | 0.695 | 0.720 | 0.790 | 0.940 | 2.000 | 4.350 | - | 0.790 | 3.730 | 9.140 | | - 1. Guaranteed by characterization results, unless otherwise specified. - 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. Table 48. Current consumption in VBAT mode | Symbol | Parameter | Condition | ıs | ТҮР | | | | | | MAX <sup>(1)</sup> | | | | | | Unit | |------------------------|------------|-----------------------|------------------|------|-------|-------|-------|-------|--------|--------------------|-------|-------|-------|-------|--------|-------| | Cymbol | i arameter | - | V <sub>BAT</sub> | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | Oille | | | | | 1.8 V | 1.00 | 2.00 | 4.00 | 10.0 | 52.0 | 145 | - | - | - | - | - | - | | | | | RTC disabled | 2.4 V | 1.00 | 2.00 | 5.00 | 12.0 | 60.0 | 165 | - | - | - | - | - | - | | | | Backup | KTC disabled | 3.0 V | 2.00 | 4.00 | 7.00 | 16.0 | 75.0 | 225 | - | - | - | - | - | - | | | I <sub>DD</sub> (VBAT) | domain | | 3.6 V | 7.00 | 15.0 | 23.0 | 42.0 | 170 | 450 | - | - | - | - | - | - | nA | | IDD(APVI) | supply | RTC enabled | 1.8 V | 295 | 305 | 315 | 325 | 380 | 480 | - | - | - | - | - | - | TIA | | | current | and clocked | 2.4 V | 385 | 395 | 400 | 415 | 475 | 595 | - | - | - | - | - | - | | | | | by LSE | 3.0 V | 495 | 505 | 515 | 530 | 600 | 765 | - | - | - | - | - | - | | | | | quartz <sup>(2)</sup> | 3.6 V | 630 | 645 | 660 | 685 | 830 | 1150 | ı | - | ı | - | - | - | | - 1. Guaranteed by characterization results, unless otherwise specified. - 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. | Table 49. Current under Reset condition | n | |-----------------------------------------|---| |-----------------------------------------|---| | Symbol | Conditions | | | TY | /P | | | | | MA | X <sup>(1)</sup> | | | Unit | |----------|------------|------|-------|-------|-------|-------|--------|------|-------|-------|------------------|-------|--------|-------| | Symbol | Conditions | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 105 °C | Oilit | | | 1.8 V | - | 410 | - | - | - | - | - | - | - | - | - | - | | | 1 | 2.4 V | - | - | - | - | - | - | - | - | - | - | - | - | μA | | IDD(RST) | 3.0 V | - | 550 | - | - | - | - | - | 750 | - | - | - | - | μΑ | | | 3.6 V | - | 750 | - | - | - | - | - | - | - | - | - | - | | <sup>1.</sup> Guaranteed by characterization results, unless otherwise specified. ### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. ### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 72: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 50: Peripheral current consumption*, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ #### where - I<sub>SW</sub> is the current sunk by a switching I/O to charge/discharge the capacitive load - V<sub>DD</sub> is the I/O supply voltage - f<sub>SW</sub> is the I/O switching frequency - C is the total capacitance seen by the I/O pin: C = C<sub>IO</sub>+ C<sub>EXT</sub> - C<sub>IO</sub> is the I/O pin capacitance - C<sub>EXT</sub> is the PCB board capacitance plus any connected external device pin capacitance. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. # On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 50*. The MCU is placed under the following conditions: - All I/O pins are in Analog mode - The given value is calculated by measuring the difference of the current consumptions: - when the peripheral is clocked on - when the peripheral is clocked off - Ambient operating temperature and supply voltage conditions summarized in Table 20: Voltage characteristics - The power consumption of the digital part of the on-chip peripherals is given in *Table 50*. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. Table 50. Peripheral current consumption | | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit | |---------------------|-------------------------------|---------|---------|-------------------------|--------| | | Bus matrix <sup>(1)</sup> | 2.40 | 2.00 | 1.80 | | | | TSC | 1.25 | 1.05 | 1.05 | | | | CRC | 0.465 | 0.375 | 0.380 | | | AHB1 | DMA1 | 1.90 | 1.55 | 1.80 | | | | DMA2 | 2.00 | 1.65 | 1.80 | | | | DMAMUX | 4.15 | 3.40 | 4.45 | | | | All AHB1 peripherals | 12.0 | 10.0 | 11.5 | | | | AES1 | 4.00 | 3.30 | 3.90 | | | AHB2 <sup>(2)</sup> | ADC1 independent clock domain | 2.55 | 2.10 | 2.10 | | | AUDZ, , | ADC1 clock domain | 2.25 | 1.90 | 1.90 | μA/MHz | | | All AHB2 peripherals | 7.45 | 6.20 | 6.60 | | | AHB3 | QSPI | 7.60 | 6.25 | 7.10 | | | | TRNG independent clock domain | 3.80 | N/A | N/A | | | | TRNG clock domain | 2.00 | N/A | N/A | | | | SRAM2 | 1.70 | 1.35 | 1.35 | | | AHB Shared | FLASH | 8.35 | 6.90 | 8.45 | | | | AES2 | 6.95 | 5.75 | 7.00 | | | | PKA | 4.40 | 3.65 | 4.25 | | | | All AHB shared peripherals | 17.5 | 14.5 | 16.0 | | Table 50. Peripheral current consumption (continued) | | Peripheral | Range 1 | Range 2 | Low-power run and sleep | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------|---------|-------------------------|----------| | | RTCA | 1.10 | 0.88 | 1.25 | | | | CRS | 0.24 | 0.20 | 0.20 | | | | USB FS independent clock domain | 3.20 | N/A | N/A | | | | USB FS clock domain | 2.05 | N/A | N/A | | | | I2C1 independent clock domain | 2.50 | 4.40 | 4.40 | | | | I2C1 clock domain | 4.80 | 4.00 | 5.50 | | | | I2C3 independent clock domain | 2.10 | 3.50 | 3.55 | | | | I2C3 clock domain | 3.70 | 3.10 | 3.55 | | | | LCD | 1.35 | 1.10 | 2.10 | | | APB1 | SPI2 | 1.65 | 1.40 | 2.25 | | | | LPTIM1 independent clock domain | 2.10 | 3.40 | 3.00 | | | | LPTIM1 clock domain | 3.60 | 3.00 | 3.80 | | | | TIM2 | 5.65 | 4.70 | 4.90 | | | | LPUART1 independent clock domain | 2.70 | 4.15 | 3.85 | | | | LPUART1 clock domain | 4.45 | 3.70 | 5.25 | μΑ/MHz | | | LPTIM2 clock domain | 3.95 | 3.25 | 4.50 | μΑνινιπΖ | | | LPTIM2 independent clock domain | 2.20 | 3.70 | 3.80 | | | USB FS clock domain 2.05 I2C1 independent clock domain 2.50 I2C1 clock domain 4.80 I2C3 independent clock domain 2.10 I2C3 clock domain 3.70 LCD 1.35 APB1 SPI2 1.65 LPTIM1 independent clock domain 2.10 LPTIM1 clock domain 3.60 TIM2 5.65 LPUART1 independent clock domain 2.70 LPUART1 clock domain 4.45 LPTIM2 clock domain 3.95 | 0.285 | 0.965 | | | | | | All APB1 peripherals | 27.0 | 22.5 | 25.5 | | | | AHB to APB2 <sup>(3)</sup> | 1.10 | 0.885 | 1.35 | | | | TIM1 | 8.20 | 6.80 | 7.25 | | | | TIM17 | 2.85 | 2.40 | 2.40 | | | | TIM16 | 2.75 | 2.30 | 2.55 | | | ADDO | USART1 independent clock domain | 4.40 | 7.80 | 7.00 | | | APD2 | USART1 clock domain | 8.80 | 7.30 | 7.75 | | | | SPI1 | 1.75 | 1.45 | 1.45 | | | | SAI1 independent clock domain | 2.50 | 1.50 | 3.50 | | | | SAI1 clock domain | 2.40 | N/A | N/A | | | | All APB2 on | 28.0 | 23.0 | 25.5 | | | | ALL | 97.5 | 80.5 | 90.0 | | <sup>1.</sup> The BusMatrix is automatically active when at least one master is ON (CPU, DMA). <sup>2.</sup> GPIOs consumption during read and write accesses. <sup>3.</sup> The AHB to APB2 bridge is automatically active when at least one peripheral is ON on the APB2. # 6.3.9 Wakeup time from Low-power modes and voltage scaling transition times The wakeup times given in *Table 51* are the latency between the event and the execution of the first user instruction. The device goes in Low-power mode after the WFE (Wait For Event) instruction. Table 51. Low-power mode wakeup timings<sup>(1)</sup> | Symbol | Parameter | | Conditions | Тур | Max | Unit | |------------------------|------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------|------|------|---------------| | t <sub>WUSLEEP</sub> | Wakeup time from<br>Sleep mode<br>to Run mode | | - | 9 | 10 | No. of<br>CPU | | t <sub>WULPSLEEP</sub> | Wakeup time from<br>Low-power sleep mode<br>to Low-power run mode | during low-power | with memory in power-down<br>sleep mode (FPDS = 1 in<br>with clock MSI = 2 MHz | 9 | 10 | cycles | | | Malan and time a fernie | Dance 4 | Wakeup clock MSI = 32 MHz | 2.38 | 2.96 | | | | Wake up time from Stop 0 mode | Range 1 | Wakeup clock HSI16 = 16 MHz | 1.69 | 2.00 | | | | to Run mode in Flash | Dance 2 | Wakeup clock HSI16 = 16 MHz | 1.70 | 2.01 | | | | memory | Range 2 | Wakeup clock MSI = 4 MHz | 7.43 | 8.59 | | | t <sub>WUSTOP0</sub> | | Dange 1 | Wakeup clock MSI = 32 MHz | 2.63 | 3.00 | | | | Wake up time from Stop 0 mode | Range 1 | Wakeup clock HSI16 = 16 MHz | 1.80 | 2.00 | | | | to Run mode in SRAM1 | Dance 2 | Wakeup clock HSI16 = 16 MHz | 1.82 | 2.02 | | | | | Range 2 | Wakeup clock MSI = 4 MHz | 7.58 | 8.70 | | | | Make up time from | Range 1 | Wakeup clock MSI = 32 MHz | 4.67 | 5.56 | | | | Wake up time from Stop 1 mode | Range | Wakeup clock HSI16 = 16 MHz | 5.09 | 6.03 | | | | to Run in Flash memory SMPS bypassed | Range 2 | Wakeup clock HSI16 = 16 MHz | 5.08 | 6.00 | μs | | | SWF3 bypassed | Range 2 | Wakeup clock MSI = 4 MHz | 8.36 | 9.28 | μδ | | | Malas and times for an | Dange 1 | Wakeup clock MSI = 32 MHz | 4.88 | 5.55 | | | | Wake up time from Stop 1 mode | Range 1 | Wakeup clock HSI16 = 16 MHz | 5.29 | 5.95 | | | t <sub>WUSTOP1</sub> | to Run in SRAM1<br>SMPS bypassed | Range 2 | Wakeup clock HSI16 = 16 MHz | 5.28 | 5.96 | | | WUSTOP1 | SWF3 bypassed | Range 2 | Wakeup clock MSI = 4 MHz | 8.49 | 9.30 | | | | Wake up time from<br>Stop 1 mode to<br>Low-power run mode<br>in Flash memory | Regulator in Low-power | Wakeup clock MSI = 4 MHz | 7.96 | 9.59 | | | | Wake up time from<br>Stop 1 mode to<br>Low-power run mode<br>in SRAM1 | mode (LPR = 1<br>in PWR_CR1) | Wakeup Glock WISI - 4 WITZ | 8.00 | 9.47 | | 51.0 58.1 μs **Parameter Conditions** Unit **Symbol** Тур Max Wakeup clock MSI = 32 MHz 5.27 6.07 Wake up time from Range 1 Stop 2 mode Wakeup clock HSI16 = 16 MHz 5.71 6.52 to Run mode in Flash Wakeup clock HSI16 = 16 MHz 5.72 6.52 memory Range 2 SMPS bypassed Wakeup clock MSI = 4 MHz 9.10 9.93 μs twustop2 Wakeup clock MSI = 32 MHz 5.20 5.94 Range 1 Wake up time from Wakeup clock HSI16 = 16 MHz 5.64 6.42 Stop 2 mode to Run mode in SRAM1 Wakeup clock HSI16 = 16 MHz 5.64 6.43 SMPS bypassed Range 2 Wakeup clock MSI = 4 MHz 9.05 9.85 Table 51. Low-power mode wakeup timings<sup>(1)</sup> (continued) Range 1 Wakeup time from Standby mode to Run mode SMPS Bypassed t<sub>WUSTBY</sub> Table 52. Regulator modes transition times<sup>(1)</sup> Wakeup clock HSI16 = 16 MHz | Symbol | Parameter | Conditions | Тур | Max | Unit | |----------------------|----------------------------------------------------------------------------------------|-------------------------|-------|-------|------| | t <sub>WULPRUN</sub> | Wakeup time from Low-power run mode to Run mode <sup>(2)</sup> | Code run with MSI 2 MHz | 15.33 | 16.30 | -16 | | t <sub>VOST</sub> | Regulator transition time from Range 2 to Range 1 or Range 1 to Range 2 <sup>(3)</sup> | Code run with HSI16 | 21.4 | 28.9 | μs | - 1. Guaranteed by characterization results ( $V_{DD}$ = 3 V, T = 25 °C). - 2. Time until REGLPF flag is cleared in PWR\_SR2. - 3. Time until VOSF flag is cleared in PWR\_SR2. Table 53. Wakeup time using USART/LPUART<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|-----|------| | 4 LICADT/I DUADT be and note allowing to configure from | Stop mode 0 | - | 1.7 | | | | twulpuart | THE STATE OF S | Stop mode 1/2 | - | 8.5 | μs | <sup>1.</sup> Guaranteed by design. <sup>1.</sup> Guaranteed by characterization results ( $V_{DD}$ = 3 V, .T = 25 °C). #### 6.3.10 External clock source characteristics # High-speed external user clock generated from an external source The high-speed external (HSE) clock is supplied with a 32 MHz crystal oscillator or a sine or a square wave. The devices include internal programmable capacitances that can be used to tune the crystal frequency in order to compensate the PCB parasitic one. The characteristics in *Table 54* and *Table 55* are measured over recommended operating conditions, unless otherwise specified. Typical values are referred to $T_A$ = 25 °C and $V_{DD}$ = 3.0 V. Table 54. HSE crystal requirements<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>NOM</sub> | Oscillator frequency | - | - | 32 | - | MHz | | f <sub>TOL</sub> | Frequency tolerance | Includes initial accuracy, stability over temperature, aging and frequency pulling due to incorrect load capacitance. | - | - | (2) | ppm | | C <sub>L</sub> | Load capacitance | - | 6 | - | 8 | pF | | ESR | Equivalent series resistance | - | - | - | 100 | Ω | <sup>1. 32</sup> MHz XTAL is specified for two specific references: NX2016SA and NX1612SA. Table 55. HSE clock source requirements<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------|------------------------------------------------------------------|-----|-----|----------------------|-----------------| | f <sub>HSE_ext</sub> | User external clock source frequency | - | - | 32 | - | MHz | | f <sub>TOL</sub> | Frequency tolerance | Includes initial accuracy, stability over temperature and aging. | - | - | (2) | ppm | | V <sub>HSE</sub> | Clock input voltage limits | Sine or square wave, AC-coupled <sup>(3)</sup> | 0.4 | - | 1.6 | V <sub>PP</sub> | | DuCy(HSE) | Duty cycle | - | 45 | 50 | 55 | % | | t <sub>r</sub> , t <sub>f</sub> | Rise and fall times | 10% - 90% square wave | - | - | 15 * V <sub>PP</sub> | ns | | | | Offset = 10 kHz | - | - | -127 | | | Φ <sub>n(HSE)</sub> | Phase noise for 32 MHz | Offset = 100 kHz | - | - | -135 | dBc/Hz | | | | Offset = 1 MHz | - | - | -138 | | Guaranteed by design. - 2. Refer to the standard specification: 50 ppm for BLE, 40 ppm for 802.15.4 and when both BLE and 802.15.4 are used. - 3. Only AC coupled is supported (capacitor 470 pF to 100 nF). 119/193 <sup>2.</sup> Refer to the standard specification: 50 ppm for BLE, 40 ppm for 802.15.4 and when both BLE and 802.15.4 are used. **Symbol Parameter Conditions** Min Тур Max Unit Startup time 1000 t<sub>SUA(HSE)</sub> V<sub>DDRF</sub> stabilized, for 80% amplitude stabilization XOTUNE=000000, μs Startup time -40 to +125 °C range 250 t<sub>SUR(HSE)</sub> for XOREADY signal HSE current consumption HSEGMC=000, XOTUNE=000000 50 μΑ I<sub>DDRF(HSE)</sub> **XOTUNE** granularity $XOT_{g(HSE)}$ 5 ppm $XOT_{fp(HSE)}$ XOTUNE frequency pulling ±20 ±40 Capacitor bank $XOT_{nb(HSE)}$ XOTUNE number of tuning bits 6 bit XOT<sub>st(HSE)</sub> XOTUNE setting time 0.1 Table 56. HSE oscillator characteristics Note: For information about oscillator trimming refer to AN5165 "Development of RF hardware using STM32WB microcontrollers", available from www.st.com. ### Low-speed external user clock generated from an external source The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. The information provided in this section is based on design simulation results obtained with typical external components specified in *Table 57*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 57. Low-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------------------|--------------------------------------------------|-----|-----|------|------| | | | LSEDRV[1:0] = 00<br>Low drive capability | - | 250 | - | | | I <sub>DD(LSE)</sub> LSE current consumption | LSE current consumption | LSEDRV[1:0] = 01<br>Medium low drive capability | - | 315 | - | nA | | | LSEDRV[1:0] = 10 Medium high drive capability | - | 500 | - | IIA | | | | | LSEDRV[1:0] = 11<br>High drive capability | - | 630 | - | | | | | LSEDRV[1:0] = 00<br>Low drive capability | - | - | 0.50 | | | G | Maximum critical crystal g <sub>m</sub> | LSEDRV[1:0] = 01<br>Medium low drive capability | - | - | 0.75 | μΑ/V | | G <sub>mcritmax</sub> | Maximum childar drystar g <sub>m</sub> | LSEDRV[1:0] = 10<br>Medium high drive capability | - | - | 1.70 | μΑνν | | | | LSEDRV[1:0] = 11<br>High drive capability | - | - | 2.70 | | | t <sub>SU(LSE)</sub> <sup>(2)</sup> | Startup time | V <sub>DD</sub> stabilized | - | 2 | - | s | - 1. Guaranteed by design. - t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) until a stable 32 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer. Note: For information on selecting the crystal refer to application note AN2867 "Oscillator design guide for STM8S, STM8A and STM32 microcontrollers" available from www.st.com. Resonator with integrated capacitors CL1 OSC32\_IN Drive programmable amplifier OSC32\_OUT OSC32\_OUT MS30253V2 Figure 22. Typical application with a 32.768 kHz crystal Note: No external resistors are required between OSC32\_IN and OSC32\_OUT, and it is forbidden to add one. In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics detailed in *Section 6.3.17*. The recommend clock input waveform is shown in *Figure 23*. Figure 23. Low-speed external clock source AC timing diagram | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |----------------------|---------------------------------------|------------------------------------------------------------------------------------|----------------------|--------|----------------------|-------------|--| | f <sub>LSE_ext</sub> | User external clock source frequency | - | 21.2 | 32.768 | 44.4 | kHz | | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | - | 0.7 V <sub>DDx</sub> | - | V <sub>DDx</sub> | <b>&gt;</b> | | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | $V_{SS}$ | - | 0.3 V <sub>DDx</sub> | V | | | t <sub>w(LSEH)</sub> | OSC32_IN high or low time | - | 250 | - | - | ns | | | f <sub>tolLSE</sub> | Frequency tolerance | Includes initial accuracy, stability over temperature, aging and frequency pulling | -500 | - | +500 | ppm | | Table 58. Low-speed external user clock characteristics<sup>(1)</sup> – Bypass mode # 6.3.11 Internal clock source characteristics The parameters given in *Table 59* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. The provided curves are characterization results, not tested in production. # High-speed internal (HSI16) RC oscillator Table 59. HSI16 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------------------------|-----------------------------------------------|-------|-----|-------|------| | f <sub>HSI16</sub> | HSI16 Frequency | V <sub>DD</sub> =3.0 V, T <sub>A</sub> =30 °C | 15.88 | - | 16.08 | MHz | | TRIM | HSI16 user trimming step | Trimming code is not a multiple of 64 | 0.2 | 0.3 | 0.4 | | | <b>3</b> **** | Trimming code is a multiple of 64 | -4 | -6 | -8 | | | | DuCy(HSI16) <sup>(2)</sup> | Duty Cycle | - | 45 | - | 55 | % | | ۸ (۱۹۵۱) | HSI16 oscillator frequency drift over temperature | T <sub>A</sub> = 0 to 85 °C | -1 | - | 1 | | | $\Delta_{Temp}(HSI16)$ | | T <sub>A</sub> = -40 to 125 °C | -2 | - | 1.5 | | | Δ <sub>VDD</sub> (HSI16) | HSI16 oscillator frequency drift over V <sub>DD</sub> | V <sub>DD</sub> =1.62 V to 3.6 V | -0.1 | - | 0.05 | | | t <sub>su</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator start-up time | - | - | 0.8 | 1.2 | 116 | | t <sub>stab</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator stabilization time | - | - | 3 | 5 | μs | | I <sub>DD</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator power consumption | - | - | 155 | 190 | μA | <sup>1.</sup> Guaranteed by characterization results. <sup>1.</sup> Guaranteed by design. <sup>2.</sup> Guaranteed by design. Figure 24. HSI16 frequency vs. temperature # Multi-speed internal (MSI) RC oscillator Table 60. MSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | | Conditions | Min | Тур | Max | Unit | | |-----------------------------|-----------------------------|-------------------------------------|------------------------------|--------------------------------|---------|-------|---------|---| | | | | Range 0 | 98.7 | 100 | 101.3 | | | | | | | Range 1 | 197.4 | 200 | 202.6 | - kHz | | | | | | Range 2 | 394.8 | 400 | 405.2 | | | | | | | Range 3 | 789.6 | 800 | 810.4 | | | | | | | Range 4 | 0.987 | 1 | 1.013 | | | | | | MSI mode | Range 5 | 1.974 | 2 | 2.026 | | | | MSI frequency after factory | IVISI Mode | Range 6 | 3.948 | 4 | 4.052 | | | | | | | | Range 7 | 7.896 | 8 | 8.104 | N 41 1- | | | | | | Range 8 | 15.79 | 16 | 16.21 | MHz | | | | | | Range 9 | 23.69 | 24 | 24.31 | | | | | | | Range 10 | 31.58 | 32 | 32.42 | 4 1 | | | | | | Range 11 | 47.38 | 48 | 48.62 | | | | f <sub>MSI</sub> | at V <sub>DD</sub> =3 V and | | Range 0 | - | 98.304 | - | - kHz | | | | T <sub>A</sub> =30 °C | | Range 1 | - | 196.608 | - | | | | | | | Range 2 | - | 393.216 | - | | | | | | | Range 3 | - | 786.432 | - | | | | | | | Range 4 | - | 1.016 | - | | | | | | PLL mode<br>XTAL= | Range 5 | - | 1.999 | - | | | | | | 32.768 kHz | Range 6 | - | 3.998 | - | | | | | | | Range 7 | - | 7.995 | - | NALI- | | | | | | Range 8 | - | 15.991 | - | MHz | | | | | | Range 9 | - | 23.986 | - | - | | | | | | Range 10 | - | 32.014 | - | | | | | | | Range 11 | - | 48.005 | - | | | | | MSI oscillator | | T <sub>A</sub> = -0 to 85 °C | -3.5 | - | 3 | | | | $\Delta_{TEMP}(MSI)^{(2)}$ | | MSI) <sup>(2)</sup> frequency drift | (2) frequency drift MSI mode | T <sub>A</sub> = -40 to 125 °C | -8 | - | 6 | % | Table 60. MSI oscillator characteristics<sup>(1)</sup> (continued) | | | Pange 0 to 3 | V <sub>DD</sub> = 1.62 to 3.6 V | -1.2 | 1 | 0.5 | | | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----| | | | range o to o | V <sub>DD</sub> = 2.4 to 3.6 V | -0.5 | ı | 0.5 | | | | SI oscillator<br>equency drift | ft MSI mode | Range 4 to 7 | V <sub>DD</sub> =<br>1.62 to 3.6 V | -2.5 | ı | 0.7 | | | | ver V <sub>DD</sub><br>eference is 3 V) | | range 4 to 1 | V <sub>DD</sub> = 2.4 to 3.6 V | -0.8 | ı | 0.7 | % | | | | | | V <sub>DD</sub> =<br>1.62 to 3.6 V | -5 | ı | 1 | | | | | | 2 | V <sub>DD</sub> = 2.4 to 3.6 V | -1.6 | - | ' | | | | requency | | $T_A = -40 \text{ to } 85^{\circ}$ | °C | - | 1 | 2 | | | | ariation in ampling mode <sup>(3)</sup> | MSI mode | T <sub>A</sub> = -40 to 125 | °C | - | 2 | 4 | | | | Period jitter for USB clock <sup>(4)</sup> | PLL mode | For next transition | - | ı | - | 3.458 | | | | | USB clock <sup>(4)</sup> | Range 11 | For paired transition | - | 1 | - | 3.916 | ns | | · (=) | | PLL mode | For next transition | - | ı | ı | 2 | 113 | | | | For paired transition | - | 1 | ı | 1 | | | | MS cycle-to-<br>/cle jitter | PLL mode R | ange 11 | - | ı | 60 | - | ps | | | MS period jitter | PLL mode Ra | ange 11 | - | - | 50 | - | | | | | Range 0 | | - | - | 10 | 20 | | | | | Range 1 | | - | - | 5 | 10 | | | | SI oscillator | Range 2 | | - | - | 4 | 8 | μs | | | art-up time | Range 3 | | - | - | 3 | 7 | μο | | | | Range 4 to 7 | • | - | - | 3 | 6 | | | | | Range 8 to 1 | 1 | - | - | 2.5 | 6 | | | | | | 10 % of final frequency | - | - | 0.25 | 0.5 | | | | | PLL mode<br>Range 11 | 5 % of final frequency | - | - | 0.5 | 1.25 | ms | | | | | 1 % of final frequency | - | - | - | 2.5 | | | | ere es ler Males | equency drift er V <sub>DD</sub> ference is 3 V) equency riation in mpling mode <sup>(3)</sup> riod jitter for B clock <sup>(4)</sup> edium term jitter USB clock <sup>(5)</sup> MS cycle-to- cle jitter MS period jitter SI oscillator art-up time | equency drift er V <sub>DD</sub> ference is 3 V) Equency riation in mpling mode <sup>(3)</sup> MSI mode MSI mode PLL mode Range 11 PLL mode Range 11 MS cycle-to-cle jitter MS period jitter PLL mode Range 11 PLL mode Range 11 Range 0 Range 1 Range 2 Range 3 Range 4 to 7 Range 8 to 1 | $\begin{array}{c} \text{quency drift} \\ \text{er V}_{DD} \\ \text{ference is 3 V)} \end{array} \qquad \begin{array}{c} \text{MSI mode} \\ \text{Range 8 to 11} \end{array}$ $\begin{array}{c} \text{Range 8 to 11} \\ \text{Range node} \\ \text{Range 11} \end{array} \qquad \begin{array}{c} T_{A} = -40 \text{ to 85}^{\circ} \\ T_{A} = -40 \text{ to 125} \\ \text{Range 11} \end{array}$ $\begin{array}{c} \text{For next} \\ \text{For paired} \\ \text{transition} \text{Range 11} \\ \text{Range 0} \\ \text{Range 1} \\ \text{Range 0} \\ \text{Range 1} \\ \text{Range 2} \\ \text{Range 3} \\ \text{Range 4 to 7} \\ \text{Range 8 to 11} \\ \text{SI oscillator} \\ \text{Int-up time} \\ \text{Range 8 to 11} \\ \text{Range 8 to 11} \\ \text{Range 1} 2} \\ \text{Range 3} \\ \text{Range 4 to 7} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 2} \\ \text{Range 3} \\ \text{Range 3} \\ \text{Range 4 to 7} \\ \text{Range 8 to 11} \\ \text{Range 1} 2} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 1} \\ \text{Range 2} 3} \\ \text{Range 3} \\ \text{Range 3} \\ \text{Range 4} \\ \text{Range 3} \\ $ | | Range 0 to 3 | Range 0 to 3 VDD = 2.4 to 3.6 V -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 -0.5 | Range 0 to 3 | | 155 190 | Symbol | Parameter | | Conditions | | | Тур | Max | Unit | |--------------------------------------|-------------------|----------|------------|---|-----|------|-----|------| | | | | Range 0 | - | - | 0.6 | 1 | | | | | | Range 1 | - | - | 0.8 | 1.2 | | | | | Range 2 | - | - | 1.2 | 1.7 | | | | | | Range 3 | - | - | 1.9 | 2.5 | | | | | | MSI and | Range 4 | - | - | 4.7 | 6 | | | I <sub>DD</sub> (MSI) <sup>(6)</sup> | MSI oscillator | | Range 5 | - | - | 6.5 | 9 | | | IDD(INIQI) | power consumption | PLL mode | Range 6 | - | - | 11 | 15 | μA | | | | | Range 7 | - | - | 18.5 | 25 | | | | | | Range 8 | - | - | 62 | 80 | | | | | | Range 9 | - | - | 85 | 110 | | | | | Range 10 | - | - | 110 | 130 | | | Table 60. MSI oscillator characteristics<sup>(1)</sup> (continued) - 1. Guaranteed by characterization results. - 2. This is a deviation for an individual part once the initial frequency has been measured. - 3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable. - Average period of MSI at 48 MHz is compared to a real 48 MHz clock over 28 cycles. It includes frequency tolerance + jitter of MSI at 48 MHz clock. Range 11 - Only accumulated jitter of MSI at 48 MHz is extracted over 28 cycles. For next transition: min. and max. jitter of 2 consecutive frame of 28 cycles of the MSI at 48 MHz, for 1000 captures over 28 cycles. For paired transitions: min. and max. jitter of 2 consecutive frame of 56 cycles of the MSI at 48 MHz, for 1000 captures over 56 cycles. - 6. Guaranteed by design. Figure 25. Typical current consumption vs. MSI frequency High-speed internal 48 MHz (HSI48) RC oscillator Table 61. HSI48 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------|----------------------|---------------------|------| | f <sub>HSI48</sub> | HSI48 frequency | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | - | 48 | - | MHz | | TRIM | HSI48 user trimming step | - | - | 0.11 <sup>(2)</sup> | 0.18 <sup>(2)</sup> | | | USER TRIM<br>COVERAGE | HSI48 user trimming coverage | ±32 steps | ±3 <sup>(3)</sup> | ±3.5 <sup>(3)</sup> | - | | | DuCy(HSI48) | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | | | ACC | Accuracy of the HSI48 oscillator over temperature (factory calibrated) | V <sub>DD</sub> = 3.0 V to 3.6 V,<br>T <sub>A</sub> = -15 to 85 °C | - | - | ±3 <sup>(3)</sup> | % | | ACCHSI48_REL | | V <sub>DD</sub> = 1.65 V to 3.6 V,<br>T <sub>A</sub> = -40 to 125 °C | - | - | ±4.5 <sup>(3)</sup> | | | D (UCI40) | HSI48 oscillator frequency drift | V <sub>DD</sub> = 3 V to 3.6 V | - | 0.025 <sup>(3)</sup> | 0.05 <sup>(3)</sup> | | | D <sub>VDD</sub> (HSI48) | with V <sub>DD</sub> | V <sub>DD</sub> = 1.65 V to 3.6 V | - | 0.05 <sup>(3)</sup> | 0.1 <sup>(3)</sup> | | | t <sub>su</sub> (HSI48) | HSI48 oscillator start-up time | - | - | 2.5 <sup>(2)</sup> | 6 <sup>(2)</sup> | μs | | I <sub>DD</sub> (HSI48) | HSI48 oscillator power consumption | - | - | 340 <sup>(2)</sup> | 380 <sup>(2)</sup> | μΑ | | Table 61. HSI48 oscillato | or characteristics <sup>(1)</sup> | (continued) | |---------------------------|-----------------------------------|-------------| |---------------------------|-----------------------------------|-------------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------------|------------|-----|----------------------|-----|------| | N <sub>T</sub> jitter | Next transition jitter<br>Accumulated jitter on 28 cycles <sup>(4)</sup> | - | - | ±0.15 <sup>(2)</sup> | - | ns | | P <sub>T</sub> jitter | Paired transition jitter<br>Accumulated jitter on 56 cycles <sup>(4)</sup> | - | - | ±0.25 <sup>(2)</sup> | - | 113 | - 1. $V_{DD}$ = 3 V, $T_A$ = -40 to 125 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization results. - 4. Jitter measurement are performed without clock source activated in parallel. Figure 26. HSI48 frequency vs. temperature # Low-speed internal (LSI) RC oscillator Table 62. LSI1 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|------------------------------------|-------------------------------------------------|-------|-----|-------|-------| | £. | I SI1 froquency | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | 31.04 | - | 32.96 | kHz | | f <sub>LSI</sub> | LSI1 frequency | $V_{DD}$ = 1.62 to 3.6 V, $T_A$ = -40 to 125 °C | 29.5 | - | 34 | KI IZ | | t <sub>SU</sub> (LSI1) <sup>(2)</sup> | LSI1 oscillator start-up time | - | - | 80 | 130 | 20 | | t <sub>STAB</sub> (LSI1) <sup>(2)</sup> | LSI1 oscillator stabilization time | 5% of final frequency | - | 125 | 180 | μs | | I <sub>DD</sub> (LSI1) <sup>(2)</sup> | LSI1 oscillator power consumption | - | | 110 | 180 | nA | - 1. Guaranteed by characterization results. - 2. Guaranteed by design. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------|-------------------------------------------------|------|-----|------|-------| | £ | LSI2 frequency | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | 21.6 | - | 44.2 | kHz | | f <sub>LSI2</sub> | | $V_{DD}$ = 1.62 to 3.6 V, $T_A$ = -40 to 125 °C | 21.2 | - | 44.4 | KI IZ | | t <sub>SU</sub> (LSI2) <sup>(2)</sup> | LSI2 oscillator start-up time | - | 0.7 | - | 3.5 | ms | | I <sub>DD</sub> (LSI2) <sup>(2)</sup> | LSI2 oscillator power consumption | - | - | 500 | 1180 | nA | Table 63. LSI2 oscillator characteristics<sup>(1)</sup> #### 6.3.12 **PLL** characteristics The parameters given in Table 64 are derived from tests performed under temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 24: General operating conditions*. Table 64. PLL, PLLSAI1 characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------|-------------------------|------|-----|-----|-------| | f | PLL input clock <sup>(2)</sup> | - | 2.66 | - | 16 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | - | 45 | - | 55 | % | | f | DLL multiplior output clock D | Voltage scaling Range 1 | 2 | - | 64 | | | f <sub>PLL_P_OUT</sub> | PLL multiplier output clock P | Voltage scaling Range 2 | 2 | - | 16 | | | f | DLL multiplior output clock O | Voltage scaling Range 1 | 8 | - | 64 | | | f <sub>PLL_Q_OUT</sub> | PLL multiplier output clock Q | Voltage scaling Range 2 | 8 | - | 16 | MHz | | £ | PLL multiplier output clock R | Voltage scaling Range 1 | 8 | - | 64 | IVITZ | | f <sub>PLL_R_OUT</sub> | | Voltage scaling Range 2 | 8 | - | 16 | | | f | PLL VCO output | Voltage scaling Range 1 | 96 | - | 344 | | | f <sub>VCO_OUT</sub> | | Voltage scaling Range 2 | 64 | - | 128 | | | t <sub>LOCK</sub> | PLL lock time | - | - | 15 | 40 | μs | | littor | RMS cycle-to-cycle jitter | System sleek 64 MUz | - | 40 | - | 200 | | Jitter | RMS period jitter | - System clock 64 MHz | - | 30 | - | ps | | I <sub>DD</sub> (PLL) | PLL power consumption on V <sub>DD</sub> <sup>(1)</sup> | VCO freq = 96 MHz | - | 200 | 260 | | | | | VCO freq = 192 MHz | - | 300 | 380 | μΑ | | | טט | VCO freq = 344 MHz | - | 520 | 650 | 1 | <sup>1.</sup> Guaranteed by design. <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Guaranteed by design. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between the two PLLs. # 6.3.13 Flash memory characteristics Table 65. Flash memory characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Тур | Max | Unit | |------------------------|------------------------------------------|--------------------|------|------|------| | t <sub>prog</sub> | 64-bit programming time | - | 81.7 | 90.8 | μs | | + | One row (64 double word) | Normal programming | 5.2 | 5.5 | | | <sup>L</sup> prog_row | programming time | Fast programming | 3.8 | 4.0 | | | + | One page (4 Kbytes) programming time | Normal programming | 41.8 | 43.0 | me | | <sup>L</sup> prog_page | | Fast programming | 30.4 | 31.0 | ms | | t <sub>ERASE</sub> | Page (4 Kbytes) erase time | - | 22.0 | 24.5 | | | t <sub>ME</sub> | Mass erase time | - | 22.1 | 25.0 | | | | Average consumption from V | Write mode | 3.4 | - | mA | | I <sub>DD</sub> | Average consumption from V <sub>DD</sub> | Erase mode | 3.4 | - | IIIA | <sup>1.</sup> Guaranteed by design. Table 66. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Unit | |------------------|----------------|------------------------------------------------------|--------------------|---------| | $N_{END}$ | Endurance | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 15 | | | 4 | Data rotantian | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 125 °C | 7 | Voors | | t <sub>RET</sub> | Data retention | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 30 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 15 | | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Cycling performed over the whole temperature range. #### 6.3.14 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ## Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operation to be resumed. The test results are given in *Table 67*. They are based on the EMS levels and classes defined in AN1709 "*EMC design guide for STM8, STM32 and Legacy MCUs*", available on *www.st.com*. **Symbol** Level/Class **Parameter Conditions** $V_{DD}$ = 3.3 V, $T_A$ = +25 °C, Voltage limits to be applied on any I/O pin $f_{HCLK} = 64 \text{ MHz},$ 2B $V_{FESD}$ to induce a functional disturbance conforming to IEC 61000-4-2 Fast transient voltage burst limits to be $V_{DD} = 3.3 \text{ V}, T_A = +25 ^{\circ}\text{C},$ applied through 100 pF on $V_{DD}$ and $V_{SS}$ $f_{HCLK} = 64 \text{ MHz},$ $V_{EFTB}$ 5A pins to induce a functional disturbance conforming to IEC 61000-4-4 Table 67. EMS characteristics #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. Good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pregualification tests in relation with the EMC level requested for the application. #### **Software recommendations** The software flow must include the management of runaway conditions such as: - corrupted program counter - unexpected reset - critical data corruption (e.g. control registers) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). # **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling two LEDs through the I/O ports). This emission test is compliant with the IEC 61967-2 standard, which specifies the test board and the pin loading. | Symbol | Parameter | Conditions | Monitored<br>frequency band | Peripheral ON<br>SMPS OFF or ON<br>[f <sub>HSE</sub> / f <sub>CPUM4</sub> , f <sub>CPUM0</sub> ]<br>32 MHz / 64 MHz, 32 MHz | Unit | |------------------|------------|--------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|------| | | | | 0.1 MHz to 30 MHz | 1 | | | | | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, | 30 MHz to 130 MHz | 4 | dBuV | | S <sub>EMI</sub> | Peak level | WLCSP100 package | 130 MHz to 1 GHz | -1 | иБμν | | | | compliant with IEC 61967-2 | 1 GHz to 2 GHz | 7 | | | | | | EMI level | 1.5 | - | Table 68. EMI characteristics # 6.3.15 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/JEDEC standard. | - abio 00: 200 abootato maximum tatingo | | | | | | | | | |-------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | | | | | | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C, conforming to<br>ANSI/ESDA/JEDEC JS-001 | 2 | 2000 | ., | | | | | | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to<br>ANSI/ESD STM5.3.1 JS-002 | C2a <sup>(2)</sup> | 500 <sup>(2)</sup><br>250 <sup>(3)</sup> | V | | | | | | | Electrostatic discharge voltage (human body model) Electrostatic discharge voltage | Electrostatic discharge voltage (human body model) $T_A = +25 ^{\circ}\text{C}$ , conforming to ANSI/ESDA/JEDEC JS-001 Electrostatic discharge voltage $T_A = +25 ^{\circ}\text{C}$ , conforming to | Electrostatic discharge voltage (human body model) $T_A = +25 ^{\circ}\text{C}$ , conforming to ANSI/ESDA/JEDEC JS-001 $2 ^{\circ}$ Electrostatic discharge voltage $T_A = +25 ^{\circ}\text{C}$ , conforming to $C2a^{(2)}$ | Electrostatic discharge voltage (human body model) $T_A = +25 ^{\circ}\text{C}$ , conforming to ANSI/ESDA/JEDEC JS-001 $2$ 2000 Electrostatic discharge voltage $T_A = +25 ^{\circ}\text{C}$ , conforming to $T_A = +25 ^{\circ}\text{C}$ , conforming to $T_A = +25 ^{\circ}\text{C}$ | | | | | Table 69. ESD absolute maximum ratings - 1. Guaranteed by characterization results. - 2. UFQFPN48, VFQPN68 and WLCSP100 packages. - 3. UFBGA129 package. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - a supply overvoltage is applied to each power supply pin - a current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 70. Electrical sensitivity | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|-------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II | # 6.3.16 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. # Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 $\mu$ A / 0 $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in *Table 71*. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. Table 71. I/O current injection susceptibility<sup>(1)</sup> | | | Functional s | Functional susceptibility | | | |------------------|----------------------------------------------|--------------------|---------------------------|------|--| | Symbol | Description | Negative injection | Positive injection | Unit | | | | Injected current on all pins except PB0, PB1 | -5 | N/A <sup>(2)</sup> | mA | | | I <sub>INJ</sub> | Injected current on PB0, PB1 pins | -5 | 0 | IIIA | | - 1. Guaranteed by characterization results. - 2. Injection not possible. #### 6.3.17 I/O port characteristics # General input/output characteristics Unless otherwise specified, the parameters given in *Table 72* are derived from tests performed under the conditions summarized in Table 24: General operating conditions. All I/Os are designed as CMOS- and TTL-compliant. Table 72. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|-------------| | V | I/O input low level voltage <sup>(1)</sup> | | - | - | 0.3 x V <sub>DD</sub> | | | $V_{IL}$ | I/O input<br>low level voltage <sup>(2)</sup> | | | | 0.39 x V <sub>DD</sub> - 0.06 | V | | V | I/O input<br>high level voltage <sup>(1)</sup> | 1.62 V < V <sub>DD</sub> < 3.6 V | 0.7 x V <sub>DD</sub> | - | - | V | | V <sub>IH</sub> | I/O input<br>high level voltage <sup>(2)</sup> | | 0.49 x V <sub>DD</sub> + 0.26 | - | - | | | V <sub>hys</sub> | TT_xx, FT_xxx<br>and NRST I/O<br>input hysteresis | | - | 200 | - | mV | | | FT_xx input leakage current | $0 \le V_{IN} \le Max(V_{DDXXX})^{(3)}$ | - | - | ±100 | | | | | $\begin{aligned} &\text{Max}(V_{\text{DDXXX}}) \leq V_{\text{IN}} \leq \\ &\text{Max}(V_{\text{DDXXX}}) + 1 \ V^{(2)(3)(4)} \end{aligned}$ | - | - | 650 | | | | | $Max(V_{DDXXX}) + 1 V < V_{IN} \le 5.5 V^{(2)(3)(4)(5)(6)}$ | - | - | 200 <sup>(7)</sup> | | | | | $0 \le V_{IN} \le Max(V_{DDXXX})^{(3)}$ | - | - | ±150 | | | I <sub>lkg</sub> | FT_lu, FT_u and PC3 IO | $\begin{aligned} & Max(V_{DDXXX}) \leq V_{IN} \leq \\ & Max(V_{DDXXX}) + 1 \ V^{(2)(3)} \end{aligned}$ | - | - | 2500 | nA | | | input leakage current | $Max(V_{DDXXX}) +1 V < V_{IN} \le 5.5 V^{(1)(3)(4)(8)}$ | - | - | 250 | | | | TT VV | $V_{IN} \le Max(V_{DDXXX})^{(3)}$ | - | - | ±150 | | | | TT_xx<br>input leakage current | | - | - | 2000 | | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(1)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | <b>ل</b> ام | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{DD}$ | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | <sup>1.</sup> Tested in production. - 5. $V_{IN}$ must be lower than $[Max(V_{DDXXX}) + 3.6 V]$ . - 6. Refer to Figure 27: I/O input characteristics. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Represents the pad leakage of the I/O itself. The total product pad leakage is given by $I_{Total\_Ileak\_max}$ = 10 $\mu$ A + number of I/Os where $V_{IN}$ is applied on the pad x $I_{Ikg(Max)}$ . <sup>4.</sup> $Max(V_{DDXXX})$ is the maximum value among all the I/O supplies. - To sustain a voltage higher than Min(V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>) + 0.3 V, the internal pull-up and pull-down resistors must be disabled. All FT\_xx IO except FT\_lu, FT\_u and PC3. - 8. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS, whose contribution to the series resistance is minimal (~10%). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters, as shown in *Figure 27*. Figure 27. I/O input characteristics ### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}$ / $V_{OH}$ ). In the user application, the number of I/O pins that can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating SI<sub>VDD</sub> (see *Table 20: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 20: Voltage characteristics). ### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT or TT unless otherwise specified). DS11929 Rev 11 135/193 | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------|-----|------| | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(3)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 8 mA<br> V <sub>DD</sub> ≥ 2.7 V | V <sub>DD</sub> - 0.4 | ı | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | TTL port <sup>(3)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 8 mA<br>V <sub>DD</sub> ≥ 2.7 V | 2.4 | 1 | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | V <sub>DD</sub> ≥ 2.7 V | V <sub>DD</sub> - 1.3 | - | | | V <sub>OL</sub> <sup>(2)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 4 mA | - | 0.4 | V | | V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin | V <sub>DD</sub> ≥ 1.62 V | V <sub>DD</sub> - 0.45 | ı | | | | | $ I_{IO} = 20 \text{ mA}$<br>$V_{DD} \ge 2.7 \text{ V}$ | 1 | 0.4 | | | V <sub>OLFM+</sub> <sup>(2)</sup> | Output low level voltage for an FT I/O pin in FM+ mode (FT I/O with "f" option) | I <sub>IO</sub> = 10 mA<br>V <sub>DD</sub> ≥ 1.62 V | - | 0.4 | | | | | $ I_{IO} = 2 \text{ mA}$<br>1.62 V $\ge$ V <sub>DD</sub> $\ge$ 1.08 V | - | 0.4 | | Table 73. Output voltage characteristics<sup>(1)</sup> ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in Table 74. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. | Table 14. I/O AO Characteristics | | | | | | | | | | |----------------------------------|---------------------------------|------------------------------------------|--------------------------------------------|-----|-----|-------|--|--|--| | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 5 | | | | | | | Fmax | Maximum frequency | C=50 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 1 | MHz | | | | | | Fillax IVI | x Maximum frequency | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 10 | IVITZ | | | | | 00 | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 1.5 | | | | | | 00 | | T. T. | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 25 | | | | | | | Tr/Tf | | C=50 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 52 | no | | | | | | Tr/Tf Output rise and fall time | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 17 | ns | | | | | | | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ ≤2.7 V | - | 37 | | | | | Table 74. I/O AC characteristics<sup>(1)(2)</sup> The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 20: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings Σ I<sub>IO</sub>. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. | Speed | Symbol | Parameter | Conditions | Min | Max | Unit | |-------|--------|---------------------------|---------------------------------------------------------------|-----|--------------------|---------| | | | | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 25 | | | | Fmax | Maximum frequency | C=50 pF, 1.62 V ≤ V <sub>DD</sub> ≤ ≤2.7 V | - | 10 | MHz | | | Fillax | waximum nequency | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 50 | IVIITZ | | 01 | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 15 | | | | | | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 9 | | | | Tr/Tf | Output rise and fall time | C=50 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 16 | no | | | 11/11 | Output rise and fail time | C=10 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 4.5 | ns | | | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 9 | | | | | | C=50 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 50 | | | | Fmax | Maximum frequency | C=50 pF, $1.62 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | - | 25 | MHz | | 10 | Tillax | waximum nequency | C=10 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 100 <sup>(3)</sup> | IVII IZ | | | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 37.5 | | | 10 | | | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 5.8 | | | | Tr/Tf | Output rise and fall time | C=50 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 11 | ns | | | 11/11 | Output rise and fail time | C=10 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 2.5 | 115 | | | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 5 | | | | | | C=30 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 120 <sup>(3)</sup> | | | | Fmax | Maximum frequency | C=30 pF, $1.62 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | - | 50 | MHz | | | Fillax | waximum nequency | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 180 <sup>(3)</sup> | IVIITZ | | 11 | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 75 <sup>(3)</sup> | | | '' | | | C=30 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | 3.3 | | | | Tr/Tf | Output rise and fall time | C=30 pF, $1.62 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | - | 6 | ns | | | 11/11 | Output fise and fail time | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 1.7 | 110 | | | | | C=10 pF, 1.62 V ≤ V <sub>DD</sub> ≤ 2.7 V | - | 3.3 | | Table 74. I/O AC characteristics<sup>(1)(2)</sup> (continued) # 6.3.18 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, $R_{\text{PU}}$ . Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. <sup>1.</sup> The maximum frequency is defined with $(T_r + T_f) \le 2/3$ T, and Duty cycle comprised between 45 and 55%. <sup>2.</sup> The fall and rise time are defined, respectively, between 90 and 10%, and between 10 and 90% of the output waveform. <sup>3.</sup> This value represents the I/O capability but the maximum system frequency is limited to 64 MHz. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------|-----------------------------------|-----------------------|-----|-----------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage | - | - | - | 0.3 x V <sub>DD</sub> | V | | V <sub>IH(NRST)</sub> | NRST input high level voltage | - | 0.7 x V <sub>DD</sub> | - | - | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | kΩ | | V <sub>F(NRST)</sub> | NRST input filtered pulse | - | - | - | 70 | ns | | V <sub>NF(NRST)</sub> | NRST input not filtered pulse | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V | 350 | ı | - | 10 | Table 75. NRST pin characteristics<sup>(1)</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10%). Figure 28. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 75, otherwise the reset will not be taken into account by the device. - 3. The external capacitor on NRST must be placed as close as possible to the device. <sup>1.</sup> Guaranteed by design. # 6.3.19 Analog switches booster Table 76. Analog switches booster characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|-----------------------------------------------------------------------------|------|-----|-----|------| | V <sub>DD</sub> | Supply voltage | 1.62 | - | 3.6 | V | | t <sub>SU(BOOST)</sub> | Booster startup time 240 | | μs | | | | I <sub>DD(BOOST)</sub> | Booster consumption for 1.62 V ≤ V <sub>DD</sub> ≤ 2.0 V | - | - | 250 | | | | Booster consumption for $2.0 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | - | - | 500 | μΑ | | | Booster consumption for $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | - | - | 900 | | <sup>1.</sup> Guaranteed by design. # 6.3.20 Analog-to-Digital converter characteristics Unless otherwise specified, the parameters given in *Table 77* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 24: General operating conditions*. Note: It is recommended to perform a calibration after each power-up. Table 77. ADC characteristics<sup>(1) (2) (3)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |---------------------------------|------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------|----------------------|--| | $V_{DDA}$ | Analog supply voltage | - | 1.62 | - | 3.6 | V | | | V | Positive reference | V <sub>DDA</sub> ≥ 2 V | 2 | - | $V_{DDA}$ | V | | | V <sub>REF+</sub> | voltage | V <sub>DDA</sub> < 2 V | | $V_{DDA}$ | | V | | | V <sub>REF-</sub> | Negative reference voltage | - | | V <sub>SSA</sub> | | V | | | ŧ | ADC aloak fraguanay | Range 1 | 0.14 | - | 64 | NALIZ | | | f <sub>ADC</sub> | ADC clock frequency | Range 2 | 0.14 | - | 16 | MHz | | | | | Resolution = 12 bits | - | - | 4.26 | | | | | Sampling rate | Resolution = 10 bits | - | - | 4.92 | | | | | for FAST channels | Resolution = 8 bits | - | - | 5.81 | | | | £ | | Resolution = 6 bits | - | - | 7.11 | Mana | | | f <sub>s</sub> | | Resolution = 12 bits | - | - | 3.36 | Msps | | | | Sampling rate | Resolution = 10 bits | - | - | 4.00 | | | | | for SLOW channels | Resolution = 8 bits | - | - | 4.57 | | | | | | Resolution = 6 bits | - | - | 7.11 | | | | f <sub>TRIG</sub> | External trigger | f <sub>ADC</sub> = 64 MHz<br>Resolution = 12 bits | - | - | 4.26 | MHz | | | 11410 | frequency | Resolution = 12 bits | - | - | 15 | 1/f <sub>ADC</sub> | | | V <sub>CMIN</sub> | Input common mode | Differential mode | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>- 0.18 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>+ 0.18 | V | | | V <sub>AIN</sub> <sup>(4)</sup> | Conversion voltage range(2) | - | 0 | - | V <sub>REF+</sub> | V | | | R <sub>AIN</sub> | External input impedance | - | - | - | 50 | kΩ | | | C <sub>ADC</sub> | Internal sample and hold capacitor | - | - | 5 | - | pF | | | t <sub>STAB</sub> | Power-up time | - | 1 | | | Conversion cycle | | | 4 | Calibration time | f <sub>ADC</sub> = 64 MHz | 1.8125 | | | μs | | | t <sub>CAL</sub> | Calibration time | - | | 116 | | 1 / f <sub>ADC</sub> | | Table 77. ADC characteristics<sup>(1)</sup> (2) (3) (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |---------------------------|--------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------|-----|-------|--------------------|--| | | Telegranasanyanaian | CKMODE = 00 | 1.5 | 2 | 2.5 | | | | | Trigger conversion latency Regular and | CKMODE = 01 | - | - | 2.0 | 1 /f | | | t <sub>LATR</sub> | injected channels without conversion abort | CKMODE = 10 | - | - | 2.25 | 1/f <sub>ADC</sub> | | | | without conversion about | CKMODE = 11 | - | - | 2.125 | | | | | T.: | CKMODE = 00 | 2.5 | 3 | 3.5 | | | | | Trigger conversion latency Injected | CKMODE = 01 | - | - | 3.0 | 4 15 | | | t <sub>LATRINJ</sub> | channels aborting a regular conversion | CKMODE = 10 | - | - | 3.25 | 1/f <sub>ADC</sub> | | | | regular conversion | CKMODE = 11 | - | - | 3.125 | | | | 4 | Campling time | f <sub>ADC</sub> = 64 MHz | 0.039 | - | 10.0 | μs | | | t <sub>s</sub> | Sampling time | - | 2.5 | - | 640.5 | 1/f <sub>ADC</sub> | | | t <sub>ADCVREG_STUP</sub> | ADC voltage regulator start-up time | - | | | 20 | μs | | | | Total conversion time | f <sub>ADC</sub> = 64 MHz<br>Resolution = 12 bits | 0.234 | - | 1.019 | μs | | | t <sub>CONV</sub> | (including sampling time) | Resolution = 12 bits | t <sub>s</sub> + 12.5 cycles for successive approximations = 15 to 653 | | | 1/f <sub>ADC</sub> | | | | | fs = 4.26 Msps | - | 730 | 830 | | | | I <sub>DDA</sub> (ADC) | ADC consumption from the V <sub>DDA</sub> supply | fs = 1 Msps | - | 160 | 220 | μA | | | | The ADDA CAPACI | fs = 10 ksps | - | 16 | 50 | | | | | ADC consumption from | fs = 4.26 Msps | - | 130 | 160 | | | | I <sub>DDV_S</sub> (ADC) | the V <sub>REF+</sub> single ended | fs = 1 Msps | - | 30 | 40 | μΑ | | | | mode | fs = 10 ksps | - | 0.6 | 2 | | | | | ADC consumption from | fs = 4.26 Msps | - | 250 | 310 | | | | I <sub>DDV_D</sub> (ADC) | the V <sub>REF+</sub> differential | fs = 1 Msps | - | 60 | 70 | μΑ | | | | mode | fs = 10 ksps | - | 1.3 | 3 | | | <sup>1.</sup> Guaranteed by design <sup>2.</sup> The I/O analog switch voltage booster is enabled when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4V). It is disable when $V_{DDA}$ $\geq$ 2.4 V. SMPS in bypass mode <sup>4.</sup> V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 4: Pinouts and pin description for further details. Table 78. ADC sampling time<sup>(1)(2)</sup> | David Car | DAIN | Fast chann | el | Slow chann | nel | |----------------------|--------------|----------------------------|-----------------|----------------------------|-----------------| | Resolution<br>(bits) | RAIN<br>(kΩ) | Minimum sampling time (ns) | Sampling cycles | Minimum sampling time (ns) | Sampling cycles | | | 0 | 33 | 6.5 | 57 | 6.5 | | | 0.05 | 37 | 6.5 | 62 | 6.5 | | | 0.1 | 42 | 6.5 | 67 | 6.5 | | | 0.2 | 51 | 6.5 | 76 | 6.5 | | | 0.5 | 78 | 6.5 | 104 | 12.5 | | 12 | 1 | 123 | 12.5 | 151 | 12.5 | | | 5 | 482 | 47.5 | 526 | 47.5 | | | 10 | 931 | 92.5 | 994 | 92.5 | | | 20 | 1830 | 247.5 | 1932 | 247.5 | | | 50 | 4527 | 640.5 | 4744 | 640.5 | | | 100 | 9021 | 640.5 | 9430 | 640.5 | | | 0 | 27 | 2.5 | 47 | 6.5 | | | 0.05 | 30 | 2.5 | 51 | 6.5 | | | 0.1 | 34 | 6.5 | 55 | 6.5 | | | 0.2 | 41 | 6.5 | 62 | 6.5 | | | 0.5 | 64 | 6.5 | 85 | 6.5 | | 10 | 1 | 100 | 12.5 | 124 | 12.5 | | | 5 | 395 | 47.5 | 431 | 47.5 | | | 10 | 763 | 92.5 | 816 | 92.5 | | | 20 | 1500 | 247.5 | 1584 | 247.5 | | • | 50 | 3709 | 640.5 | 3891 | 640.5 | | | 100 | 7391 | 640.5 | 7734 | 640.5 | | | 0 | 21 | 2.5 | 37 | 2.5 | | | 0.05 | 24 | 2.5 | 40 | 6.5 | | | 0.1 | 27 | 2.5 | 43 | 6.5 | | | 0.2 | 32 | 6.5 | 49 | 6.5 | | | 0.5 | 50 | 6.5 | 67 | 6.5 | | 8 | 1 | 78 | 6.5 | 97 | 6.5 | | | 5 | 308 | 47.5 | 337 | 24.5 | | | 10 | 595 | 92.5 | 637 | 47.5 | | | 20 | 1169 | 247.5 | 1237 | 92.5 | | | 50 | 2891 | 247.5 | 3037 | 247.5 | | | 100 | 5762 | 640.5 | 6038 | 640.5 | Table 78. ADC sampling time<sup>(1)(2)</sup> (continued) | Resolution | DAIN | Fast channel | | Slow channel | | | |------------|--------------|----------------------------|-----------------|----------------------------|-----------------|--| | (bits) | RAIN<br>(kΩ) | Minimum sampling time (ns) | Sampling cycles | Minimum sampling time (ns) | Sampling cycles | | | | 0 | 15 | 2.5 | 26 | 2.5 | | | | 0.05 | 17 | 2.5 | 28 | 2.5 | | | | 0.1 | 19 | 2.5 | 31 | 2.5 | | | | 0.2 | 23 | 2.5 | 35 | 2.5 | | | | 0.5 | 36 | 6.5 | 48 | 6.5 | | | 6 | 1 | 56 | 6.5 | 69 | 6.5 | | | | 5 | 221 | 24.5 | 242 | 24.5 | | | | 10 | 427 | 47.5 | 458 | 47.5 | | | | 20 | 839 | 92.5 | 890 | 92.5 | | | | 50 | 2074 | 247.5 | 2184 | 247.5 | | | | 100 | 4133 | 640.5 | 4342 | 640.5 | | <sup>1.</sup> Guaranteed by design. <sup>2.</sup> $V_{DD}$ = 1.62 V, $C_{pcb}$ = 4.7 pF, 125 °C, booster enabled. Table 79. ADC accuracy - Limited test conditions 1<sup>(1)(2)(3)</sup> | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | |--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------|------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------| | | | | Single | Fast channel (max speed) | - | 4 | 5 | | | | Total | | ended | Slow channel (max speed) | - | 4 | 5 | | | ET | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 3.5 | 5 5 4.5 4.5 2.5 2.5 2.5 4.5 4.5 3.5 1.5 1.2 1.2 2.5 2.5 2.5 2.5 2.5 2.5 2.5 2.5 2.5 2 | | | | | | Differential | Slow channel (max speed) | - | 3.5 | 4.5 | | | | | | Single | Fast channel (max speed) | - | 1 | 2.5 | | | EO | Officet error | | ended | Slow channel (max speed) | - | 1 | 2.5 | | | EO | Offset error | | Differential | Fast channel (max speed) | - | 1.5 | 2.5 | | | | | | Differential | Slow channel (max speed) | - | 1.5 | 2.5 | | | | | | Single | Fast channel (max speed) | - | 2.5 | 4.5 | | | EG | Cain arrar | | ended | Slow channel (max speed) | - | 2.5 | 4.5 | LOD | | EG | Gain error | | Differential | Fast channel (max speed) | - | 2.5 | 3.5 | LOB | | | | | Differential | Slow channel (max speed) | - | 2.5 | 3.5 | 5 | | | | , <del>,</del> | Single | Fast channel (max speed) | - | 1 | 1.5 | | | ED | Differential | 4 MI<br>1sps<br>1, | ended | Slow channel (max speed) | - | 1 | 1.5 | | | ED | linearity<br>error | y ≤ 6<br>26 N<br>= 3 \ | Slow channel (max speed) Solve thannel (max speed) Fast channel (max speed) Differential | - | 1 | 4.5 4.5 2.5 2.5 2.5 4.5 4.5 3.5 1.5 1.2 1.2 2.5 2.5 2 | | | | | | ADC clock frequency ≤ 64 MHz,<br>Sampling rate ≤ 4.26 Msps,<br>V <sub>DDA</sub> = V <sub>REF+</sub> = 3 V,<br>TA = 25 °C | Dillerential | Slow channel (max speed) | - | 1 | 1.2 | | | | | requ<br>rate<br>= V <sub>R</sub><br>A = 2 | Single | Fast channel (max speed) | - | 1.5 | 2.5 | 5 | | EL | Integral | ock f | ended | Slow channel (max speed) | - | 1.5 | 5<br>4.5<br>4.5<br>2.5<br>2.5<br>2.5<br>2.5<br>4.5<br>4.5<br>3.5<br>1.5<br>1.2<br>1.2<br>1.2<br>2.5<br>2.5<br>2.5<br>2.5<br> | | | EL | linearity<br>error | C clc<br>amp | Differential | Fast channel (max speed) | - | 1 | | | | | AD( | Differential | Slow channel (max speed) | - | 1 | 2 | | | | | | | Single | Fast channel (max speed) | 10.4 | 10.5 | - | | | ENOB | Effective | | ended | Slow channel (max speed) | 10.4 | 10.5 | - | hita | | ENOB | number of bits | | Differential | Fast channel (max speed) | 10.8 | 10.9 | - | DILS | | | | | Dillerential | Slow channel (max speed) | 10.8 | 10.9 | - | | | | Cional ta | | Single | Fast channel (max speed) | 64.4 | 65 | - | | | SINAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 64.4 | 65 | - | | | SINAD | distortion ratio | | Differential | Fast channel (max speed) | 66.8 | 67.4 | 2.5 2.5 4.5 4.5 3.5 1.5 1.2 2.5 2.5 2 | | | | ralio | | Differential | Slow channel (max speed) | 66.8 | 67.4 | - | 40 | | | | | Single | Fast channel (max speed) | 65 | 66 | - | dB | | CND | Signal-to- | | ended | Slow channel (max speed) | 65 | 66 | 3.5<br>3.5<br>1.5<br>1.5<br>1.2<br>1.2<br>2.5<br>2<br>2<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | | | SNR | noise ratio | | Differential | Fast channel (max speed) | 67 | 68 | | | | | | | Differential | Slow channel (max speed) | 67 | 68 | - | | Table 79. ADC accuracy - Limited test conditions $1^{(1)(2)(3)}$ (continued) | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------|--------------------------|--------------------------|-----|-----|-----|------| | Lency ≤ 64 MHz, 25°C 25°C 25°C 25°C 4 MHz, 25°C 25°C 25°C 3V, | 4 MHz,<br>Asps,<br>V, | Single | Fast channel (max speed) | - | -74 | -73 | | | | | ended | Slow channel (max speed) | - | -74 | -73 | 10 | | | | THD | harmonic<br>distortion | OC clock frequency Sampling rate ≤ 4.5 VDDA = VREF+ TA = 25 °C | D:" | Fast channel (max speed) | - | -79 | -76 | dB | | | | ADC clo<br>Sampl<br>V <sub>D</sub> | Differential | Slow channel (max speed) | - | -79 | -76 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 80. ADC accuracy - Limited test conditions 2<sup>(1)(2)(3)</sup> | Symbol | Parameter | Conditions <sup>(4)</sup> | | Min | Тур | Max | Unit | | |--------|-------------------------|--------------------------------------------------------------------------------------------|---------------|--------------------------|------|------|------|------| | | | | Single | Fast channel (max speed) | - | 4 | 6.5 | | | ET | Total | | ended | Slow channel (max speed) | - | 4 | 6.5 | | | E1 | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 3.5 | 5.5 | | | | | | Differential | Slow channel (max speed) | - | 3.5 | 5.5 | | | | | | Single | Fast channel (max speed) | - | 1 | 4.5 | | | EO | Offset error | | ended | Slow channel (max speed) | - | 1 | 5 | | | EO | Oliset elloi | | Differential | Fast channel (max speed) | - | 1.5 | 3 | | | | | | Dilleterillar | Slow channel (max speed) | - | 1.5 | 3 | | | | | | Single | Fast channel (max speed) | - | 2.5 | 6 | | | EG | Gain error | | ended | Slow channel (max speed) | - | 2.5 | 6 | LSB | | EG | Gain enoi | | Differential | Fast channel (max speed) | - | 2.5 | 3.5 | LOD | | | | | Differential | Slow channel (max speed) | - | 2.5 | 3.5 | | | | | , Ż | Single | Fast channel (max speed) | - | 1 | 1.5 | | | ED | Differential | 4 MF | ended | Slow channel (max speed) | - | 1 | 1.5 | | | ED | linearity<br>error | 26 N | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | ADC clock frequency ≤ 64 MHz, Sampling rate ≤ 4.26 Msps, V <sub>DDA</sub> ≥ 2 V TA = 25 °C | Differential | Slow channel (max speed) | - | 1 | 1.2 | | | | | requ<br>rate<br>DDA<br>A = 2 | Single | Fast channel (max speed) | - | 1.5 | 3.5 | | | F1 | Integral | ock fi | ended | Slow channel (max speed) | - | 1.5 | 3.5 | | | EL | linearity<br>error | C clc | Differential | Fast channel (max speed) | - | 1 | 3 | | | | | AD(<br>S | Differential | Slow channel (max speed) | - | 1 | 2.5 | | | | | | Single | Fast channel (max speed) | 10 | 10.5 | - | | | ENOD | Effective | | ended | Slow channel (max speed) | 10 | 10.5 | - | h:to | | ENOB | number of bits | | Differential | Fast channel (max speed) | 10.7 | 10.9 | - | bits | | | | | Differential | Slow channel (max speed) | 10.7 | 10.9 | - | | | | 0: | | Single | Fast channel (max speed) | 62 | 65 | - | | | CINAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 62 | 65 | - | | | SINAD | distortion | | Differential | Fast channel (max speed) | 66 | 67.4 | - | | | | ratio | | Differential | Slow channel (max speed) | 66 | 67.4 | - | -ID | | | | | Single | Fast channel (max speed) | 64 | 66 | - | dB | | CND | Signal-to- | | ended | Slow channel (max speed) | 64 | 66 | - | | | SNR | noise ratio | | Differential | Fast channel (max speed) | 66.5 | 68 | - | | | | | | Differential | Slow channel (max speed) | 66.5 | 68 | - | | Table 80. ADC accuracy - Limited test conditions $2^{(1)(2)(3)}$ (continued) | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | |--------|------------------------|------------------------------|--------------------------|--------------------------|-----|-----|----------|------| | VI C | s 64<br>26 Ms | Single | Fast channel (max speed) | - | -74 | -65 | | | | | | ended | Slow channel (max speed) | - | -74 | -67 | <u>.</u> | | | THD | harmonic<br>distortion | frequ<br>rate<br>DDA<br>FA = | | Fast channel (max speed) | - | -79 | -70 | dB | | | | ADC clock<br>Sampling | Differential | Slow channel (max speed) | - | -79 | -71 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 81. ADC accuracy - Limited test conditions $3^{(1)(2)(3)}$ | Symbol | Parameter | Conditions <sup>(4)</sup> | | Min | Тур | Max | Unit | | |--------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------|------|------|------|------| | | | | Single | Fast channel (max speed) | - | 5.5 | 7.5 | | | ET | Total | | ended | Slow channel (max speed) | - | 4.5 | 6.5 | | | | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 4.5 | 7.5 | | | | | | Differential | Slow channel (max speed) | - | 4.5 | 5.5 | | | | | | Single | Fast channel (max speed) | - | 2 | 5 | | | EO | Offset error | | ended | Slow channel (max speed) | - | 2.5 | 5 | | | | Oliset elloi | | Differential | Fast channel (max speed) | - | 2 | 3.5 | | | | | | Dillerential | Slow channel (max speed) | - | 2.5 | 3 | | | | | | Single | Fast channel (max speed) | - | 4.5 | 7 | | | EG | Gain error | | ended | Slow channel (max speed) | - | 3.5 | 6 | LSB | | EG | Gain enoi | | Differential | Fast channel (max speed) | - | 3.5 | 4 | LOD | | | | | Differential | Slow channel (max speed) | - | 3.5 | 5 | | | | | AHz,<br>ss,<br>6 V, | Single | Fast channel (max speed) | - | 1.2 | 1.5 | | | ED | Differential | 2 2 ~ | ended | Slow channel (max speed) | - | 1.2 | 1.5 | | | ED | linearity<br>error | / ≤ 6<br>26 N<br>≘F+ ≤<br>≷ang | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | C clock frequency $\leq$ 64 M ampling rate $\leq$ 4.26 Msp 5 V $\leq$ V <sub>DDA</sub> = V <sub>REF+</sub> $\leq$ 3. Voltage scaling Range 1 | Dillerential | Slow channel (max speed) | - | 1 | 1.2 | | | | | requ<br>rate<br>DA = | Single | Fast channel (max speed) | - | 3 | 3.5 | | | EL | Integral | ADC clock frequ<br>Sampling ratu<br>1.65 V ≤ V <sub>DDA</sub><br>Voltage sca | ended | Slow channel (max speed) | - | 2.5 | 3.5 | | | EL. | linearity<br>error | C clc<br>amp<br>5 V :<br>Volt | Differential | Fast channel (max speed) | - | 2 | 2.5 | | | | | ADO<br>S<br>1.6 | Differential | Slow channel (max speed) | - | 2 | 2.5 | | | | | | Single | Fast channel (max speed) | 10 | 10.4 | - | | | ENOR | Effective | | ended | Slow channel (max speed) | 10 | 10.4 | - | hita | | ENOB | number of bits | | Differential | Fast channel (max speed) | 10.6 | 10.7 | - | bits | | | | | Differential | Slow channel (max speed) | 10.6 | 10.7 | - | | | | Oinmal to | | Single | Fast channel (max speed) | 62 | 64 | - | | | CINAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 62 | 64 | - | | | SINAD | distortion | | Differential | Fast channel (max speed) | 65 | 66 | - | | | | ratio | | Differential | Slow channel (max speed) | 65 | 66 | - | -10 | | | | | Single | Fast channel (max speed) | 63 | 65 | - | dB | | CND | Signal-to- | | ended | Slow channel (max speed) | 63 | 65 | - | | | SNR | noise ratio | | Differential | Fast channel (max speed) | 66 | 67 | - | | | | | | merential | Slow channel (max speed) | 66 | 67 | - | | Table 81. ADC accuracy - Limited test conditions $3^{(1)(2)(3)}$ (continued) | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | |--------------------------------------|------------------------|----------------------------------------------------------------------------------|-----------------|--------------------------|-----|-----|-----|------| | 64 MHz,<br>Msps,<br>≤ 3.6 V,<br>ge 1 | Single | Fast channel (max speed) | - | -69 | -67 | | | | | TUD | Total | 7 ≤ 26<br>26<br>EF+ | Ranger ended | Slow channel (max speed) | - | -71 | -67 | ٦D | | THD | harmonic<br>distortion | ock frequency pling rate ≤ 4 ≤ V <sub>DDA</sub> = V <sub>RE</sub> tage scaling F | Diff. and tital | Fast channel (max speed) | - | -72 | -71 | dB | | | | ADC clock f<br>Sampling<br>1.65 V ≤ V <sub>C</sub><br>Voltage | Differential | Slow channel (max speed) | - | -72 | -71 | | - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. - 4. The I/O analog switch voltage booster is enable when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disable when $V_{DDA} \ge 2.4$ V. No oversampling. Table 82. ADC accuracy - Limited test conditions $4^{(1)(2)(3)}$ | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | |--------|-------------------------|--------------------------------------------------------------------------------------------------------|---------------|--------------------------|------|------|-----|------| | | | | Single | Fast channel (max speed) | - | 5 | 5.4 | | | СТ | Total | | ended | Slow channel (max speed) | - | 4 | 5 | | | ET | unadjusted<br>error | | Differential | Fast channel (max speed) | - | 4 | 5 | | | | | | Dillerential | Slow channel (max speed) | - | 3.5 | 4.5 | | | | | | Single | Fast channel (max speed) | - | 2 | 4 | | | EO | Offset error | | ended | Slow channel (max speed) | - | 2 | 4 | | | | Oliset error | | Differential | Fast channel (max speed) | - | 2 | 3.5 | | | | | | Dilleterillar | Slow channel (max speed) | - | 2 | 3.5 | | | | | | Single | Fast channel (max speed) | - | 4 | 4.5 | | | EG | Gain error | | ended | Slow channel (max speed) | - | 4 | 4.5 | LSB | | LG | Gairrenoi | | Differential | Fast channel (max speed) | - | 3 | 4 | LOD | | | | | Dillerential | Slow channel (max speed) | - | 3 | 4 | | | | | MHz,<br>3.6 V, | Single | Fast channel (max speed) | - | 1 | 1.5 | | | - FD | Differential linearity | 6 MI<br>≤ 3.6<br>le 2 | ended | Slow channel (max speed) | - | 1 | 1.5 | | | ED | error | / ≤ 1<br>EF+ :<br>Rang | Differential | Fast channel (max speed) | - | 1 | 1.2 | | | | | ADC clock frequency ≤ 16 MHz,<br>1.65 V ≤ V <sub>DDA</sub> = VREF+ ≤ 3.6 V.<br>Voltage scaling Range 2 | Dillerential | Slow channel (max speed) | - | 1 | 1.2 | | | | | requ<br>⊳A =<br>scali | Single | Fast channel (max speed) | - | 2.5 | 3 | | | EL | Integral | ock f<br>s V <sub>DI</sub><br>age | ended | Slow channel (max speed) | - | 2.5 | 3 | | | EL | linearity<br>error | C clc<br>5 V s<br>Volt | Differential | Fast channel (max speed) | - | 2 | 2.5 | | | | | AD<br>1.6 | Dillerential | Slow channel (max speed) | - | 2 | 2.5 | | | | | | Single | Fast channel (max speed) | 10.2 | 10.5 | - | | | ENOB | Effective number of | | ended | Slow channel (max speed) | 10.2 | 10.5 | - | bits | | ENOB | bits | | Differential | Fast channel (max speed) | 10.6 | 10.7 | - | DIIS | | | | | Dillerential | Slow channel (max speed) | 10.6 | 10.7 | - | | | | Cianal to | | Single | Fast channel (max speed) | 63 | 65 | - | | | CINIAD | Signal-to-<br>noise and | | ended | Slow channel (max speed) | 63 | 65 | - | | | SINAD | distortion | | Differential | Fast channel (max speed) | 65 | 66 | - | | | | ratio | | Differential | Slow channel (max speed) | 65 | 66 | - | -10 | | | | | Single | Fast channel (max speed) | 64 | 65 | - | dB | | SNR | Signal-to- | | ended | Slow channel (max speed) | 64 | 65 | - | | | SINK | noise ratio | | Differential | Fast channel (max speed) | 66 | 67 | - | | | | | | Differential | Slow channel (max speed) | 66 | 67 | - | | | | | | <u>, </u> | <b>'</b> | | | | | |----------------------|------------------------|-------------------------------------------------------------------|------------------------------------------------|--------------------------|-----|-----|-----|------| | Symbol | Parameter | | Cond | itions <sup>(4)</sup> | Min | Тур | Max | Unit | | | | 6 MHz,<br>≤ 3.6 V,<br>le 2 | Single | Fast channel (max speed) | - | -71 | -69 | | | Total Total 910 v 10 | ≥ i.F.+ | ended | Slow channel (max speed) | - | -71 | -69 | | | | THD | harmonic<br>distortion | clock frequency<br>/ ≤ V <sub>DDA</sub> = VRE<br>oltage scaling R | 5.55 | Fast channel (max speed) | - | -73 | -72 | dB | | | | ADC clock f<br>1.65 V ≤ V <sub>DI</sub><br>Voltage | Differential | Slow channel (max speed) | - | -73 | -72 | | Table 82. ADC accuracy - Limited test conditions $4^{(1)(2)(3)}$ (continued) - 1. Guaranteed by design. - 2. ADC DC accuracy values are measured after internal calibration. - 3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins that may potentially inject negative current. - 4. The I/O analog switch voltage booster is enabled when $V_{DDA}$ < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when $V_{DDA}$ < 2.4 V). It is disabled when $V_{DDA}$ $\geq$ 2.4 V. No oversampling. Figure 29. ADC accuracy characteristics Figure 30. Typical connection diagram using the ADC - 1. Refer to Table 77: ADC characteristics for the values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ . - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 72: I/O static characteristics* for the value of the pad capacitance). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. - 3. Refer to Table 72: I/O static characteristics for the values of Ilkg. #### General PCB design guidelines Power supply decoupling has to be performed as shown in *Figure 16: Power supply scheme* (all packages except UFBGA129 and WLCSP100). The 10 nF capacitor needs to be ceramic (good quality), placed as close as possible to the chip. ## 6.3.21 Voltage reference buffer characteristics Table 83. VREFBUF characteristics<sup>(1)</sup> | Symbol | Parameter | Conditio | ns | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------|------------------------------|---------------------|--------------------------|-------|-----------|------| | | | Normal mode | V <sub>RS</sub> = 0 | 2.4 | - | 3.6 | | | \/ | Analog supply | Normar mode | V <sub>RS</sub> = 1 | 2.8 | - | 3.6 | | | V <sub>DDA</sub> | voltage | Degraded mode <sup>(2)</sup> | V <sub>RS</sub> = 0 | 1.65 | - | 2.4 | | | | | Degraded mode | V <sub>RS</sub> = 1 | 1.65 | - | 2.8 | V | | | | Normal mode | V <sub>RS</sub> = 0 | 2.046 | 2.048 | 2.049 | V | | V <sub>REFBUF</sub> _ | Voltage | Normar mode | V <sub>RS</sub> = 1 | 2.498 | 2.5 | 2.502 | | | OUT | reference output | Degraded mode <sup>(2)</sup> | V <sub>RS</sub> = 0 | V <sub>DDA</sub> -150 mV | - | $V_{DDA}$ | | | | | Degraded mode. | V <sub>RS</sub> = 1 | V <sub>DDA</sub> -150 mV | ı | $V_{DDA}$ | | | TRIM | Trim step resolution | - | - | - | ±0.05 | ±0.1 | % | | CL | Load capacitor | - | - | 0.5 | 1 | 1.5 | μF | | esr | Equivalent series resistor of C <sub>load</sub> | - | - | - | - | 2 | Ω | | I <sub>load</sub> | Static load current | - | - | - | - | 4 | mA | Table 83. VREFBUF characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditio | ns | Min | Тур | Max | Unit | |-------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------|-----|-----|---------------------------------------|--------| | | l in a ve avulation | 201/21/ / 201/ | I <sub>load</sub> = 500 μA | - | 200 | 1000 | | | I <sub>line_reg</sub> | Line regulation | $2.8 \text{ V} \le \text{V}_{\text{DDA}} \le 3.6 \text{ V}$ | I <sub>load</sub> = 4 mA | - | 100 | 500 | ppm/V | | I <sub>load_reg</sub> | Load regulation | 500 μA ≤ I <sub>load</sub> ≤4 mA | Normal mode | - | 50 | 500 | ppm/mA | | т. | Temperature | -40 °C < T <sub>J</sub> < +125 °C | | - | - | T <sub>coeff</sub><br>vrefint +<br>50 | ppm/°C | | T <sub>Coeff</sub> | coefficient | 0 °C < T <sub>J</sub> < +50 °C | | - | - | T <sub>coeff</sub><br>vrefint +<br>50 | ррии С | | PSRR | Power supply | DC | | 40 | 60 | - | dB | | FORK | rejection | 100 kHz | | 25 | 40 | - | uБ | | | | $CL = 0.5 \mu F^{(3)}$ | | - | 300 | 350 | | | t <sub>START</sub> | Start-up time | $CL = 1.1 \mu F^{(3)}$ | | - | 500 | 650 | μs | | | | $CL = 1.5 \mu F^{(3)}$ | | - | 650 | 800 | | | Inrush | Control of maximum DC current drive on VREFBUF_OUT during start-up phase (4) | - | - | - | 8 | - | mA | | | VREFBUF | I <sub>load</sub> = 0 μA | | - | 16 | 25 | | | I <sub>DDA</sub><br>(VREFBUF) | consumption | I <sub>load</sub> = 500 μA | | - | 18 | 30 | μA | | ( 1 = 1 = 31 ) | from V <sub>DDA</sub> | I <sub>load</sub> = 4 mA | | - | 35 | 50 | | <sup>1.</sup> Guaranteed by design, unless otherwise specified. In degraded mode the voltage reference buffer cannot maintain accurately the output voltage that will follow (V<sub>DDA</sub> - drop voltage). <sup>3.</sup> The capacitive load must include a 100 nF capacitor in order to cut-off the high frequency noise. To correctly control the VREFBUF in-rush current during start-up phase and scaling change, the V<sub>DDA</sub> voltage must be in the range [2.4 V to 3.6 V] and [2.8 V to 3.6 V] respectively for V<sub>RS</sub> = 0 and V<sub>RS</sub> = 1. #### **Comparator characteristics** 6.3.22 Table 84. COMP characteristics<sup>(1)</sup> | Symbol | Parameter | ( | Conditions | Min | Тур | Max | Unit | |--------------------------------|--------------------------------------------------------|-------------------------------|---------------------------------------------|------|---------------------|------------------|------| | $V_{DDA}$ | Analog supply voltage | | - | 1.62 | - | 3.6 | | | V <sub>IN</sub> | Comparator input voltage range | | - | 0 | - | V <sub>DDA</sub> | V | | V <sub>BG</sub> <sup>(2)</sup> | Scaler input voltage | | - | | V <sub>REFINT</sub> | Г | | | V <sub>SC</sub> | Scaler offset voltage | | - | | ±5 | ±10 | mV | | I (SCALED) | Scaler static consumption | BRG_EN=0 (bi | ridge disable) | - | 200 | 300 | nA | | I <sub>DDA</sub> (SCALER) | from V <sub>DDA</sub> | BRG_EN=1 (bi | ridge enable) | - | 0.8 | 1 | μA | | t <sub>START_SCALER</sub> | Scaler startup time | | - | - | 100 | 200 | μs | | | | High-speed | V <sub>DDA</sub> ≥ 2.7 V | - | - | 5 | | | | Comparator startup time | mode | V <sub>DDA</sub> < 2.7 V | - | - | 7 | | | t <sub>START</sub> | to reach propagation | Medium mode | V <sub>DDA</sub> ≥ 2.7 V | - | - | 15 | μs | | | delay specification | Medium mode | V <sub>DDA</sub> < 2.7 V | - | - | 25 | | | | | Ultra-low-powe | r mode | - | - | 40 | | | | | High-speed | V <sub>DDA</sub> ≥ 2.7 V | - | 55 | 80 | ns | | t <sub>D</sub> <sup>(3)</sup> | Propagation delay with | mode V <sub>DDA</sub> < 2.7 V | | - | 55 | 100 | 113 | | 'D` | 100 mV overdrive | Medium mode | | - | 0.55 | 0.9 | 116 | | | | Ultra-low-powe | r mode | - | 4 | 7 | μs | | $V_{\text{offset}}$ | Comparator offset error | Full common m | node range | - | ±5 | ±20 | mV | | | | No hysteresis | | - | 0 | - | | | V. | Comparator hysteresis | Low hysteresis | | - | 8 | - | mV | | $V_{hys}$ | Comparator hysteresis | Medium hyster | esis | - | 15 | - | IIIV | | | | High hysteresis | 3 | - | 27 | - | | | | | Ultra-low- | Static | - | 400 | 600 | | | | | power mode | With 50 kHz ±100 mV overdrive square signal | - | 1200 | - | nA | | | | Madium | Static | - | 5 | 7 | | | I <sub>DDA</sub> (COMP) | DDA(COMP) Comparator consumption from V <sub>DDA</sub> | Medium<br>mode | With 50 kHz ±100 mV overdrive square signal | - | 6 | - | | | | | High apped | Static | - | 70 | 100 | μA | | | | High-speed mode | With 50 kHz ±100 mV overdrive square signal | - | 75 | - | | <sup>1.</sup> Guaranteed by design, unless otherwise specified. DS11929 Rev 11 154/193 <sup>2.</sup> Refer to Table 36: Embedded internal voltage reference. <sup>3.</sup> Guaranteed by characterization results. ### 6.3.23 Temperature sensor characteristics Table 85. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------------|---------------------------------------------------------------------|-------|------|-------|---------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>TS</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(2)</sup> | Average slope | 2.3 | 2.5 | 2.7 | mV / °C | | V <sub>30</sub> | Voltage at 30 °C (±5 °C) <sup>(3)</sup> | 0.742 | 0.76 | 0.785 | V | | t <sub>START</sub> (TS_BUF) <sup>(1)</sup> | Sensor buffer start-up time in continuous mode <sup>(4)</sup> | - | 8 | 15 | μs | | t <sub>START</sub> (1) | Start-up time when entering in continuous mode <sup>(4)</sup> | - | 70 | 120 | μs | | t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 5 | - | - | μs | | I <sub>DD</sub> (TS) <sup>(1)</sup> | Temperature sensor consumption from $V_{DD}$ , when selected by ADC | - | 4.7 | 7 | μΑ | <sup>1.</sup> Guaranteed by design. ## 6.3.24 V<sub>BAT</sub> monitoring characteristics Table 86. V<sub>BAT</sub> monitoring characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|-------------------------------------------------|-----|--------|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 3 x 39 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 3 | - | - | | Er <sup>(2)</sup> | Error on Q | -10 | - | 10 | % | | t <sub>S_vbat</sub> <sup>(2)</sup> | ADC sampling time when reading V <sub>BAT</sub> | 12 | - | - | μs | <sup>1. 1.55 &</sup>lt; V<sub>BAT</sub> < 3.6 V. Table 87. V<sub>BAT</sub> charging characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------|------------|-----|-----|-----|------| | R <sub>BC</sub> | Battery | VBRS = 0 | - | 5 | - | | | | charging resistor | VBRS = 1 | - | 1.5 | - | kΩ | <sup>2.</sup> Guaranteed by characterization results. Measured at V<sub>DDA</sub> = 3.0 V ±10 mV. The V<sub>30</sub> ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 11: Temperature sensor calibration values. <sup>4.</sup> Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. <sup>2.</sup> Guaranteed by design. ## 6.3.25 SMPS step-down converter characteristics The SMPS step-down converter characteristic are given at 4 MHz clock, with a 20 mA load (unless otherwise specified), using a 10 $\mu$ H inductor and a 4.7 $\mu$ F capacitor. #### 6.3.26 LCD controller characteristics The STM32WB55xx devices embed a built-in step-up converter to provide a constant LCD reference voltage independently from the $V_{DD}$ voltage. An external capacitor $C_{\text{ext}}$ must be connected to the VLCD pin to decouple this converter. Table 88. LCD controller characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------------------|--------------------------------------------|-----|------|-----|------| | $V_{LCD}$ | LCD external voltage | | - | - | 3.6 | | | V <sub>LCD0</sub> | LCD internal reference volta | ge 0 | - | 2.62 | - | | | V <sub>LCD1</sub> | LCD internal reference voltage 1 | | - | 2.76 | - | | | V <sub>LCD2</sub> | LCD internal reference volta | ge 2 | - | 2.89 | - | | | V <sub>LCD3</sub> | LCD internal reference volta | ge 3 | - | 3.04 | - | V | | V <sub>LCD4</sub> | LCD internal reference volta | ge 4 | - | 3.19 | - | | | V <sub>LCD5</sub> | LCD internal reference volta | ge 5 | - | 3.32 | - | | | V <sub>LCD6</sub> | LCD internal reference volta | ge 6 | - | 3.46 | - | | | V <sub>LCD7</sub> | LCD internal reference volta | ge 7 | - | 3.62 | - | | | | V systemal canacitance | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | 0.2 | - | 2 | μF | | C <sub>ext</sub> | V <sub>LCD</sub> external capacitance | Buffer ON (BUFEN=1 is LCD_CR register) | 1 | - | 2 | μι | | (2) | Supply current from V <sub>DD</sub> at V <sub>DD</sub> = 2.2 V | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | - | 3 | - | | | I <sub>LCD</sub> <sup>(2)</sup> | Supply current from V <sub>DD</sub> at V <sub>DD</sub> = 3.0 V | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | - | 1.5 | - | μΑ | | | | Buffer OFF<br>(BUFFEN = 0, PON = 0) | - | 0.5 | - | | | | Supply current from V <sub>LCD</sub> | Buffer ON<br>(BUFFEN = 1, 1/2 Bias) | - | 0.6 | - | | | I <sub>VLCD</sub> | (V <sub>LCD</sub> = 3 V) | Buffer ON<br>(BUFFEN = 1, 1/3 Bias) | - | 0.8 | - | μA | | | | Buffer ON<br>(BUFFEN = 1, 1/4 Bias) | - | 1 | - | | | R <sub>HN</sub> | Total High resistor value for Low drive resistive network | | - | 5.5 | - | МΩ | | R <sub>LN</sub> | Total Low resistor value for h | High drive resistive network | - | 240 | - | kΩ | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------------|-----|----------------------|-----|------| | V <sub>44</sub> | Segment/Common highest le | evel voltage | - | $V_{LCD}$ | - | | | V <sub>34</sub> | Segment/Common 3/4 level | Segment/Common 3/4 level voltage | | 3/4 V <sub>LCD</sub> | - | | | V <sub>23</sub> | Segment/Common 2/3 level | Segment/Common 2/3 level voltage | | 2/3 V <sub>LCD</sub> | | | | V <sub>12</sub> | Segment/Common 1/2 level | voltage | - | 1/2 V <sub>LCD</sub> | | V | | V <sub>13</sub> | Segment/Common 1/3 level | voltage | - | 1/3 V <sub>LCD</sub> | - | | | V <sub>14</sub> | Segment/Common 1/4 level | voltage | - | 1/4 V <sub>LCD</sub> | - | | | V <sub>0</sub> | Segment/Common lowest le | vel voltage | - | 0 | - | | Table 88. LCD controller characteristics<sup>(1)</sup> (continued) #### 6.3.27 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.17 for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 89. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------------|--------------------------------|-------------------------------|----------|-------------------------|----------------------|--| | + | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 64 MHz | 15.625 | - | ns | | | f | Timer external clock frequency | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | f <sub>EXT</sub> | on CH1 to CH4 | f <sub>TIMxCLK</sub> = 64 MHz | 0 | 40 | IVITZ | | | Pac | Timer resolution | TIM1, TIM16, TIM17 | - | 16 | bit | | | Res <sub>TIM</sub> | Timer resolution | TIM2 | - | 32 | Dit | | | + | 16-bit counter clock period | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | | tCOUNTER | To-bit counter clock period | f <sub>TIMxCLK</sub> = 64 MHz | 0.015625 | 1024 | μs | | | t | Maximum possible count with | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | <sup>t</sup> MAX_COUNT | 32-bit counter | f <sub>TIMxCLK</sub> = 64 MHz | _ | 67.10 | S | | <sup>1.</sup> TIMx is used as a general term where x stands for 1, 2, 16 or 17. <sup>1.</sup> Guaranteed by design. <sup>2.</sup> LCD enabled with 3 V internal step-up active, 1/8 duty, 1/4 bias, division ratio = 64, all pixels active, no LCD connected. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0] = 0x000 | Max timeout RL[11:0] = 0xFFF | Unit | |-------------------|--------------|------------------------------|------------------------------|------| | /4 | 0 | 0.125 | 512 | | | /8 | 1 | 0.250 | 1024 | | | /16 | 2 | 0.500 | 2048 | | | /32 | 3 | 1.0 | 4096 | ms | | /64 | 4 | 2.0 | 8192 | | | /128 | 5 | 4.0 | 16384 | | | /256 | 6 or 7 | 8.0 | 32768 | | Table 90. IWDG min/max timeout period at 32 kHz (LSI1)<sup>(1)</sup> ## 6.3.28 Clock recovery system (CRS) The devices embed a special block for the automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which can be derived from USB Sart Of Frame (SOF) signalization, from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action. #### 6.3.29 Communication interfaces characteristics ## I<sup>2</sup>C interface characteristics The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): bit rate up to 100 kbit/s - Fast-mode (Fm): bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): bit rate up to 1 Mbit/s. Table 91. Minimum I2CCLK frequency in all I<sup>2</sup>C modes | Symbol | Parameter | | Condition | Min | Unit | |-----------------------|---------------------|----------------|----------------------------|-----|------| | | | Standard-mode | Standard-mode - | | | | | | Fast-mode | Analog filter ON, DNF = 0 | 9 | | | f <sub>(I2CCLK)</sub> | I2CCLK<br>frequency | | Analog filter OFF, DNF = 1 | 9 | MHz | | | | Fast-mode Plus | Analog filter ON, DNF = 0 | 19 | | | | | rast-mode rius | Analog filter OFF, DNF = 1 | 16 | | The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (see the reference manual). The exact timings still depend on the phasing of the APB interface clock vs. the LSI clock, hence there is always a full RC period of uncertainty. The SDA and SCL I/O requirements are met with the following restriction: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The 20 mA output drive requirement in Fast-mode Plus is supported partially. This limits the maximum load $C_{\text{load}}$ supported in Fast-mode Plus, given by these formulas: - $t_r(SDA/SCL) = 0.8473 \times R_p \times C_{load}$ - $R_p(min) = [V_{DD} V_{OL}(max)] / I_{OL}(max)$ where $R_p$ is the I2C lines pull-up. Refer to Section 6.3.17 for the I2C I/Os characteristics. All I2C SDA and SCL I/Os embed an analog filter, refer to Table 92 for its characteristics. Table 92. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 110 <sup>(3)</sup> | ns | - 1. Guaranteed by design. - Spikes with widths below t<sub>AF(min)</sub> are filtered. - 3. Spikes with widths above $t_{\text{AF}(\text{max})}$ are not filtered #### SPI characteristics Unless otherwise specified, the parameters given in *Table 93* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 24: General operating conditions*. - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.17 for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI). 159/193 Table 93. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------|-------------------------|-------------------|-----------------------|------| | | | Master mode<br>1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 32 | | | | | Master transmitter mode<br>1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 32 | | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave receiver mode<br>1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | - | 32 | MHz | | | | Slave mode transmitter/full duplex 2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 32 <sup>(2)</sup> | | | | | Slave mode transmitter/full duplex<br>1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | | | 20.5 <sup>(2)</sup> | | | | | Voltage Range 2 | | | 8 | | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI prescaler = 2 | 4xT <sub>PCLK</sub> | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI prescaler = 2 | 2xT <sub>PCLK</sub> | - | - | - | | $\begin{matrix} t_{w(\text{SCKH})} \\ t_{w(\text{SCKL})} \end{matrix}$ | SCK high and low time | Master mode | T <sub>PCLK</sub> - 1.5 | T <sub>PCLK</sub> | T <sub>PCLK</sub> + 1 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 1.5 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 1 | - | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 5 | - | - | ns | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 1 | ı | - | 113 | | t <sub>a(SO)</sub> | Data output access time | Slave mode | 9 | ı | 34 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 9 | ı | 16 | | | | | Slave mode 2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | 14.5 | 15.5 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode 1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | - | 15.5 | 24 | | | | | Slave mode 1.65 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 2 | - | 19.5 | 26 | ns | | t <sub>v(MO)</sub> | | Master mode (after enable edge) | - | 2.5 | 3 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge) | 8 | - | - | | | t <sub>h(MO)</sub> | Data output hold time | Master mode (after enable edge) | 1 | - | - | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Maximum frequency in Slave transmitter mode is determined by the sum of $t_{v(SO)}$ and $t_{su(MI)}$ , which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $t_{su(MI)} = 0$ while Duty(SCK) = 50 %. Figure 31. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are set at CMOS levels: 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Figure 33. SPI timing diagram - master mode 1. Measurement points are set at CMOS levels: 0.3 $\rm V_{DD}$ and 0.7 $\rm V_{DD}$ . #### **Quad-SPI characteristics** Unless otherwise specified, the parameters given in *Table 94* and *Table 95* for Quad-SPI are derived from tests performed under the ambient temperature, $f_{AHB}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 24: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 15 or 20 pF - Measurement points are set at CMOS levels: 0.5 x V<sub>DD</sub> Refer to *Section 6.3.17* for more details on the input/output alternate function characteristics. Table 94. Quad-SPI characteristics in SDR mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------------------|------------------------------------------------------------------------------|----------------------------|-----|--------------------------|---------| | | F <sub>CK</sub> Quad-SPI clock frequency | $1.65 < V_{DD} < 3.6 \text{ V, C}_{LOAD} = 20 \text{ pF}$ Voltage Range 1 | - | - | 40 | | | F <sub>CK</sub> | | 1.65 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | - | - | 48 | MHz | | 1/t <sub>(CK)</sub> | | $2.7 < V_{DD} < 3.6 \text{ V, } C_{LOAD} = 15 \text{ pF}$<br>Voltage Range 1 | - | - | 60 | IVII IZ | | | | 1.65 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2 | - | - | 16 | | | t <sub>w(CKH)</sub> | Quad-SPI clock | f <sub>AHBCLK</sub> = 48 MHz, presc=1 | t <sub>(CK)</sub> /2 - 0.5 | - | t <sub>(CK)</sub> /2 + 1 | | | t <sub>w(CKL)</sub> | high and low time | IAHBCLK- 40 MI IZ, presc-1 | t <sub>(CK)</sub> /2 - 1 | - | $t_{(CK)}/2 + 0.5$ | | | | Data input actus time | Voltage Range 1 | 2 | - | - | | | t <sub>s(IN)</sub> | Data input setup time | Voltage Range 2 | 3.5 | - | - | | | | Data input hold time | Voltage Range 1 | 4.5 | - | - | 20 | | t <sub>h(IN)</sub> | Data input hold time | Voltage Range 2 | 6 | - | - | ns | | 4 | Data output valid time | Voltage Range 1 | - | 1 | 1.5 | | | t <sub>v(OUT)</sub> | Data output valid time | Voltage Range 2 | - | 1 | 1.5 | | | + | Data output hold time | Voltage Range 1 | 0 | - | - | | | t <sub>h(OUT)</sub> | Data output noid time | Voltage Range 2 | 0 | - | - | | <sup>1.</sup> Guaranteed by characterization results. Table 95. Quad-SPI characteristics in DDR mode<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | |----------------------|----------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------|------------------|----------------------------|---------|--| | | | 1.65 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub><br>Voltage Range 1 | = 20 pF | - | - | 40 | | | | F <sub>CK</sub> | Quad-SPI clock | 2.0 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = Voltage Range 1 | $2.0 < V_{DD} < 3.6 \text{ V}, C_{LOAD} = 20 \text{ pF}$<br>Voltage Range 1 | | - | 50 | MHz | | | 1/t <sub>(CK)</sub> | frequency | 1.65 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | | - | - | 48 | IVII IZ | | | | | 1.65 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub><br>Voltage Range 2 | = 20 pF | - | - | 16 | | | | t <sub>w(CKH)</sub> | Quad-SPI clock | f <sub>AHBCLK</sub> = 48 MHz, presc= | n | t <sub>(CK)</sub> /2 | - | t <sub>(CK)</sub> /2 + 1 | | | | t <sub>w(CKL)</sub> | high and low time | I AHBCLK - 40 MI 12, presc- | U | t <sub>(CK)</sub> /2 - 1 | - | t <sub>(CK)</sub> /2 | | | | + | Data input setup | Voltage Range 1 | | 2.5 | | | | | | t <sub>sr(IN)</sub> | time on rising edge | Voltage Range 2 | | 3.5 | - | - | | | | 4 | Data input setup | Voltage Range 1 | | 2.5 | | | | | | t <sub>sf(IN)</sub> | time on falling edge | Voltage Range 2 | | 1.5 | - | - | | | | + | Data input hold | Voltage Range 1 Voltage Range 2 | | 5.5 | | _ | | | | t <sub>hr(IN)</sub> | time on rising edge | | | 6.5 | - | - | | | | t | Data input hold | Voltage Range 1 | | 5 | | | | | | t <sub>hf(IN)</sub> | time on falling edge | Voltage Range 2 | | 6 | _ | _ | | | | | | Voltage Range 1 | DHHC=0 | | 4 | 5.5 | ns | | | t <sub>vr(OUT)</sub> | Data output valid time on rising edge | Voltage Narige 1 | DHHC=1 | - | $t_{(CK)}/2 + 1$ | t <sub>(CK)</sub> /2 + 1.5 | 113 | | | | | Voltage Range 2 | | | 4.5 | 7 | | | | | | Voltage Range 1 | DHHC=0 | | 4 | 6 | | | | t <sub>vf(OUT)</sub> | Data output valid time on falling edge | Voltage Kange 1 | DHHC=1 | - | $t_{(CK)}/2 + 1$ | t <sub>(CK)</sub> /2 + 2 | | | | | 3 1 3 1 | Voltage Range 2 | | | 6 | 7.5 | | | | | | Voltage Range 1 | DHHC=0 | 2 | - | - | | | | t <sub>hr(OUT)</sub> | Data output hold time on rising edge | Voltage Range 1 | DHHC=1 | $t_{(CK)}/2 + 0.5$ | - | - | | | | | | Voltage Range 2 | | 3.5 | - | - | | | | | | Voltage Range 1 | DHHC=0 | 3 | - | - | | | | t <sub>hf(OUT)</sub> | Data output hold time on falling edge | Voltage Natige 1 | DHHC=1 | $t_{(CK)}/2 + 0.5$ | - | - | | | | | 3 2 3 | Voltage Range 2 | | 5 | - | - | | | <sup>1.</sup> Guaranteed by characterization results. Figure 34. Quad-SPI timing diagram - SDR mode #### **SAI** characteristics Unless otherwise specified, the parameters given in *Table 96* for SAI are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 24: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement are performed at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.17 for more details on the input/output alternate function characteristics (CK,SD,FS). Table 96. SAI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |--------------------------|------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|--------|--| | f <sub>MCLK</sub> | SAI main clock output | - | - | 50 | | | | | | Master transmitter<br>2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V<br>Voltage Range 1 | - | 23.5 | | | | | | Master transmitter<br>1.65 V ≤ V <sub>DD</sub> ≤ 3.6 V<br>Voltage Range 1 | - | 16 | | | | | | Master receiver<br>Voltage Range 1 | - | 16 | MHz | | | f <sub>CK</sub> | SAI clock frequency <sup>(2)</sup> | Slave transmitter 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V Voltage Range 1 | - | 26 | IVITIZ | | | | | Slave transmitter<br>1.65 V ≤ V <sub>DD</sub> ≤ 3.6 V<br>Voltage Range 1 | - | 20 | | | | | | Slave receiver<br>Voltage Range 1 | - | 32 | | | | | | Voltage Range 2 | - | 8 | | | | | FS valid time | Master mode<br>2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | - | 21 | | | | t <sub>v(FS)</sub> | r 3 valid time | Master mode<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 30 | | | | t <sub>h(FS)</sub> | FS hold time | Master mode | 10 | - | | | | t <sub>su(FS)</sub> | FS setup time | Slave mode | 1.5 | - | | | | t <sub>h(FS)</sub> | FS hold time | Slave mode | 2.5 | - | | | | t <sub>su(SD_A_MR)</sub> | Data input setup time | Master receiver | 1 | - | | | | t <sub>su(SD_B_SR)</sub> | Data input setup time | Slave receiver | 1.5 | - | | | | t <sub>h(SD_A_MR)</sub> | Data input hold time | Master receiver | 6.5 | - | | | | t <sub>h(SD_B_SR)</sub> | Data input noid time | Slave receiver | 2.5 | - | ns | | | + | Data output valid time | Slave transmitter (after enable edge) 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 19 | | | | t <sub>v(SD_B_ST)</sub> | Data output valid time | Slave transmitter (after enable edge)<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 25 | | | | t <sub>h(SD_B_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 10 | - | | | | t | Data output valid time | Master transmitter (after enable edge) 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 18.5 | | | | t <sub>v</sub> (SD_A_MT) | Data output vallu tiffle | Master transmitter (after enable edge) $1.65 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}$ | - | 25 | | | | t <sub>h(SD_A_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 10 | _ | | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> APB clock frequency must be at least twice SAI clock frequency. Figure 36. SAI master timing waveforms #### **USB** characteristics The STM32WB55xx and STM32WB35xx USB interface is fully compliant with the USB specification version 2.0, and is USB-IF certified (for Full-speed device operation). | | Table of Lead of Cot | ioai onaraotoriotio | | | | | |---------------------------------|------------------------------------------------|----------------------|--------------------|------|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>DDUSB</sub> | USB transceiver operating voltage | - | 3.0 <sup>(2)</sup> | ı | 3.6 | V | | T <sub>crystal_less</sub> | USB crystal-less operation temperature | - | -15 | - | 85 | °C | | R <sub>PUI</sub> | Embedded USB_DP pull-up value during idle | - | 900 | 1250 | 1600 | | | R <sub>PUR</sub> | Embedded USB_DP pull-up value during reception | - | 1400 | 2300 | 3200 | Ω | | Z <sub>DRV</sub> <sup>(3)</sup> | Output driver impedance <sup>(4)</sup> | Driving high and low | 28 | 36 | 44 | | Table 97. USB electrical characteristics<sup>(1)</sup> #### JTAG/SWD interface characteristics Unless otherwise specified, the parameters given in *Table 98* and *Table 99* are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 24: General operating conditions*, with the following configuration: - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> **Table 98. JTAG characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------|--------------------------------|-----|------|------|---------| | 1/+ | TCK clock frequency | 2.7 < V <sub>DD</sub> < 3.6 V | - | - | 29 | MHz | | 1/t <sub>c(TCK)</sub> | TON GOOK frequency | 1.65 < V <sub>DD</sub> < 3.6 V | ı | - | 21 | IVII IZ | | t <sub>isu(TMS)</sub> | TMS input setup time | - | 2.5 | - | - | | | t <sub>ih(TMS)</sub> | TMS input hold time | - | 2 | - | - | | | t <sub>isu(TDI)</sub> | TDI input setup time | DI input setup time - | | - | - | | | t <sub>ih(TDI)</sub> | TDI input hold time | - | 2 | - | - | ns | | t <sub>ov(TDO)</sub> | TDO output valid time | 2.7 < V <sub>DD</sub> < 3.6 V | - | 13.5 | 16.5 | | | | | 1.65 < V <sub>DD</sub> < 3.6 V | - | 13.5 | 23 | | | t <sub>oh(TDO)</sub> | TDO output hold time | - | 11 | - | - | | <sup>1.</sup> $T_A = -40$ to 125 °C unless otherwise specified. <sup>2.</sup> The STM32WB55xx and STM32WB35xx USB functionality is ensured down to 2.7 V, but the full USB electrical characteristics are degraded in the 2.7 to 3.0 V voltage range. <sup>3.</sup> Guaranteed by design. <sup>4.</sup> No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-); the matching impedance is already included in the embedded driver. Table 99. SWD characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------|--------------------------------|-----|-----|-----|---------| | 1/t <sub>c(SWCLK)</sub> | SWCLK clock frequency | 2.7 < V <sub>DD</sub> < 3.6 V | | - | 55 | MHz | | | SWCLK Clock frequency | 1.65 < V <sub>DD</sub> < 3.6 V | - | - | 35 | IVII IZ | | t <sub>isu(TMS)</sub> | SWDIO input setup time | - | 2.5 | - | - | | | t <sub>ih(TMS)</sub> | SWDIO input hold time | - | 2 | - | - | | | t <sub>ov(TDO)</sub> | SWDIO output valid time | 2.7 < V <sub>DD</sub> < 3.6 V | - | 16 | 18 | ns | | | | 1.65 < V <sub>DD</sub> < 3.6 V | - | 16 | 28 | | | t <sub>oh(TDO)</sub> | SWDIO output hold time | - | 13 | - | - | | Refer to Section 6.3.17 for more details on the input/output alternate function characteristics (CK, SD, WS). # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. ## 7.1 UFBGA129 package information This UFBGA is a 129-ball, 7 x 7 mm, 0.5 mm fine pitch, square ball grid array package. Figure 38. UFBGA129 package outline - 1. Drawing is not to scale. - The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metalized markings, or other feature of package body or integral heat slug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional. inches<sup>(1)</sup> millimeters **Symbol** Min Typ Max Min Typ Max A<sup>(2)</sup> 0.60 0.024 0.004 Α1 0.11 A2 0.13 0.005 A4 0.32 0.013 b<sup>(3)</sup> 0.24 0.29 0.34 0.009 0.011 0.013 Table 100. UFBGA129 mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------------------|-------------|------|------|-----------------------|-------|-------|--| | | Min | Тур | Max | Min | Тур | Max | | | D | 6.85 | 7.00 | 7.15 | 0.270 | 0.276 | 0.281 | | | E | 6.85 | 7.00 | 7.15 | 0.270 | 0.276 | 0.281 | | | D1 | - | 6.00 | - | - | 0.236 | - | | | E1 | - | 6.00 | - | - | 0.236 | - | | | е | - | 0.50 | - | - | 0.020 | - | | | F | - | 0.50 | - | - | 0.020 | - | | | ddd | - | - | 0.08 | - | - | 0.003 | | | eee <sup>(4)</sup> | - | - | 0.15 | - | - | 0.006 | | | fff <sup>(5)</sup> | - | - | 0.05 | - | - | 0.002 | | Table 100. UFBGA129 mechanical data (continued) - 1. Values in inches are converted from mm and rounded to four decimal digits. - UFBGA stands for Ultra Thin Profile Fine Pitch Ball Grid Array. - Ultra thin profile: 0.50 < A ≤ 0.65mm / Fine pitch: e < 1.00mm pitch. The total profile height (Dim A) is measured from the seating plane to the top of the component - The maximum total package height is calculated by the following methodology: A Max = A1 Typ + A2 Typ + A4 Typ + $\sqrt{(A1^2+A2^2+A4^2)}$ tolerance values). - 3. The typical balls diameters before mounting is 0.20 mm. - The tolerance of position that controls the location of the pattern of balls with respect to datum A and B. For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datum A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. - The tolerance of position that controls the location of the balls within the matrix with respect to each other. For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above The axis of each ball must lie simultaneously in both tolerance zones. Figure 39. UFBGA129 recommended footprint Dimension Recommended values Pitch 0.5 mm Dpad 0,360 mm Dsm 0.460 mm typ. (depends on soldermask registration tolerance) Stencil opening 0.360 mm Stencil thickness 0.100 mm Table 101. UFBGA129 recommended PCB design rules ### **Device marking for UFBGA129** *Figure 40* gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 40. UFBGA129 marking example (package top view) . Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.2 WLCSP100 package information WLCSP100 is a 100-ball, 4.390 x 4.371 mm, 0.4 mm pitch, wafer level chip scale package. Figure 41. WLCSP100 outline Table 102. WLCSP100 mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |--------|------|----------------------|------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 0.59 | - | - | 0.023 | | | A1 | - | 0.18 | - | - | 0.007 | - | | | A2 | - | 0.38 | - | - | 0.015 | - | | | A3 | - | 0.025 <sup>(2)</sup> | - | - | 0.001 | - | | | b | 0.22 | 0.25 | 0.28 | 0.009 | 0.010 | 0.0110 | | | D | 4.38 | 4.40 | 4.42 | 0.1715 | 0.1728 | 0.1742 | | | E | 4.36 | 4.38 | 4.40 | 0.1707 | 0.1721 | 0.1735 | | | е | - | 0.40 | - | - | 0.0157 | - | | | e1 | - | 3.60 | - | - | 0.1417 | - | | | e2 | - | 3.60 | - | - | 0.1417 | - | | | e3 | - | 0.08 | - | - | 0.0031 | - | | | e4 | - | 0.08 | - | - | 0.0033 | - | | | F | - | 0.480 <sup>(3)</sup> | - | - | 0.0187 | - | | | G | - | 0.306 <sup>(3)</sup> | - | - | 0.0119 | - | | | Н | - | 0.32 | - | - | 0.0124 | - | | | K | - | 0.47 | - | - | 0.0185 | - | | | aaa | - | - | 0.10 | - | - | 0.0039 | | | bbb | - | - | 0.10 | - | - | 0.0039 | | | ccc | - | - | 0.10 | - | - | 0.0039 | | | ddd | - | - | 0.05 | - | - | 0.0020 | | | eee | - | - | 0.05 | - | - | 0.0020 | | <sup>1.</sup> Values in inches are converted from mm and rounded to the third decimal place. <sup>2.</sup> Nominal dimension rounded to the third decimal place results from process capability. <sup>3.</sup> Calculated dimensions are rounded to third decimal place. Figure 42. WLCSP100 recommended footprint 1. Dimensions are expressed in millimeters. Table 103. WLCSP100 recommended PCB design rules | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.4 mm | | Dpad | 0.225 mm | | Dsm | 0.290 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.250 mm | | Stencil thickness | 0.100 mm | ### **Device marking for WLCSP100** *Figure 43* gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. 175/193 Figure 43. WLCSP100 marking example (package top view) Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.3 VFQFPN68 package information VFQFPN68 is a 8 x 8 mm, 0.4 mm pitch, very thin fine pitch quad flat package. Figure 44. VFQFPN68 package outline - 1. VFQFPN stands for Thermally Enhanced Very thin Fine pitch Quad Flat Packages No lead. Sawed version. Very thin profile: $0.80 < A \le 1.00$ mm. - 2. The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body. Exact shape and size of this feature is optional. | Table 104. VFQFFN00 Illectianical data | | | | | | | | |----------------------------------------|-------------|------|------|-----------------------|--------|--------|--| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | | | Min | Тур | Max | Min | Тур | Max | | | А | 0.80 | 0.90 | 1.00 | 0.0315 | 0.0354 | 0.0394 | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.0008 | 0.0020 | | | A3 | - | 0.20 | - | - | 0.0008 | - | | | b | 0.15 | 0.20 | 0.25 | 0.0059 | 0.0079 | 0.0098 | | | D | 7.85 | 8.00 | 8.15 | 0.3091 | 0.3150 | 0.3209 | | | D2 | 6.30 | 6.40 | 6.50 | 0.2480 | 0.2520 | 0.2559 | | Table 104. VFQFPN68 mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|------|------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Е | 7.85 | 8.00 | 8.15 | 0.3091 | 0.3150 | 0.3209 | | E2 | 6.30 | 6.40 | 6.50 | 0.2480 | 0.2520 | 0.2559 | | е | - | 0.40 | - | - | 0.0157 | - | | L | 0.40 | 0.50 | 0.60 | 0.0157 | 0.0197 | 0.0236 | | ddd | - | - | 0.08 | - | - | 0.0031 | Table 104. VFQFPN68 mechanical data (continued) <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 45. VFQFPN68 recommended footprint 1. Dimensions are expressed in millimeters. ### **Device marking for VFQFPN68** *Figure 45* gives an example of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 46. VFQFPN68 marking example (package top view) 1. Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.4 UFQFPN48 package information UFQFPN48 is a 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package. Figure 47. UFQFPN48 outline - Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package, it must be electrically connected to the PCB ground. DS11929 Rev 11 | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | E | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | Т | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | е | - | 0.500 | - | - | 0.0197 | - | | ddd | - | - | 0.080 | - | - | 0.0031 | Table 105. UFQFPN48 mechanical data <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 48. UFQFPN48 recommended footprint 1. Dimensions are expressed in millimeters. #### **Device marking for UFQFPN48** *Figure 49* and *Figure 50* give examples of topside marking orientation versus pin 1 identifier location. The printed markings may differ depending on the supply chain. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 49. STM32WB55xx UFQFPN48 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Figure 50. STM32WB35xx UFQFPN48 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ### 7.5 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 24: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, can be calculated using the equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in °C / W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watt. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins: • $P_{I/O} \max = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH})$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Note: When the SMPS is used, a portion of the power consumption is dissipated into the external inductor, therefore reducing the chip power dissipation. This portion depends mainly on the inductor ESR characteristics. Note: As the radiated RF power is quite low (< 4 mW), it is not necessary to remove it from the chip power consumption. Note: RF characteristics (such as sensitivity, Tx power, consumption) are provided up to 85 °C. Table 106. Package thermal characteristics | Symbol | Parameter | Value | Unit | |-----------------|----------------------------------------------------------------|-------|------| | $\Theta_{JA}$ | Thermal resistance junction-ambient<br>UFQFPN48 - 7 mm x 7 mm | 24.9 | | | | Thermal resistance junction-ambient<br>VFQFPN68 - 8 mm x 8 mm | 47.0 | °C/W | | | Thermal resistance junction-ambient<br>WLCSP100 - 0.4 mm pitch | 35.8 | C/VV | | | Thermal resistance junction-ambient<br>UFBGA129 - 0.5 mm pitch | 41.5 | | | Ө <sub>ЈВ</sub> | Thermal resistance junction-board<br>UFQFPN48 - 7 mm x 7 mm | 13.0 | | | | Thermal resistance junction-board<br>VFQFPN68 - 8 mm x 8 mm | 36.1 | °C/W | | | Thermal resistance junction-board<br>WLCSP100 - 0.4 mm pitch | N/A | C/VV | | | Thermal resistance junction-board<br>UFBGA129 - 0.5 mm pitch | 16.2 | | | Symbol | Parameter | Value | Unit | | |-----------------------|-------------------------------------------------------------|-------|------|--| | $\Theta_{ extsf{JC}}$ | Thermal resistance junction-case<br>UFQFPN48 - 7 mm x 7 mm | 1.3 | | | | | Thermal resistance junction-case<br>VFQFPN68 - 8 mm x 8 mm | 13.7 | °C/W | | | | Thermal resistance junction-case<br>WLCSP100 - 0.4 mm pitch | N/A | C/VV | | | | Thermal resistance junction-case<br>UFBGA129 - 0.5 mm pitch | 34.9 | | | Table 106. Package thermal characteristics (continued) #### 7.5.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org #### 7.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the device at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range is best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_A$ max = 82 °C (measured according to JESD51-2), $I_{DD}$ max = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INT}$ max = 50 mA × 3.5 V = 175 mW $P_{IO}$ max = 20 × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW This gives: P<sub>INT</sub> max = 175 mW and P<sub>IO</sub> max = 272 mW $P_D \max = 175 + 272 = 447 \text{ mW}$ Using the values obtained in *Table 106* T<sub>J</sub> max is calculated as follows: For VFQFPN68, 47 °C / W $T_1 \text{ max} = 82 \text{ °C} + (47 \text{ °C} / \text{ W} \times 447 \text{ mW}) = 82 \text{ °C} + 21 \text{ °C} = 103 \text{ °C}$ This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C), see Section 8. In this case, parts must be ordered at least with the temperature range suffix 6. Note: With this given $P_D$ max user can find the $T_A$ max allowed for a given device temperature range (order code suffix 7). Suffix 7: $$T_A \max = T_J \max - (47 \text{ °C} / W \times 447 \text{ mW}) = 125 \text{ °C} - 21 \text{ °C} = 103 \text{ °C}$$ #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications running at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature T<sub>A</sub> max = 100 °C (measured according to JESD51-2), I<sub>DD</sub> max = 50 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V $P_{INT}$ max = 50 mA × 3.5 V = 175 mW $P_{10}$ max = 20 × 8 mA × 0.4 V = 64 mW This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IO</sub> max = 64 mW $P_D \max = 175 + 64 = 239 \text{ mW}$ Thus: $P_D$ max = 239 mW Using the values obtained in *Table 106* T<sub>J</sub> max is calculated as follows: For UFQFPN48, 24.9 °C / W $T_J \text{ max} = 100 \text{ °C} + (24.9 \text{ °C} / \text{W} \times 239 \text{ mW}) = 100 \text{ °C} + 6 \text{ °C} = 106 \text{ °C}$ This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see Section 8), unless user reduces the power dissipation to be able to use suffix 6 parts. ## 8 Ordering information TR = tape and reel xxx = programmed parts - STM32WB35xx only available with 48-pin UFQFPN48 package, 256 or 512 Kbytes Flash memory. - 2. Only STM32WB55VY, WLCSP100 package, temperature range -40 to 85 °C (105 °C junction). # 9 Revision history Table 107. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25-Jul-2017 | 1 | Initial release. | | 04-Apr-2018 | 2 | Updated document title, Features, Section 1: Introduction, Section 2: Description, Section 3.1: Architecture, Section 3.3.2: Memory protection unit, Section 3.3: Embedded Flash memory, Section 3.4: Security and safety, Section 3.6: RF subsystem, Section 3.6.1: RF front-end block diagram, Section 3.6: BE general description, Section 3.7.1: Power supply distribution, Section 3.7.2: Power supply schemes, Section 3.7.4: Power supply supervisor, Section 3.10: Clocks and startup, Section 3.7.4: Analog to digital converter (ADC), Section 3.19: True random number generator (RNG), Section 5: Memory mapping, Section 6.3.25: SMPS step-down converter characteristics and Section 7.5.2: Selecting the product temperature range. Updated Table 2: STM32WB55xx devices features and peripheral counts, Table 6: Power supply typical components, Table 7: Features over all modes, Table 8: STM32WB55xx modes overview, Table 13: Timer features, Table 15: Legend/abbreviations used in the pinout table, Table 16: STM32WB55xx pin and ball definitions, Table 17: Alternate functions, Table 23: RF transmitter BLE characteristics, Table 26: RF receiver BLE characteristics (1 Mbps) and added footnote to it, Table 28: RF BLE power consumption for VDD = 3.3 V, Table 31: RF 802.15.4 power consumption for VDD = 3.3 V, Table 37: Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF), VDD= 3.3 V, Table 38: Typical current consumption in Run and Low-power sleep modes, Flash memory in Power down, Table 41: Current consumption in Stop 2 mode, Table 42: Current consumption in Stop 1 mode, Table 43: Current consumption in Stop 0 mode, Table 44: Current consumption in Standby mode, Table 45: Current consumption, Table 104: Package thermal characteristics and Table 97: STM32WB55xx ordering information scheme. Added Table 47: Current under Reset condition. Updated Figure 1: STM32WB55xx block diagram, Figure 2: STM32WB55xx VFQFPN48 pinout <sup>(1)(2)</sup> , Figure 9: STM32WB55Rx VFQFPN48 p | **Table 107. Document revision history (continued)** | Date | Revision | , | |------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Ţ. | | Date 08-Oct-2018 | | Changes Changed document classification to Public. Updated Features, Section 3.6.2: BLE general description, Section 3.7.2: Power supply schemes, Section 3.7.3: Linear voltage regulator, Section 3.10: Clocks and startup, Section 6.3.10: External clock source characteristics, Section 6.3.20: Analog-to-Digital converter characteristics, Section 6.3.29: Communication interfaces characteristics, Section 7.2: WLCSP100 package information and Section 7.5: Thermal characteristics. Replaced VDDIOX with VDD throughout the whole document. Updated Table 5: Typical external components, footnote 2 of Table 7: Features over all modes, Table 8: STM32WB55xx modes overview and its footnote 5, Table 12: Internal voltage reference calibration values, Table 16: STM32WB55xx pin and ball definitions and its footnote 6, Table 17: Alternate functions, Table 20: Thermal characteristics, Table 21: Main performance at VDD = 3.3 V, Table 21: Main performance at VDD = 3.3 V, Table 21: Main performance at VDD = 3.3 V, Table 26: RF receiver BLE characteristics and its footnote, Table 26: RF receiver BLE characteristics (1 Mbps), Table 28: RF BLE power consumption for VDD = 3.3 V, Table 30: RF receiver 802.15.4 characteristics and its footnote 1, Table 30: RF receiver 802.15.4 characteristics and its footnote 1, Table 30: RF receiver 802.15.4 characteristics and its footnote 1, Table 30: RF receiver 802.15.4 characteristics, Table 31: RF 802.15.4 power consumption for VDD = 3.3 V, Table 34: Embedded internal voltage reference, Table 35: Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF), VDD = 3.3 V, Table 36: Current consumption in Run and Low-power run modes, with different codes running from SRAM1, VDD = 3.3 V, Table 37: Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1, VDD = 3.3 V, Table 39: Current consumption in Sleep and Low-power sleep modes, Flash memory ON, Table 40: Current consumption in Low-powe | | | | with different codes running from SRAM1, VDD = 3.3 V, Table 39:<br>Current consumption in Sleep and Low-power sleep modes, Flash<br>memory ON, Table 40: Current consumption in Low-power sleep modes, | Table 107. Document revision history (continued) | Date | Revision | Changes | |-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 08-Oct-2018 | 3<br>(cont'd) | Updated Figure 2: STM32WB55xx RF front-end block diagram, Figure 14: Power supply scheme (all packages except UFBGA129), Figure 18: Typical energy detection (T = 27°C, VDD = 3.3 V) and Figure 25: I/O input characteristics. Added Figure 5: Power-up/down sequence, Figure 17: Typical link quality indicator code vs. Rx level and Figure 18: Typical energy detection (T = 27°C, VDD = 3.3 V). | | | | Added Table 24: RF transmitter BLE characteristics (1 Mbps), Table 25: RF transmitter BLE characteristics (2 Mbps), Table 27: RF receiver BLE characteristics (2 Mbps), Table 52: HSE crystal requirements and Table 89: Minimum I2CCLK frequency in all I2C modes. | | | | Added Device marking for UFQFPN48. Removed former Figure 22: I/O AC characteristics definition <sup>(1)</sup> and Figure 27: SMPS efficiency - VDDSMPS = 3.6 V. | | | | Updated document title. | | | | Product status moved to Production data. | | 20-Feb-2019 | 4 | Introduced BGA129 package, hence updated image on cover page, Table 16: STM32WB55xx pin and ball definitions and Section 8: Ordering information, and added Figure 11: STM32WB55Vx UFBGA129 ballout <sup>(1)</sup> and Section 7.1: UFBGA129 package information. | | | | Updated Features, Section 3.3.4: Embedded SRAM, Section 3.17: Touch sensing controller (TSC) and Section 3.24: Low-power universal asynchronous receiver transmitter (LPUART). | | | | Added Section 6.3.28: Clock recovery system (CRS). | | | | Added Table 76: ADC sampling time. | | | | Removed former <i>Table 75: Maximum ADC RAIN</i> and <i>Table 84: SMPS</i> step-down converter characteristics. | | | | Updated captions of figures 8, 9 and 10. | | | | Updated Figure 43: VFQFPN68 recommended footprint. | Table 107. Document revision history (continued) | Date | Revision | Changes | |-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20-Feb-2019 | 4<br>(cont'd) | Updated Table 2: STM32WB55xx devices features and peripheral counts, Table 8: STM32WB55xx modes overview and its footnotes, Table 21: Main performance at VDD = 3.3 V, Table 22: General operating conditions, Table 23: RF transmitter BLE characteristics, Table 24: RF transmitter BLE characteristics (1 Mbps), Table 25: RF transmitter BLE characteristics (2 Mbps), Table 26: RF receiver BLE characteristics (1 Mbps), Table 27: RF receiver BLE characteristics (2 Mbps), Table 28: RF BLE power consumption for VDD = 3.3 V, Table 29: RF transmitter 802.15.4 characteristics, Table 31: RF 802.15.4 power consumption for VDD = 3.3 V, Table 35: Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF), VDD = 3.3 V, Table 36: Current consumption in Run and Low-power run modes, code with data processing running from SRAM1, VDD = 3.3 V, Table 37: Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF), VDD = 3.3 V, Table 38: Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1, VDD = 3.3 V, Table 39: Current consumption in Sleep and Low-power sleep modes, Flash memory ON, Table 40: Current consumption in Low-power sleep modes, Flash memory in Power down, Table 41: Current consumption in Stop 1 mode, Table 43: Current consumption in Stop 0 mode, Table 44: Current consumption in Standby mode, Table 45: Current consumption in Shutdown mode, Table 46: Current consumption in VBAT mode, Table 47: Current under Reset condition, Table 48: Peripheral current consumption and its footnotes, Table 49: Low-power mode wakeup timings, Table 50: Regulator modes transition times and its footnote 1, Table 65: EMS characteristics, Table 66: EMI characteristics, Table 67: ESD absolute maximum ratings, Table 66: EMI characteristics on susceptibility, Table 75: ADC characteristics, Table 67: LOC current injection susceptibility, Table 75: ADC characteri | | 04-Oct-2019 | 5 | Updated Features, Section 2: Description, Section 6.1.6: Power supply scheme, Section 6.2: Absolute maximum ratings and Section 7.2: WLCSP100 package information. Updated Table 6: Power supply typical components, Table 7: Features over all modes, Table 11: Temperature sensor calibration values, Table 16: STM32WB55xx pin and ball definitions, Table 17: Alternate functions, Table 21: Main performance at VDD = 3.3 V, Table 26: RF receiver BLE characteristics (1 Mbps), Table 34: Embedded internal voltage reference, Table 62: PLL, PLLSAI1 characteristics and Table 67: ESD absolute maximum ratings. Updated Figure 6: Power supply overview and Figure 33: Quad-SPI timing diagram - DDR mode. Added Figure 15: Power supply scheme (UFBGA129 package) and Figure 21: Low-speed external clock source AC timing diagram. Added Table 56: Low-speed external user clock characteristics — Bypass mode. | Table 107. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Feb-2020 | 6 | Updated Features, Section 2: Description, I/O system current consumption, Section 3.17: Touch sensing controller (TSC), Section 7.1: UFBGA129 package information, Section 7.2: WLCSP100 package information, Section 7.3: VFQFPN68 package information, Section 7.4: UFQFPN48 package information, Section 7.5: Thermal characteristics and Section 8: Ordering information. Added JTAG/SWD interface characteristics, Device marking for UFBGA129, Device marking for WLCSP100 and Device marking for VFQFPN68. | | | | Updated Table 2: STM32WB55xx devices features and peripheral counts, Table 7: Features over all modes, Table 16: STM32WB55xx pin and ball definitions, Table 17: Alternate functions, Table 18: Voltage characteristics, Table 22: General operating conditions, Table 26: RF receiver BLE characteristics (1 Mbps), Table 27: RF receiver BLE characteristics (2 Mbps), Table 30: RF receiver 802.15.4 characteristics, Table 47: Current under Reset condition, Table 61: LSI2 oscillator characteristics and Table 104: Package thermal characteristics. Added footnote 5 to Table 15: Legend/abbreviations used in the pinout table. | | | | Updated Figure 2: STM32WB55xx RF front-end block diagram, Figure 6: Power supply overview, Figure 7: Clock tree, Figure 11: STM32WB55Vx UFBGA129 ballout <sup>(1)</sup> , Figure 14: Power supply scheme (all packages except UFBGA129), Figure 36: UFBGA129 package outline and Figure 47: UFQFPN48 marking example (package top view). | | 10-Apr-2020 | 7 | Updated Section 3.6.5: Typical RF application schematic and Section 6.3.10: External clock source characteristics. Updated Table 16: STM32WB55xx pin and ball definitions and Table 54: HSE crystal requirements. | | · | | Updated Figure 11: STM32WB55Vx UFBGA129 ballout <sup>(1)</sup> and Figure 14: Power supply scheme (all packages except UFBGA129). Minor text edits across the whole document. | | 17-Jun-2020 | 8 | Introduced STM32WB55VY. Updated Section 3.3.4: Embedded SRAM, Section 3.4: Security and safety, Section 3.14: Analog to digital converter (ADC), Section 6.3.10: External clock source characteristics and Section 8: Ordering information. Updated Table 1: Device summary, Table 2: STM32WB55xx and STM32WB35xx devices features and peripheral counts, Table 26: RF transmitter BLE characteristics (1 Mbps), Table 27: RF transmitter BLE characteristics (2 Mbps), Table 65: Flash memory characteristics and Table 77: ADC characteristics. Updated Figure 10: STM32WB55Cx and STM32WB35Cx UFQFPN48 pinout(1)(2), Figure 11: STM32WB55Rx VFQFPN68 pinout(1)(2) and Figure 17: Power supply scheme (UFBGA129 and WLCSP100 packages). Updated footnote 5 of Table 15: Legend/abbreviations used in the pinout table and footnote 8 of Table 16: STM32WB55xx pin and ball definitions. Added footnote 3 to Table 16, footnote 2 to Figure 16, footnote 1 to Table 86 and footnotes to tables 23, 30 and 33. | Table 107. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02-Jul-2020 | 9 | Added STM32WB35xx devices. Updated Section 2: Description, Section 3.3.4: Embedded SRAM and Section 8: Ordering information. Updated Table 1: Device summary, Table 2: STM32WB55xx and STM32WB35xx devices features and peripheral counts, Table 7: Features over all modes and Table 106: Package thermal characteristics. Added Table 17: STM32WB35xx pin and ball definitions and Table 19: Alternate functions (STM32WB35xx). Added Figure 2: STM32WB35xx block diagram, Figure 8: STM32WB35xx - Power supply overview and Figure 50: STM32WB35xx UFQFPN48 marking example (package top view), Updated Figure 1: STM32WB55xx block diagram, Figure 4: External components for the RF part, Figure 16: Power supply scheme (all packages except UFBGA129 and WLCSP100), Figure 17: Power supply scheme (UFBGA129 and WLCSP100) packages) and added footnote to Figure 9: Clock tree. Added footnote 1 to Table 8: STM32WB55xx and STM32WB35xx modes overview. | | 23-Nov-2020 | 10 | Updated Features, Section 3.15: Voltage reference buffer (VREFBUF) and Section 3.28.2: Embedded Trace Macrocell™. Updated Table 9: STM32WB55xx and STM32WB35xx CPU1 peripherals interconnect matrix, Table 17: STM32WB35xx pin and ball definitions, Table 26: RF transmitter BLE characteristics (1 Mbps), Table 27: RF transmitter BLE characteristics (2 Mbps), Table 31: RF transmitter 802.15.4 characteristics, Table 50: Peripheral current consumption, Table 54: HSE crystal requirements, Table 55: HSE clock source requirements, footnote 2 of Table 57: Low-speed external user clock characteristics and Table 86: V <sub>BAT</sub> monitoring characteristics. Added footnote 2 to Table 24, footnote 2 to Table 26 and footnote 2 to Table 27. Updated Figure 9: Clock tree and Figure 13: STM32WB55Vx UFBGA129 ballout(1). Minor text edits across the whole document. | | 07-Apr-2021 | 11 | Updated document title, Features, Section 1: Introduction, Section 2: Description, Section 3.3.4: Embedded SRAM, Section 3.6: RF subsystem, Section 3.6.2: BLE general description and Section 6.1.2: Typical values, Section 6.3.10: External clock source characteristics. Updated Table 2: STM32WB55xx and STM32WB35xx devices features and peripheral counts, Table 16: STM32WB55xx pin and ball definitions, Table 17: STM32WB35xx pin and ball definitions, Table 17: STM32WB35xx pin and ball definitions, Table 18: Alternate functions (STM32WB55xx), Table 19: Alternate functions (STM32WB35xx), Table 23: Main performance at VDD = 3.3 V, Table 50: Peripheral current consumption, Table 53: Wakeup time using USART/LPUART and Table 55: HSE clock source requirements. Updated Figure 3: STM32WB55xx and STM32WB35xx RF front-end block diagram, Figure 9: Clock tree, Figure 16: Power supply scheme (all packages except UFBGA129 and WLCSP100), Figure 17: Power supply scheme (UFBGA129 and WLCSP100 packages) and Figure 29: ADC accuracy characteristics. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics – All rights reserved DS11929 Rev 11 193/193