TS12A12511 ZHCSJ92D -OCTOBER 2009-REVISED JANUARY 2019 # 具有负信号处理功能的 TS12A12511 5Ω 单通道 SPDT 模拟开关 ### 1 特性 - ±2.7V 至 ±6V 双电源 - 2.7V 至 12V 单电源 - 5Ω (典型值) 导通状态电阻 - 1.6Ω(典型值)导通状态电阻稳定性 - 3.3V、5V 兼容数字控制输入 - 轨至轨模拟信号处理 - 快速 t<sub>ON</sub>、t<sub>OFF</sub> 时间 - 支持数字和模拟信号 应用 - 微型 8 引线 SOT-23、8 引线 MSOP 和 QFN-8 封 装 - 闩锁性能超出 JESD 78 II 类规范要求的 100mA - 根据 JESD 22 测试得出的 ESD 性能 - ±2000V 人体放电模式 (A114-B, Ⅱ 类) - ±1000V 组件充电模式 (C101) ### 2 应用 - 自动测试设备 - 电源布线 - 通信系统 - 数据采集系统 - 采样保持系统 - 继电器更换 - 电池供电型系统 ### 3 说明 TS12A12511 是一款双向单通道单极双投 (SPDT) 模拟开关,可传递摆幅为 0V 至 12V 或 -6V 至 6V 的信号。此开关开启时,在两个方向上都表现得很好。该器件还具备 $5\Omega$ (典型值)的低导通状态电阻,与通道间电阻的差额小于 $1\Omega$ 。其最大电流消耗小于 $1\mu$ A,-3dB带宽大于 93MHz。TS12A12511 具有先断后合开关操作,可防止切换通道时发生瞬时短路。此器件可采用 8 引线 VSSOP、8 引线 SOT-23 和 8 引脚 WSON 封装。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|-----------|-----------------| | | SOT (8) | 2.90mm × 1.63mm | | TS12A12511 | VSSOP (8) | 3.00mm × 3.00mm | | | WSON (8) | 4.00mm x 4.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ### 简化原理图 | | 目录 | L<br>C | | | |------|------------------------------------------------------------------|---------------------|--------------|------| | | 特性 | 9<br>10<br>11<br>12 | 8.1 Overview | | | Chan | ges from Revision C (January 2015) to Revision D | | | Page | | • A | dded Junction temperature to the Absolute Maximum Rating | gs table | ) | 4 | | Chan | ges from Revision B (April 2011) to Revision C | | | Page | | | L添加 引脚配置和功能部分、ESD 额定值表、特性 说明 部分<br>▶、布局 部分、器件和文档支持 部分以及机械、封装和可订购 | | | | | Chan | ges from Revision A (May 2010) to Revision B | | | Page | # 5 Pin Configuration and Functions #### **DGK PACKAGE** (TOP VIEW) СОМ 🖂 □ NO NC [ \_\_\_ V\_ GND [ 6 $\square$ IN 3 □ N.C. **DCN PACKAGE** (TOP VIEW) СОМ □ □ NO NC □ $\square$ $\mathsf{V}_{-}$ GND □ Ⅲ N.C. V<sub>+</sub> □ ### DRJ PACKAGE (TOP VIEW) N.C. - Not internally connected NC - Normally closed NO - Normally open The Exposed Thermal Pad must be electrically connected to V\_ or left floating. #### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | |------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | COM | 1 | I/O | Common. Can be an input or output. | | GND | 3 | _ | Ground (0 V) reference | | IN | 6 | I | Logic control input | | NC | 2 | I/O | Normally closed. Can be an input or output. | | N.C. | 5 | _ | No connect. Not internally connected. | | NO | 8 | I/O | Normally open. Can be an input or output. | | $V_{CC}$ | 4 | I | Most positive power supply | | -V <sub>CC</sub> | 7 | 1 | Most negative power supply. This pin is only used in dual-supply applications and should be tied to ground in single-supply applications. | ### 6 Specifications ### 6.1 Absolute Maximum Ratings<sup>(1)</sup> $T_A = 25^{\circ}C$ (unless otherwise noted). | | | | MIN | MAX | UNIT | |----------------------|-----------------------|----------------|------------------------|-----------------------|------| | V <sub>CC</sub> to - | V <sub>CC</sub> | | 0 | 13 | V | | V <sub>CC</sub> to G | GND | -0.3 | 13 | V | | | -V <sub>CC</sub> to | GND | | -6.5 | 0.3 | V | | V <sub>I/O</sub> | Analog inputs | NC, NO, or COM | -V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IN</sub> | Digital inputs | | | ±30 | mA | | | Peak current | NC, NO, or COM | | ±100 | mA | | I <sub>I/O</sub> | Continuous current | NC, NO, or COM | | ±50 | mA | | T <sub>A</sub> | Operating temperature | | -40 | 85 | °C | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |------------------|------------------|----------|------| | V <sub>CC</sub> | 0 | 12 | V | | -V <sub>CC</sub> | -6 | 0 | V | | V <sub>I/O</sub> | -V <sub>CC</sub> | $V_{CC}$ | V | | V <sub>IN</sub> | 0 | $V_{CC}$ | V | ### 6.4 Thermal Information | | | | TS12A12511 | | | | | | |------------------------|----------------------------------------------|-------------------------------------------|------------|------|-------|--|--|--| | | THERMAL METRIC <sup>(1)</sup> | THERMAL METRIC <sup>(1)</sup> DCN DGK DRJ | | | | | | | | | | | 8 PINS | | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 218.4 | 184.5 | 47.8 | | | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89.9 | 71.0 | 48.6 | | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 144.4 | 104.5 | 24.2 | 90044 | | | | | ΨЈТ | Junction-to-top characterization parameter | 7.8 | 11.3 | 1.2 | °C/W | | | | | ΨЈВ | Junction-to-board characterization parameter | 141.7 | 103.3 | 24.4 | | | | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | N/A | 9.0 | | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics: ±5-V Dual Supply $V_{CC}$ = 5 V ± 10%, $-V_{CC}$ = -5 V ± 10%, $T_A$ = -40°C to 85°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40°C to 85°C | | | | |------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----|--------------------------------|---|-----------------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN TYP | | MAX | UNIT | | ANALOG S | WITCH | | | | | | | | | | | Analog signal range | | | | | -V <sub>CC</sub> | | $V_{CC}$ | V | | R <sub>ON</sub> | ON-state resistance | $V_{NC}$ = -4.5 V to +4.5 V or $V_{NO}$ = -4.5 V to 4.5 V, $I_{COM}$ = -10 mA; see Figure 12 | | 5 | | | 5 | 8 | Ω | | $\Delta R_{ON}$ | ON-state resistance match between channels | $V_{NC} = -4.5 \text{ V to } +4.5 \text{ V}$<br>or $V_{NO} = -4.5 \text{ V to } +4.5 \text{ V},$<br>$I_{COM} = -10 \text{ mA}$ | | 1 | 1.2 | | | 1.6 | Ω | | R <sub>ON(flat)</sub> | ON-state resistance flatness | $V_{NC} = -3.3 \text{ V to } +3.3 \text{ V}$<br>or $V_{NO} = -3.3 \text{ V to } +3.3 \text{ V},$<br>$I_{COM} = -10 \text{ mA}$ | | 1.6 | 2.2 | | | 2.2 | Ω | | LEAKAGE | CURRENTS | | | | | | | | | | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | OFF leakage current | $V_{NC}$ = -4.5 V to +4.5 V<br>or $V_{NO}$ = -4.5 V to +4.5 V<br>$V_{COM}$ = -4.5 V to +4.5 V; see Figure 13 | -1 | ±0.5 | 1 | -50 | | 50 | nA | | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | ON leakage current | $V_{NC}$ = -4.5 V to +4.5 V<br>or $V_{NO}$ = -4.5 V to +4.5 V<br>$V_{COM}$ = open; see Figure 14 | -1 | ±0.5 | 1 | -50 | | 50 | nA | | DIGITAL IN | PUTS | | | | | | | | | | V <sub>INH</sub> | High-level input voltage | | | | | 2.4 | | V <sub>CC</sub> | V | | V <sub>INL</sub> | Low-level input voltage | | | | | 0 | | 0.8 | V | | I <sub>INL</sub> , I <sub>INH</sub> | Input current | $V_{IN} = V_{INL}$ or $V_{INH}$ | | 0.005 | | -1 | | 1 | μΑ | | C <sub>IN</sub> | Control input capacitance | | | 2.5 | | | | | pF | | DYNAMIC <sup>(1</sup> | 1) | | | | | | | | | | t <sub>ON</sub> | Turn-ON time | $R_L = 300 \ \Omega, \ C_L = 35 \ pF,$<br>$V_{COM} = 3.3 \ V;$ see Figure 16 | | 80 | 95 | | | 115 | ns | | t <sub>OFF</sub> | Turn-OFF time | $R_L = 300 \ \Omega, \ C_L = 35 \ pF,$ $V_{COM} = 3.3 \ V$ | | 41 | 50 | | | 56 | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \ \Omega, \ C_L = 35 \ pF,$<br>$V_{NC} = V_{NO} = 3.3 \ V;$ see Figure 17 | | 36 | | 18 | | | ns | | $Q_C$ | Charge injection | $V_{NC} = V_{NO} = 0 \text{ V}, R_{GEN} = 0 \Omega, C_L = 1 \text{ nF};$ see Figure 18 | | 26 | | | | | pC | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 19 | | -70 | | | | | dB | | X <sub>TALK</sub> | Channel-to-channel crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 20 | | -70 | | | | | dB | | BW | Bandwidth -3 dB | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 21 | | 93 | | | | | MHz | | THD | Total harmonic distortion | $R_L = 600 \Omega$ , $C_L = 15pF$ , $VNO = 1V_{RMS}$ , $f = 20 \text{ kHz}$ ; see Figure 22 | | 0.004% | | | | | | | $C_{NC(OFF)}$ , $C_{NO(OFF)}$ | NC, NO<br>OFF capacitance | f = 1 MHz; see Figure 15 | | 14 | | | | | pF | | $C_{COM(ON)}$ , $C_{NC(ON)}$ , $C_{NO(ON)}$ | COM, NC, NO<br>ON capacitance | f = 1 MHz; see Figure 15 | | 60 | | | | | pF | | SUPPLY | | , | | | | | | | | | I <sub>cc</sub> | Positive supply current | | | 0.03 | | | | 1 | μΑ | <sup>(1)</sup> Specified by design, not subject to production test. # 6.6 Electrical Characteristics: 12-V Single Supply $V_{CC} = 12 \text{ V} \pm 10\%$ , $-V_{CC} = 0 \text{ V}$ , GND = 0 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | | DADAMETED | TEST CONDITIONS | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -4 | 10°C to 8 | 5°C | LINIT | |------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|-----|---------------------|-----------|-----------------|-------| | | PARAMETER | TEST CONDITIONS | MIN TYP | | MAX | MIN TYP | | MAX | UNIT | | ANALOG SW | ITCH | | | | | | | <u> </u> | | | | Analog signal range | | | | | 0 | | $V_{CC}$ | ٧ | | R <sub>on</sub> | ON-state resistance | $V_{NC} = 0 \text{ V to } 10.8 \text{ V or } V_{NO} = 0 \text{ V to } 10.8 \text{ V,}$ $I_{COM} = -10 \text{ mA, see Figure } 12$ | | 5 | | | 5 | 8 | Ω | | $\Delta R_{on}$ | ON-state resistance<br>match between<br>channels | V <sub>NC</sub> = 0 V to 10.8 V or V <sub>NO</sub> = 0 V to 10.8 V, I <sub>COM</sub> = -10 mA | | 1.6 | 2.4 | | | 2.6 | Ω | | R <sub>on(flat)</sub> | ON-state resistance flatness | $V_{NC} = 3.3$ V to 7V or $V_{NO} = 3.3$ V to 7 V, $I_{COM} = -10$ mA | | 1.7 | | | 1.8 | 3.2 | Ω | | LEAKAGE CI | JRRENTS | | | | | | | | | | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | OFF leakage current | $ \begin{array}{c} V_{NC} = 0 \text{ V to } 10.8 \text{ V or } V_{NO} = 0 \text{ V to} \\ 10.8 \text{ V,} \\ V_{COM} = 0 \text{ V to } 10.8 \text{ V; see} \\ \hline \text{Figure } 13 \end{array} $ | -10 | ±0.5 | 10 | -50 | | 50 | nA | | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | ON leakage current | $V_{NC}$ = 0 V to 10.8V or $V_{NO}$ = 0 V to 10.8 V, $V_{COM}$ = open; see Figure 14 | -10 | ±0.5 | 10 | <b>-</b> 50 | | 50 | nA | | DIGITAL INP | JTS | | | | | | | | | | V <sub>INH</sub> | High-level input voltage | | | | | 5 | | V <sub>CC</sub> | V | | V <sub>INL</sub> | Low-level input voltage | | | | | 0 | | 0.8 | V | | I <sub>INL</sub> , I <sub>INH</sub> | Input current | V <sub>IN</sub> = V <sub>INL</sub> or V <sub>INH</sub> | | ±0.005 | | -0.1 | | 0.1 | μА | | C <sub>IN</sub> | Digital input capacitance | | | 2.7 | | | | | pF | | DYNAMIC (1) | | , | | | | | | | | | ton | Turn-ON time | $R_L = 300 \ \Omega, C_L = 35 \ pF,$<br>$V_{COM} = 3.3 \ V; see Figure 16$ | | 56 | 85 | | | 110 | ns | | t <sub>OFF</sub> | Turn-OFF time | $R_L = 300 \ \Omega, C_L = 35 \ pF,$<br>$V_{COM} = 3.3 \ V;$ see Figure 16 | | 25 | 30 | | | 31 | ns | | t <sub>ввм</sub> | Break-before-make time delay | $R_L = 300 \ \Omega, C_L = 35 \ pF,$<br>$V_{NC} = V_{NO} = 3.3 \ V;$ see Figure 17 | | 30 | | 19 | | | ns | | $Q_{\mathbb{C}}$ | Charge injection | $\begin{aligned} R_{\text{GEN}} &= V_{\text{NC}} = V_{\text{NO}} = 0 \text{ V, } R_{\text{GEN}} = 0 \\ \Omega, C_{\text{L}} &= 1 \text{ nF;} \\ \text{see Figure 18} \end{aligned}$ | | 491 | | | | | pC | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 19 | | -70 | | | | | dB | | X <sub>TALK</sub> | Channel-to-channel crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 20 | | -70 | | | | | dB | | BW | Bandwidth –3 dB | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 21 | | 122 | | | | | MHz | | THD | Total harmonic distortion | $R_L$ = 600 $\Omega$ , $C_L$ = 15pF, $V_{NO}$ = 1 $V_{RMS}$ , f = 20 kHz; see Figure 22 | | 0.04% | | | | | | | C <sub>NC(OFF)</sub> ,<br>CI <sub>NO(OFF)</sub> | NC, NO<br>OFF capacitance | f = 1 MHz, see Figure 15 | | 14 | | | | | pF | | C <sub>COM(ON)</sub> ,<br>C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | COM, NC, NO<br>ON capacitance | f = 1 MHz, see Figure 15 | | 55 | | | | | pF | | SUPPLY | | | | | | | | | | | I <sub>cc</sub> | Positive supply current | | | 0.07 | | | | 1 | μΑ | <sup>(1)</sup> Specified by design, not subject to production test. # 6.7 Electrical Characteristics: 5-V Single Supply $V_{CC}$ = 5 V ± 10%, $-V_{CC}$ = 0 V, GND = 0 V, $T_A$ = $-40^{\circ}C$ to 85°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T | <sub>A</sub> = 25°C | | T <sub>A</sub> = -4 | UNIT | | | |------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------|-----|---------------------|------|----------|------| | | PARAMETER | TEST CONDITIONS | MIN TYP | | MAX | MIN | TYP | MAX | UNII | | ANALOG SW | /ITCH | | | | | | | | | | | Analog signal range | | | | | 0 | | $V_{CC}$ | V | | R <sub>on</sub> | ON-state resistance | $V_{NC}$ =0 V to 4.5 V or $V_{NO}$ = 0 V to 4.5 V, $I_{COM}$ = -10 mA; see Figure 12 | | 8 | 10 | | | 12.5 | Ω | | $\Delta R_{on}$ | ON-state resistance match between channels | $\begin{aligned} &V_{NC}=0 \text{ V to } 4.5 \text{ V or } V_{NO}=0 \text{ V to} \\ &4.5 \text{ V,} \\ &I_{COM}=-10 \text{ mA} \end{aligned}$ | | 1 | 1.1 | | | 1.5 | Ω | | R <sub>on(flat)</sub> | ON-state resistance flatness | $V_{NC}$ =0 V to 4.5 V or $V_{NO}$ = 0 V to 4.5 V, $I_{COM}$ = -10 mA | | 1.3 | | | 1.3 | 2 | Ω | | LEAKAGE C | URRENTS | | | | | | | | | | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | OFF leakage current | V <sub>NC</sub> =0 V to 4.5 V or V <sub>NO</sub> = 0 V to 4.5 V, V <sub>COM</sub> = 0 V to 4.5 V; see Figure 13 | -1 | ±0.5 | 1 | -50 | | 50 | nA | | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | ON leakage current | $V_{NC} = 0 \text{ V to } 4.5 \text{V or } V_{NO} = 0 \text{ V to}$<br>4.5 V,<br>$V_{COM} = \text{open}; \text{ see Figure } 14$ | -1 | ±0.5 | 1 | -50 | | 50 | nA | | DIGITAL INP | UTS | | | | | | | · | | | V <sub>INH</sub> | High-level input voltage | | | | | 2.4 | | $V_{CC}$ | V | | V <sub>INL</sub> | Low-level input voltage | | | | | 0 | | 0.8 | V | | I <sub>INL</sub> , I <sub>INH</sub> | Input current | V <sub>IN</sub> = V <sub>INL</sub> or V <sub>INH</sub> | | 0.01 | | -0.1 | | 0.1 | μА | | C <sub>IN</sub> | Digital input capacitance | | | 2.8 | | | | | pF | | DYNAMIC(1) | | | | | | | | · | | | t <sub>ON</sub> | Turn-ON time | $R_L = 300 \ \Omega, C_L = 35 \ pF,$<br>$V_{COM} = 3.3 \ V;$ see Figure 16 | | 119 | 145 | | | 178 | ns | | t <sub>OFF</sub> | Turn-OFF time | $R_L = 300 \Omega$ , $C_L = 35 pF$ ,<br>$V_{COM} = 3.3 V$ ; see Figure 16 | | 38 | 47 | | | 95.2 | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \ \Omega, \ C_L = 35 \ pF, \ V_{NC} = V_{NO} = 3.3 \ V; \ see Figure 17$ | | 79 | | 44 | | | ns | | $Q_C$ | Charge injection | $\begin{aligned} &V_{\text{GEN}} = V_{\text{NC}} = V_{\text{NO}} = 0 \text{ V, } R_{\text{GEN}} = 0 \\ &\Omega, C_{\text{L}} = 1 \text{ nF;} \\ &\text{see Figure 18} \end{aligned}$ | | 65 | | | | | pC | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 19 | | -70 | | | | | dB | | X <sub>TALK</sub> | Channel-to-channel crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 20 | | -70 | | | | | dB | | BW | Bandwidth -3 dB | $R_L = 50 \Omega$ , see Figure 21 | | 152 | | | | | MHz | | THD | Total harmonic distortion | $R_L$ = 600 $\Omega$ , $C_L$ = 15 pF, $V_{NO}$ = 1 VRMS, f = 20 kHz; see Figure 22 | | 0.04% | | | | | | | $C_{NC(OFF)}$ , $C_{NO(OFF)}$ | NC, NO<br>OFF capacitance | f = 1 MHz, see Figure 15 | | 15 | | | | | pF | | $C_{COM(ON)}$ , $C_{NC(ON)}$ , $I_{NO(ON)}$ | COM, NC, NO<br>ON capacitance | f = 1 MHz, see Figure 15 | | 55 | | | | | pF | | | UIREMENTS | - | | | | | | | | | Icc | Positive supply current | V <sub>IN</sub> = 0 V or V <sub>CC</sub> | | 0.02 | | | | 1 | μА | <sup>(1)</sup> Specified by design, not subject to production test. ### TEXAS INSTRUMENTS ### 6.8 Typical Characteristics ### **Typical Characteristics (continued)** Figure 7. Bandwidth Dual Supply (±5 V) Figure 8. Off Isolation vs Frequency Dual Supply (±5 V) Figure 9. Crosstalk vs Frequency Dual Supply (±5 V) Figure 10. THD+N (%) vs Frequency Figure 11. Charge Injection vs Bias Voltage ### 7 Parameter Measurement Information ### 7.1 Test Circuits Figure 12. ON-State Resistance Figure 13. OFF-State Leakage Current ( $I_{COM(OFF)}$ , $I_{NC(OFF)}$ ) Figure 14. ON-State Leakage Current (I<sub>COM(ON)</sub>, I<sub>NC(ON)</sub>) ### **Test Circuits (continued)** Figure 15. Capacitance ( $C_{COM(OFF)}$ , $C_{COM(ON)}$ , $C_{NC(OFF)}$ , $C_{NC(ON)}$ ) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ < 5 ns. $t_f$ < 5 ns. - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 16. Turn-ON (t<sub>ON</sub>) and Turn-OFF Time (t<sub>OFF</sub>) ### TEXAS INSTRUMENTS ### **Test Circuits (continued)** - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r < 5$ ns. $t_f < 5$ ns. - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 17. Break-Before-Make Time Delay (t<sub>BBM</sub>) - (1) C<sub>L</sub> includes probe and jig capacitance. - (2) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r < 5$ ns. $t_f < 5$ ns. Figure 18. Charge Injection (Q<sub>C</sub>) Figure 19. OFF Isolation (O<sub>ISO</sub>) ### **Test Circuits (continued)** Figure 20. Channel-to-Channel Crosstalk (X<sub>TALK</sub>) Figure 21. Bandwidth (BW) (1) C<sub>L</sub> includes probe and jig capacitance. Figure 22. Total Harmonic Distortion ### 8 Detailed Description #### 8.1 Overview The TS12A12511 is a bidirectional, single channel, single-pole double-throw (SPDT) analog switch that can pass signals with swings of 0 to 12 V or -6 V to 6 V. This switch conducts equally well in both directions when it is on. It also offers a low ON-state resistance of 5 $\Omega$ (typical), which is matched to within 1 $\Omega$ between channels. The max current consumption is < 1 $\mu$ A and -3 dB bandwidth is > 93 MHz. The TS12A12511 exhibits break-before-make switching action, preventing momentary shorting when switching channels. This device is available packaged in an 8-lead MSOP, 8-lead SOT-23, and a 8-pin QFN. ### 8.2 Functional Block Diagram ### 8.3 Feature Description The TS12A12511 can pass signals with swings of 0 to 12 V or -6 V to 6. The device is great for applications where the AC signals do not have a common mode voltage since both the positive and negative swing of the signal can be passed through the device with little distortion. #### 8.4 Device Functional Modes **Table 1. Truth Table** | IN | NC TO COM, COM TO NC | NO TO COM, COM TO NO | |----|----------------------|----------------------| | L | On | Off | | Н | Off | On | ### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information Analog signals that range over the entire supply voltage ( $V_{CC}$ to GND) or ( $V_{CC}$ to - $V_{CC}$ ) can be passed with very little change in ON-state resistance. The switches are bidirectional, so the NO, NC, and COM pins can be used as either inputs or outputs. ### 9.2 Typical Application Figure 23. Typical Application Schematic ### 9.2.1 Design Requirements Pull the digitally controlled input select pin IN to VCC or GND to avoid unwanted switch states that could result if the logic control pin is left floating. #### 9.2.2 Detailed Design Procedure Select the appropriate supply voltage to cover the entire voltage swing of the signal passing through the switch since the TS12A12511 input/output signal swing of the device is dependant of the supply voltage $V_{CC}$ and $-V_{CC}$ . # **Typical Application (continued)** # 9.2.3 Application Curve Figure 24. $R_{ON}$ vs $V_{IO}$ ### 10 Power Supply Recommendations Proper power-supply sequencing is recommended for all CMOS devices. Do not exceed the absolute maximum ratings, because stresses beyond the listed ratings can cause permanent damage to the device. Always sequence VCC and -VCC on first, followed by NO, NC, or COM. Although it is not required, power-supply bypassing improves noise margin and prevents switching noise propagation from the VCC supply to other components. A 0.1- $\mu F$ capacitor, connected from VCC to GND, is adequate for most applications. ### 11 Layout ### 11.1 Layout Guidelines It is recommended to place a bypass capacitor as close to the supply pins, VCC and -VCC, as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum. Minimize trace lengths and vias on the signal paths in order to preserve signal integrity. ### 11.2 Layout Example Figure 25. Layout Schematic ### 12 器件和文档支持 ### 12.1 商标 All trademarks are the property of their respective owners. ### 12.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ### 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TS12A12511DCNR | ACTIVE | SOT-23 | DCN | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | NFHS<br>HFHA | Samples | | TS12A12511DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 2US<br>2UA | Samples | | TS12A12511DRJR | ACTIVE | SON | DRJ | 8 | 1000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVE | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 | In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s | ) at issue in this document sold by | TI to Customer on an annual basis. | |---------------------------------|-----------------------------------|---------------------------|------------------------|-------------------------------------|------------------------------------| | | | | | | | ### PACKAGE MATERIALS INFORMATION www.ti.com 10-Jan-2019 ### TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficulties are norminal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TS12A12511DCNR | SOT-23 | DCN | 8 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TS12A12511DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TS12A12511DRJR | SON | DRJ | 8 | 1000 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 10-Jan-2019 \*All dimensions are nominal | 7 till difficienciale di c momina | | | | | | | | |-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TS12A12511DCNR | SOT-23 | DCN | 8 | 3000 | 202.0 | 201.0 | 28.0 | | TS12A12511DGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | TS12A12511DRJR | SON | DRJ | 8 | 1000 | 210.0 | 185.0 | 35.0 | DCN (R-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Package outline exclusive of metal burr & dambar protrusion/intrusion. - D. Package outline inclusive of solder plating. - E. A visual index feature must be located within the Pin 1 index area. - F. Falls within JEDEC MO-178 Variation BA. - G. Body dimensions do not include flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. DCN (R-PDSO-G8) PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DRJ (S-PWSON-N8) ### PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Package complies to JEDEC MO-229 variation WGGB. ### DRJ (S-PWSON-N8) PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206882/F 01/11 NOTE: All linear dimensions are in millimeters # DRJ (S-PWSON-N8) ### SMALL PACKAGE OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>. - E. Laser cutting apertures with electropolish and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances and vias tenting recommendations for vias placed in the thermal pad. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ### PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司